Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 64 | | Program Memory Size | 96KB (96K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 17x8/10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-LQFP | | Supplier Device Package | 80-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mfafa-x0 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## 1.3 Pin Configuration (Top View) ## 1.3.1 **30-pin products** • 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch) **Note** Mounted on the 96 KB or more code flash memory products. Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). ## 1.3.9 80-pin products - 80-pin plastic LQFP (14 × 14 mm, 0.65 mm pitch) - 80-pin plastic LFQFP (12 × 12 mm, 0.5 mm pitch) Note Mounted on the 384 KB or more code flash memory products. - Caution 1. Make EVsso pin the same potential as Vss pin. - Caution 2. Make VDD pin the potential that is higher than EVDD0 pin. - Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu\text{F}$ ). - Remark 1. For pin identification, see 1.4 Pin Identification. - Remark 2. When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines. - Remark 3. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). [30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 96 KB to 256 KB)] Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H. (1/2) | | | 30-pin | 32-pin | 36-pin | 40-pin | | | | | |----------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--| | ı | Item | R5F104Ax<br>(x = F, G) | R5F104Bx $(x = F, G)$ | R5F104Cx<br>(x = F, G) | R5F104Ex<br>(x = F to H) | | | | | | Code flash mem | nory (KB) | 96 to 128 | 96 to 128 | 96 to 128 | 96 to 192 | | | | | | Data flash mem | ory (KB) | 8 | 8 | 8 | 8 | | | | | | RAM (KB) | | 12 to 16 Note | 12 to 16 Note | 12 to 16 Note | 12 to 20 Note | | | | | | Address space | | 1 MB | | | | | | | | | Main system<br>clock | High-speed system clock High-speed on-chip oscillator clock (fiн) | HS (high-speed main) mo<br>HS (high-speed main) mo<br>LS (low-speed main) mod<br>LV (low-voltage main) mod<br>HS (high-speed main) mod<br>HS (high-speed main) mod<br>LS (low-speed main) mod | ation, external main system de: 1 to 20 MHz (VDD = 2 de: 1 to 16 MHz (VDD = 1.4 de: 1 to 4 MHz (VDD = 1.4 de: 1 to 32 MHz (VDD = 1.4 de: 1 to 32 MHz (VDD = 2 de: 1 to 16 MHz (VDD = 2 de: 1 to 16 MHz (VDD = 1.6 de: 1 to 4 ( | 7 to 5.5 V),<br>.4 to 5.5 V),<br>3 to 5.5 V),<br>6 to 5.5 V),<br>7 to 5.5 V),<br>4 to 5.5 V), | | | | | | | Subsystem cloc | k | | _ | | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz | | | | | | Low-speed on-c | chip oscillator clock | 15 kHz (TYP.): V <sub>DD</sub> = 1.6 to 5.5 V | | | | | | | | | General-purpose | e register | 8 bits $\times$ 32 registers (8 bits $\times$ 8 registers $\times$ 4 banks) | | | | | | | | | Minimum instruc | ction execution time | 0.03125 μs (High-speed o | on-chip oscillator clock: fiн | = 32 MHz operation) | | | | | | | | | 0.05 μs (High-speed syste | em clock: f <sub>M</sub> x = 20 MHz op | eration) | | | | | | | | | — 30.5 μs (Subsystem clock: fsuB = 32.768 kH operation) | | | | | | | | | Instruction set | | Multiplication and Accur | | + 32 bits) | , | | | | | | I/O port | Total | 26 | 28 | 32 | 36 | | | | | | | CMOS I/O | 21 | 22 | 26 | 28 | | | | | | | CMOS input | 3 | 3 | 3 | 5 | | | | | | | CMOS output | _ | _ | _ | _ | | | | | | | N-ch open-drain I/O (6<br>V tolerance) | 2 | 3 | 3 | 3 | | | | | | Timer | 16-bit timer | 8 channels<br>(TAU: 4 channels, Timer F | RJ: 1 channel, Timer RD: 2 | channels, Timer RG: 1 cl | hannel) | | | | | | | Watchdog timer | 1 channel | | | | | | | | | | Real-time clock (RTC) | 1 channel | | | | | | | | | | 12-bit interval timer | 1 channel | | | | | | | | | | Timer output | Timer outputs: 13 channe PWM outputs: 9 channels | | | | | | | | | | RTC output | | _ | | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | (Note is listed on the next page.) [80-pin, 100-pin products (code flash memory 384 KB to 512 KB)] Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H. (1/2) | | | | <u>. </u> | | | | | |-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--| | | | 80-pin | 100-pin | | | | | | | Item | R5F104Mx | R5F104Px | | | | | | | | (x = K, L) | (x = K, L) | | | | | | Code flash m | emory (KB) | 384 to 512 | 384 to 512 | | | | | | Data flash me | emory (KB) | 8 | 8 | | | | | | RAM (KB) | | 32 to 48 Note | 32 to 48 <sup>Note</sup> | | | | | | Address space | ce | 1 MB | I | | | | | | Main system clock | High-speed system clock | LS (low-speed main) mode: 1 to 8 MHz (Vi | | | | | | | | High-speed on-chip oscillator clock (fін) | ` ' ' | | | | | | | Subsystem cl | lock | XT1 (crystal) oscillation, external subsystem of | clock input (EXCLKS) 32.768 kHz | | | | | | Low-speed or | n-chip oscillator clock | 15 kHz (TYP.): VDD = 1.6 to 5.5 V | | | | | | | General-purp | ose register | 8 bits × 32 registers (8 bits × 8 registers × 4 banks) | | | | | | | Minimum inst | ruction execution time | 0.03125 μs (High-speed on-chip oscillator clo | ck: fін = 32 MHz operation) | | | | | | | | 0.05 μs (High-speed system clock: fмx = 20 M | /IHz operation) | | | | | | | | 30.5 μs (Subsystem clock: fsub = 32.768 kHz | operation) | | | | | | Instruction se | et. | Data transfer (8/16 bits) Adder and subtractor/logical operation (8/16 Multiplication (8 bits × 8 bits, 16 bits × 16 bits Multiplication and Accumulation (16 bits × 10 Rotate, barrel shift, and bit manipulation (Se | s), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)<br>6 bits + 32 bits) | | | | | | I/O port | Total | 74 | 92 | | | | | | | CMOS I/O | 64 | 82 | | | | | | | CMOS input | 5 | 5 | | | | | | | CMOS output | 1 | 1 | | | | | | | N-ch open-drain I/O (6 V tolerance) | 4 | 4 | | | | | | Timer | 16-bit timer | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer | r RD: 2 channels, Timer RG: 1 channel) | | | | | | | Watchdog timer | 1 channel | | | | | | | | Real-time clock (RTC) | 1 channel | | | | | | | | 12-bit interval timer | 1 channel | | | | | | | | Timer output | Timer outputs: 18 channels<br>PWM outputs: 12 channels | | | | | | | | RTC output | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | | Note In the case of the 48 KB, this is about 47 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual). - Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVss0. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C - Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation - Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode. - Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation. - Note 8. Current flowing during programming of the data flash. - Note 9. Current flowing during self-programming. - Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual. - **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode. - Note 12. Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation. - Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory. - Remark 1. fil: Low-speed on-chip oscillator clock frequency - Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 3. fclk: CPU/peripheral hardware clock frequency - Remark 4. Temperature condition of the TYP. value is TA = 25°C ### 2.4 AC Characteristics (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Items | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------|------------|---------------------------------|----------------------------|-------------------------------------------------------|---------------------|------|------|------| | Instruction cycle (min- | Tcy | Main system | HS (high-speed main) | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 0.03125 | | 1 | μs | | imum instruction exe- | | clock (fmain) | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | cution time) | | operation | LS (low-speed main) mode | 1.8 V ≤ VDD ≤ 5.5 V | 0.125 | | 1 | μs | | | | | LV (low-voltage main) mode | 1.6 V ≤ VDD ≤ 5.5 V | 0.25 | | 1 | μs | | | | Subsystem clo | ock (fsub) operation | 1.8 V ≤ VDD ≤ 5.5 V | 28.5 | 30.5 | 31.3 | μs | | | | In the self- | HS (high-speed main) | $2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$ | 0.03125 | | 1 | μs | | | | program- | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | | | ming mode | LS (low-speed main) mode | 1.8 V ≤ VDD ≤ 5.5 V | 0.125 | | 1 | μs | | | | ı | LV (low-voltage main) mode | 1.8 V ≤ VDD ≤ 5.5 V | 0.25 | | 1 | μs | | External system clock | fex | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V | | 1.0 | | 20.0 | MHz | | frequency | | 2.4 V ≤ V <sub>DD</sub> ≤ | 2.7 V | | 1.0 | | 16.0 | MHz | | | | 1.8 V ≤ V <sub>DD</sub> < 2.4 V | | | 1.0 | | 8.0 | MHz | | | | 1.6 V ≤ V <sub>DD</sub> < | 1.8 V | | 1.0 | | 4.0 | MHz | | | fexs | | | | 32 | | 35 | kHz | | External system clock | texH, | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V | | 24 | | | ns | | input high-level width, | texL | 2.4 V ≤ V <sub>DD</sub> ≤ | 2.7 V | | 30 | | | ns | | low-level width | | 1.8 V ≤ V <sub>DD</sub> < | 2.4 V | | 60 | | | ns | | | | 1.6 V ≤ V <sub>DD</sub> < | 1.8 V | | 120 | | | ns | | | texhs, | | | | 13.7 | | | μs | | TI00 to TI03, TI10 to<br>TI13 input high-level<br>width, low-level width | ttih, ttil | | | | 1/fMCK + 10<br>Note | | | ns | | Timer RJ input cycle | fc | TRJIO | | 2.7 V ≤ EVDD0 ≤ 5.5 V | 100 | | | ns | | | | | | 1.8 V ≤ EVDD0 < 2.7 V | 300 | | | ns | | | | | | 1.6 V ≤ EVDD0 < 1.8 V | 500 | | | ns | | Timer RJ input high- | tтлін, | TRJIO | | 2.7 V ≤ EVDD0 ≤ 5.5 V | 40 | | | ns | | level width, low-level | ttjil | | | 1.8 V ≤ EVDD0 < 2.7 V | 120 | | | ns | | width | | | | 1.6 V ≤ EVDD0 < 1.8 V | 200 | | | ns | Note The following conditions are required for low voltage interface when EVDD0 < VDD $1.8 \text{ V} \le \text{EV}_{\text{DD0}} < 2.7 \text{ V: MIN. } 125 \text{ ns}$ $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V: MIN. } 250 \text{ ns}$ Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) ### CSI mode connection diagram (during communication at different potential - **Remark 1.** Rb[ $\Omega$ ]: Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) - Remark 4. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ## 2.6 Analog Characteristics ### 2.6.1 A/D converter characteristics #### Classification of A/D converter characteristics | Reference Voltage Input channel | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = VSS | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> | |--------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------| | ANI0 to ANI14 | Refer to 2.6.1 (1). | Refer to 2.6.1 (3). | Refer to 2.6.1 (4). | | ANI16 to ANI20 | Refer to 2.6.1 (2). | | | | Internal reference voltage Temperature sensor output voltage | Refer to <b>2.6.1 (1)</b> . | | _ | (1) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage (TA = -40 to +85°C, 1.6 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Condition | ns | MIN. | TYP. | MAX. | Unit | |-------------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------|-----------------------|--------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±3.5 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4 | | 1.2 | ±7.0 | LSB | | Conversion time | tconv | 10-bit resolution | $3.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 2.125 | | 39 | μs | | | | Target pin: ANI2 to ANI14 | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 3.1875 | | 39 | μs | | | | | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17 | | 39 | μs | | | | | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V | 57 | | 95 | μs | | | | 10-bit resolution | 3.6 V ≤ VDD ≤ 5.5 V | 2.375 | | 39 | μs | | | | Target pin: Internal reference voltage, and temperature sensor output voltage | 2.7 V ≤ VDD ≤ 5.5 V | 3.5625 | | 39 | μs | | | | (HS (high-speed main) mode) | 2.4 V ≤ VDD ≤ 5.5 V | 17 | | 39 | μs | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±0.25 | %FSR | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4 | | | ±0.50 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±0.25 | %FSR | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4 | | | ±0.50 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±2.5 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4 | | | ±5.0 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±1.5 | LSB | | | | AV <sub>REFP</sub> = V <sub>DD</sub> Note 3 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 4 | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI2 to ANI14 | | 0 | | AVREFP | V | | | Internal reference voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed m | | nain) mode) | ١ | / <sub>BGR</sub> Note | 5 | V | | | | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed m | nain) mode) | V <sub>TMPS25</sub> Note 5 | | e 5 | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. **Note 3.** When AVREFP < VDD, the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AVREFP = VDD. Note 4. Values when the conversion time is set to 57 $\mu$ s (min.) and 95 $\mu$ s (max.). Note 5. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic. (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20 (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Cond | itions | MIN. | TYP. | MAX. | Unit | |-------------------------------------|--------|---------------------------------------------------------------------|-------------------------------|--------|------|------------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±5.0 | LSB | | | | EVDD0 ≤ AVREFP = VDD Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 | | 1.2 | ±8.5 | LSB | | Conversion time | tconv | 10-bit resolution | 3.6 V ≤ VDD ≤ 5.5 V | 2.125 | | 39 | μs | | | | Target ANI pin: ANI16 to ANI20 | 2.7 V ≤ VDD ≤ 5.5 V | 3.1875 | | 39 | μs | | | | | 1.8 V ≤ VDD ≤ 5.5 V | 17 | | 39 | μs | | | | | 1.6 V ≤ VDD ≤ 5.5 V | 57 | | 95 | μs | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±0.35 | %FSR | | | | EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 | | | ±0.60 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±0.35 | %FSR | | | | EVDD0 ≤ AVREFP = VDD Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 | | | ±0.60 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±3.5 | LSB | | | | EVDD0 ≤ AVREFP = VDD Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 | | | ±6.0 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution | 1.8 V ≤ AVREFP ≤ 5.5 V | | | ±2.0 | LSB | | | | EVDD0 ≤ AVREFP = VDD Notes 3, 4 | 1.6 V ≤ AVREFP ≤ 5.5 V Note 5 | | | ±2.5 | LSB | | Analog input voltage | Vain | ANI16 to ANI20 | | 0 | | AVREFP<br>and<br>EVDD0 | V | - Note 1. Excludes quantization error (±1/2 LSB). - Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. - **Note 3.** When $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AVREFP = VDD. Note 4. When AVREFP $\leq$ EVDD0 $\leq$ VDD, the MAX. values are as follows. Overall error: Add $\pm 4.0$ LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add $\pm 2.0$ LSB to the MAX. value when AVREFP = VDD. Note 5. When the conversion time is set to 57 $\mu s$ (min.) and 95 $\mu s$ (max.). ## 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic (TA = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, HS (high-speed main) mode) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|---------|----------------------------------------------------|------|------|------|-------| | Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, Ta = +25°C | | 1.05 | | V | | Internal reference voltage | VBGR | Setting ADS register = 81H | 1.38 | 1.45 | 1.5 | V | | Temperature coefficient | FVTMPS | Temperature sensor that depends on the temperature | | -3.6 | | mV/°C | | Operation stabilization wait time | tamp | | 5 | | | μs | ### 2.6.3 D/A converter characteristics ### (TA = -40 to +85°C, 1.6 V $\leq$ EVss0 = EVss1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------|-----------------------------------------------------|------|------|------|------| | Resolution | RES | | | | | 8 | bit | | Overall error | AINL | Rload = 4 MΩ | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±2.5 | LSB | | | | Rload = 8 MΩ | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V | | | ±2.5 | LSB | | Settling time | tset | Cload = 20 pF | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | | 3 | μs | | | | | 1.6 V ≤ V <sub>DD</sub> < 2.7 V | | | 6 | μs | ### 3.3 DC Characteristics ### 3.3.1 Pin characteristics $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$ | Items | Symbol | Conditions | | MIN. | TYP. | MAX. | Unit | | | |-----------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------|-----------------------|----------------|------|-------|----| | Output current, high Note 1 | Іон1 | P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 Total of P00 to P04, P40 to P47, P102, P120, P130, P140 to P145 (When duty < 70% Note 3) | 2.4 V ≤ EVDD0 ≤ 5.5 V | | | -3.0<br>Note 2 | mA | | | | | | | 4.0 V ≤ EVDD0 ≤ 5.5 V | | | -30.0 | mA | | | | | | | 2.7 V ≤ EVDD0 < 4.0 V | | | -10.0 | mA | | | | | | | 2.4 V ≤ EVDD0 < 2.7 V | | | -5.0 | mA | | | | | | P30, P31, P50 to P57, | 4.0 V ≤ EVDD0 ≤ 5.5 V | | | -30.0 | mA | | | | | | | 2.7 V ≤ EVDD0 < 4.0 V | | | -19.0 | mA | | | | | | P64 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty ≤ 70% Note 3) | 2.4 V ≤ EVDD0 < 2.7 V | | | -10.0 | mA | | | | | IOH2 | | | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> ) | 2.4 V ≤ EVDD0 ≤ 5.5 V | | | -60.0 | mA | | | | Per pin for P20 to P27,<br>P150 to P156 | 2.4 V ≤ VDD ≤ 5.5 V | | | -0.1<br>Note 2 | mA | | | | | | Total of all pins<br>(When duty ≤ 70% Note 3) | 2.4 V ≤ VDD ≤ 5.5 V | | | -1.5 | mA | | | Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin. **Note 3.** Specification under conditions where the duty factor $\leq 70\%$ . The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%). • Total output current of pins = $(IOH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IOH = -10.0 mA Total output current of pins = $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA $However, the \ current \ that \ is \ allowed \ to \ flow \ into \ one \ pin \ does \ not \ vary \ depending \ on \ the \ duty \ factor.$ A current higher than the absolute maximum rating must not flow into one pin. Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. Note 2. Do not exceed the total current value. ## (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-speed | main) mode | Unit | |--------------------------------------------|------------|-----------------------------------|-----------------------------------|------------------|--------------|------| | | | | | MIN. | MAX. | | | SCKp cycle time Note 5 | tkcy2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 20 MHz < fmck | 16/ƒмск | | ns | | | | | fмcк ≤ 20 MHz | 12/fмск | | ns | | | | 2.7 V ≤ EVDD0 ≤ 5.5 V | 16 MHz < fмcк | 16/fмск | | ns | | | | | fмcк ≤ 16 MHz | 12/fмск | | ns | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 12/fмск and 1000 | | ns | | SCKp high-/low-level width | tkH2, tkL2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 16 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 36 | | ns | | SIp setup time (to SCKp↑) Note 1 | tsık2 | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 40 | | ns | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 60 | | ns | | SIp hold time (from SCKp↑) Note 2 | tksi2 | | | 1/fмск + 62 | | ns | | Delay time from SCKp↓ to SOp output Note 3 | tkso2 | C = 30 pF Note 4 | 2.7 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск + 66 | ns | | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск + 113 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. - **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps. - Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (master mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. ### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential) ### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential) Remark 1. $Rb[\Omega]$ : Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage **Remark 2.** r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13) ### 3.7 RAM Data Retention Characteristics ### $(TA = -40 \text{ to } +105^{\circ}\text{C}, Vss = 0V)$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-------------------------------|--------|------------|-----------|------|------|------| | Data retention supply voltage | VDDDR | | 1.44 Note | | 5.5 | V | **Note** The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset is effected, but RAM data is not retained when a POR reset is effected. ## 3.8 Flash Memory Programming Characteristics ### $(T_A = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |------------------------------------------------|--------|-------------------------------------------------------|---------|-----------|------|-------| | System clock frequency | fclk | 2.4 V ≤ VDD ≤ 5.5 V | 1 | | 32 | MHz | | Number of code flash rewrites<br>Notes 1, 2, 3 | Cerwr | Retained for 20 years<br>T <sub>A</sub> = 85°C Note 4 | 1,000 | | | Times | | Number of data flash rewrites<br>Notes 1, 2, 3 | | Retained for 1 year<br>TA = 25°C | | 1,000,000 | | | | | | Retained for 5 years TA = 85°C Note 4 | 100,000 | | | | | | | Retained for 20 years<br>TA = 85°C Note 4 | 10,000 | | | | - Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite. - Note 2. When using flash memory programmer and Renesas Electronics self-programming library - **Note 3.** These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation. - **Note 4.** This temperature is the average value at which data are retained. ## 3.9 Dedicated Flash Memory Programmer Communication (UART) ### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |---------------|--------|---------------------------|---------|------|-----------|------| | Transfer rate | | During serial programming | 115,200 | | 1,000,000 | bps | R5F104BAAFP, R5F104BCAFP, R5F104BDAFP, R5F104BEAFP, R5F104BFAFP, R5F104BGAFP R5F104BADFP, R5F104BCDFP, R5F104BDDFP, R5F104BEDFP, R5F104BFGFP, R5F104BGGFP R5F104BGFP, R5F104BG | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-LQFP32-7x7-0.80 | PLQP0032GB-A | P32GA-80-GBT-1 | 0.2 | ### (UNIT:mm) | | (01411.111111) | |------|-----------------| | ITEM | DIMENSIONS | | D | 7.00±0.10 | | Е | 7.00±0.10 | | HD | 9.00±0.20 | | HE | 9.00±0.20 | | Α | 1.70 MAX. | | A1 | 0.10±0.10 | | A2 | 1.40 | | b | $0.37{\pm}0.05$ | | С | 0.145±0.055 | | L | 0.50±0.20 | | θ | 0° to 8° | | е | 0.80 | | х | 0.20 | | у | 0.10 | #### NOTE - 1.Dimensions "%1" and "%2" do not include mold flash. - 2.Dimension "%3" does not include trim offset. © 2012 Renesas Electronics Corporation. All rights reserved. R5F104LCAFP, R5F104LDAFP, R5F104LEAFP, R5F104LFAFP, R5F104LGAFP, R5F104LHAFP, R5F104LJAFP R5F104LCDFP, R5F104LDDFP, R5F104LEDFP, R5F104LFDFP, R5F104LGGFP, R5F104LHDFP, R5F104LJGFP R5F104LCGFP, R5F104LDGFP, R5F104LEGFP, R5F104LFGFP, R5F104LGGFP, R5F104LHGFP, R5F104LJGFP | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |---------------------|--------------|----------------|-----------------| | P-LQFP64-14x14-0.80 | PLQP0064GA-A | P64GC-80-GBW-1 | 0.7 | detail of lead end (UNIT:mm) | (01411.111111) | | |-------------------------|--| | DIMENSIONS | | | 14.00±0.10 | | | 14.00±0.10 | | | 16.00±0.20 | | | 16.00±0.20 | | | 1.70 MAX. | | | $0.10 \pm 0.10$ | | | 1.40 | | | $0.37^{+0.08}_{-0.05}$ | | | $0.125^{+0.05}_{-0.02}$ | | | 0.50±0.20 | | | 0° to 8° | | | 0.80 | | | 0.20 | | | 0.10 | | | | | - 1.Dimensions "%1" and "%2" do not include mold flash. - 2.Dimension "%3" does not include trim offset. © 2012 Renesas Electronics Corporation. All rights reserved.