

Welcome to **E-XFL.COM** 

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 64                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 17x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-LQFP                                                                         |
| Supplier Device Package    | 80-LFQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mfafb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 1.2 Ordering Information

Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14



## **1.3.6 48-pin products**

• 48-pin plastic LFQFP (7 × 7 mm, 0.5 mm pitch) P01/T000/RxD1/TRGCLKB/TRJI00 P00/T100/TxD1/TRGCLKA/(TRJO0) P140/PCLBUZ0/INTP6 P22/ANI2/ANO0 Note 1 P23/ANI3/ANO1 Note P21/ANI1/AVREFM P24/ANI4 P130 36 35 34 33 32 31 30 29 28 27 26 25 120/ANI19/VCOUT0 Note 1 24 P147/ANI18/VCOUT1 Note 1 P41/(TRJIO0) 23 38 P146 P40/TOOL0 O 22 39 P10/SCK11/SCL11/TRDIOD1 RESET 40 21 P11/SI11/SDA11/TRDIOC1/(RxD0\_1) Note 2 P124/XT2/EXCLKS 20 41 P12/SO11/TRDIOB1/IVREF1 Note 1 /(TxD0\_1) Note 2 P123/XT1 42 RL78/G14 19 P13/TxD2/SO20/TRDIOA1/IVCMP1 Note 1 (Top View) P137/INTP0 18 43 P122/X2/EXCLK O 17 44 P15/PCLBUZ1/SCK20/SCL20/TRDIOB0/(SDAA0) P121/X1 16  $\circ$ 45 P16/TI01/TO01/INTP5/TRDIOC0/IVREF0 Note 1/(RXD0) REGC 0 46 15 P17/TI02/TO02/TRDIOA0/TRDCLK/IVCMP0 Note 1/(TXD0) **-**○ Vss 47 14 P51/INTP2/SO00/TxD0/TOOLTxD/TRGIOB  $V_{DD}$  $\bigcirc$ 48 13 P50/INTP1/SI00/RxD0/TOOLRxD/SDA00/TRGIOA/(TRJO0 8 9 10 11 12 P60/SCLA0 P61/SDAA0 P62/<u>SSI00</u> P74/KR4/INTP8/SI01/SDA01 P30/INTP3/RTC1HZ/SCK00/SCL00/TRJO0 P31/TI03/T003/INTP4/(PCLBUZ0)/(TRJI00) P72/KR2/S021 P75/KR5/INTP9/SCK01/SCL01 P73/KR3/S001 P71/KR1/SI21/SDA21 P70/KR0/SCK21/SCL21

- **Note 1.** Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.3.7 52-pin products

• 52-pin plastic LQFP (10 × 10 mm, 0.65 mm pitch)



Note 1. Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

## 1.5.10 100-pin products



[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                              |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                  | (1/2)         |  |  |  |
|-------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------|--|--|--|
|                   |                                              | 44-pin                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                    | 52-pin                                                           | 64-pin        |  |  |  |
|                   | Item                                         | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                  | R5F104Jx                                                         | R5F104Lx      |  |  |  |
|                   |                                              | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                                  | (x = A, C  to  E)                                                                                                         | (x = C  to  E)                                                   | (x = C to E)  |  |  |  |
| Code flash me     | mory (KB)                                    | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                           | 16 to 64                                                                                                                  | 32 to 64                                                         | 32 to 64      |  |  |  |
| Data flash men    | nory (KB)                                    | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4             |  |  |  |
| RAM (KB)          |                                              | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                    | 2.5 to 5.5 Note                                                                                                           | 4 to 5.5 Note                                                    | 4 to 5.5 Note |  |  |  |
| Address space     |                                              | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |                                                                  |               |  |  |  |
| Main system clock | High-speed system clock                      | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                              | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), | (CLK)         |  |  |  |
|                   | High-speed on-chip<br>oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                               | mode: 1 to 32 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD                              | DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                        |               |  |  |  |
| Subsystem clo     | ck                                           | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                          | n, external subsystem o                                                                                                   | lock input (EXCLKS) 3                                            | 2.768 kHz     |  |  |  |
| Low-speed on-     | chip oscillator clock                        | 15 kHz (TYP.): VDD = 1                                                                                                                                                                                                                                                                                                                                                                             | I.6 to 5.5 V                                                                                                              |                                                                  |               |  |  |  |
| General-purpos    | se register                                  | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                  |               |  |  |  |
| Minimum instru    | iction execution time                        | $0.03125 \mu s$ (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |
|                   |                                              | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |               |  |  |  |
|                   |                                              | 30.5 μs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                  |               |  |  |  |
| Instruction set   |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                  |               |  |  |  |
| I/O port          | Total                                        | 40                                                                                                                                                                                                                                                                                                                                                                                                 | 44                                                                                                                        | 48                                                               | 58            |  |  |  |
|                   | CMOS I/O                                     | 31                                                                                                                                                                                                                                                                                                                                                                                                 | 34                                                                                                                        | 38                                                               | 48            |  |  |  |
|                   | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                         | 5                                                                | 5             |  |  |  |
|                   | CMOS output                                  | _                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                         | 1                                                                | 1             |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)          | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4             |  |  |  |
| Timer             | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Real-time clock (RTC)                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |               |  |  |  |
|                   | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |               |  |  |  |
|                   | Timer output                                 | Timer outputs: 13 char<br>PWM outputs: 9 chann                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |                                                                  |               |  |  |  |
|                   | RTC output                                   | 1 • 1 Hz (subsystem clock: fsuB = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |               |  |  |  |

(Note is listed on the next page.)

[80-pin, 100-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

| Item              |                                           | 80-pin                                                                                                                                                                                                                                                                                                                                                                                             | 100-pin                                                          |  |  |  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|
|                   |                                           | R5F104Mx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Px                                                         |  |  |  |  |
|                   |                                           | (x = F to H, J)                                                                                                                                                                                                                                                                                                                                                                                    | (x = F to H, J)                                                  |  |  |  |  |
| Code flash me     | emory (KB)                                | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                          | 96 to 256                                                        |  |  |  |  |
| Data flash me     | mory (KB)                                 | 8                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                                                |  |  |  |  |
| RAM (KB)          |                                           | 12 to 24 <sup>Note</sup>                                                                                                                                                                                                                                                                                                                                                                           | 12 to 24 Note                                                    |  |  |  |  |
| Address spac      | e                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                  |  |  |  |  |
| Main system clock | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main HS (high-speed main) mode: 1 to 20 MHz (V HS (high-speed main) mode: 1 to 16 MHz (V LS (low-speed main) mode: 1 to 8 MHz (VD LV (low-voltage main) mode: 1 to 4 MHz (VD                                                                                                                                                                            | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), |  |  |  |  |
|                   | High-speed on-chip oscillator clock (fiн) | HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                                                                   |                                                                  |  |  |  |  |
| Subsystem cle     | ock                                       | XT1 (crystal) oscillation, external subsystem of                                                                                                                                                                                                                                                                                                                                                   | clock input (EXCLKS) 32.768 kHz                                  |  |  |  |  |
| Low-speed or      | n-chip oscillator clock                   | 15 kHz (TYP.): V <sub>DD</sub> = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                      |                                                                  |  |  |  |  |
| General-purpo     | ose register                              | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                             |                                                                  |  |  |  |  |
| Minimum instr     | ruction execution time                    | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                           |                                                                  |  |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                  |  |  |  |  |
|                   |                                           | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                             |                                                                  |  |  |  |  |
| Instruction set   | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                  |  |  |  |  |
| I/O port          | Total                                     | 74                                                                                                                                                                                                                                                                                                                                                                                                 | 92                                                               |  |  |  |  |
|                   | CMOS I/O                                  | 64                                                                                                                                                                                                                                                                                                                                                                                                 | 82                                                               |  |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                |  |  |  |  |
|                   | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                |  |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                |  |  |  |  |
| Timer             | 16-bit timer                              | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer RD: 2 channels, Timer RG: 1 channel)                                                                                                                                                                                                                                                                                                   |                                                                  |  |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                  |  |  |  |  |
|                   | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                  |  |  |  |  |
|                   | 12-bit interval timer                     | r 1 channel                                                                                                                                                                                                                                                                                                                                                                                        |                                                                  |  |  |  |  |
|                   | Timer output                              | Timer outputs: 18 channels<br>PWM outputs: 12 channels                                                                                                                                                                                                                                                                                                                                             |                                                                  |  |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsuB = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                  |  |  |  |  |

Note

In the case of the 24 KB, this is about 23 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. During HALT instruction execution by flash memory.
- Note 3. When high-speed on-chip oscillator and subsystem clock are stopped.
- Note 4. When high-speed system clock and subsystem clock are stopped.
- Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer.
- Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

LS (low-speed main) mode: 1.8 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V  $\leq$  VDD  $\leq$  5.5 V@1 MHz to 4 MHz

- Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode.
- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. filh: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C

### **AC Timing Test Points**



### External System Clock Timing



### TI/TO Timing





TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1,

TRGIOA, TRGIOB

# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

$$(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$$

(2/2)

| Parameter                                     | Symbol | Conditions                                                                                                                                                                                                     | HS (high-speed main) mode |      | LS (low-speed main) mode |      | LV (low-voltage main) mode |      | Unit |
|-----------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------|--------------------------|------|----------------------------|------|------|
|                                               |        |                                                                                                                                                                                                                | MIN.                      | MAX. | MIN.                     | MAX. | MIN.                       | MAX. |      |
| SIp setup time<br>(to SCKp↓) Note 2           | tsıĸ1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             | 23                        |      | 110                      |      | 110                        |      | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 33                        |      | 110                      |      | 110                        |      | ns   |
| SIp hold time<br>(from SCKp↓) Note 2          | tksi1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             | 10                        |      | 10                       |      | 10                         |      | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 10                        |      | 10                       |      | 10                         |      | ns   |
| Delay time from SCKp↑<br>to SOp output Note 2 | tkso1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             |                           | 10   |                          | 10   |                            | 10   | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ |                           | 10   |                          | 10   |                            | 10   | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- Remark 1.  $Rb[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5)
- Remark 3. fmck: Serial array unit operation clock frequency

  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number

  (mn = 00))
- Remark 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

# 2.6.6 LVD circuit characteristics

### (1) Reset Mode and Interrupt Mode

(TA = -40 to +85°C, VPDR  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V)

| Parameter     |                      | Symbol | Conditions   | MIN. | TYP. | MAX. | Unit |
|---------------|----------------------|--------|--------------|------|------|------|------|
| Voltage       | Supply voltage level | VLVD0  | Rising edge  | 3.98 | 4.06 | 4.14 | V    |
| detection     |                      |        | Falling edge | 3.90 | 3.98 | 4.06 | V    |
| threshold     |                      | VLVD1  | Rising edge  | 3.68 | 3.75 | 3.82 | V    |
|               |                      |        | Falling edge | 3.60 | 3.67 | 3.74 | V    |
|               |                      | VLVD2  | Rising edge  | 3.07 | 3.13 | 3.19 | V    |
|               |                      |        | Falling edge | 3.00 | 3.06 | 3.12 | V    |
|               |                      | VLVD3  | Rising edge  | 2.96 | 3.02 | 3.08 | V    |
|               |                      |        | Falling edge | 2.90 | 2.96 | 3.02 | V    |
|               |                      | VLVD4  | Rising edge  | 2.86 | 2.92 | 2.97 | V    |
|               |                      |        | Falling edge | 2.80 | 2.86 | 2.91 | V    |
|               |                      | VLVD5  | Rising edge  | 2.76 | 2.81 | 2.87 | V    |
|               |                      |        | Falling edge | 2.70 | 2.75 | 2.81 | V    |
|               |                      | VLVD6  | Rising edge  | 2.66 | 2.71 | 2.76 | V    |
|               |                      |        | Falling edge | 2.60 | 2.65 | 2.70 | V    |
|               |                      | VLVD7  | Rising edge  | 2.56 | 2.61 | 2.66 | V    |
|               |                      |        | Falling edge | 2.50 | 2.55 | 2.60 | V    |
|               |                      | VLVD8  | Rising edge  | 2.45 | 2.50 | 2.55 | V    |
|               |                      |        | Falling edge | 2.40 | 2.45 | 2.50 | V    |
|               |                      | VLVD9  | Rising edge  | 2.05 | 2.09 | 2.13 | V    |
|               |                      |        | Falling edge | 2.00 | 2.04 | 2.08 | V    |
|               |                      | VLVD10 | Rising edge  | 1.94 | 1.98 | 2.02 | V    |
|               |                      |        | Falling edge | 1.90 | 1.94 | 1.98 | V    |
|               |                      | VLVD11 | Rising edge  | 1.84 | 1.88 | 1.91 | V    |
|               |                      |        | Falling edge | 1.80 | 1.84 | 1.87 | V    |
|               |                      | VLVD12 | Rising edge  | 1.74 | 1.77 | 1.81 | V    |
|               |                      |        | Falling edge | 1.70 | 1.73 | 1.77 | V    |
|               |                      | VLVD13 | Rising edge  | 1.64 | 1.67 | 1.70 | V    |
|               |                      |        | Falling edge | 1.60 | 1.63 | 1.66 | V    |
| Minimum puls  | se width             | tLW    |              | 300  |      |      | μs   |
| Detection del | ay time              |        |              |      |      | 300  | μs   |

### **Absolute Maximum Ratings**

(2/2)

| Parameter            | Symbols |                   | Conditions                                                                                                                                       | Ratings     | Unit |
|----------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | -40         | mA   |
|                      |         | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                      |         | -170 mA           | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                      | Іон2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                      |         | Total of all pins |                                                                                                                                                  | -2          | mA   |
| Output current, low  | lOL1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40          | mA   |
|                      |         | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                      |         | 170 mA            | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                      | IOL2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                      |         | Total of all pins |                                                                                                                                                  | 5           | mA   |
| Operating ambient    | TA      | In normal c       | pperation mode                                                                                                                                   | -40 to +105 | °C   |
| temperature          |         | In flash me       | mory programming mode                                                                                                                            |             |      |
| Storage temperature  | Tstg    |                   |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter.

That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

| Items                      | Symbol        | Conditions                                                                                                                                                                  |                                   | MIN. | TYP. | MAX.           | Unit |
|----------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|----------------|------|
| Output current, low Note 1 | loL1          | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                   |      |      | 8.5<br>Note 2  | mA   |
|                            |               | Per pin for P60 to P63                                                                                                                                                      |                                   |      |      | 15.0<br>Note 2 | mA   |
|                            |               | Total of P00 to P04, P40 to P47,                                                                                                                                            | 4.0 V ≤ EVDD0 ≤ 5.5 V             |      |      | 40.0           | mA   |
|                            |               |                                                                                                                                                                             | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V |      |      | 15.0           | mA   |
|                            |               | (When duty ≤ 70% Note 3)                                                                                                                                                    | 2.4 V ≤ EVDD0 < 2.7 V             |      |      | 9.0            | mA   |
|                            | Total of P05, | Total of P05, P06, P10 to P17,                                                                                                                                              | 4.0 V ≤ EVDD0 ≤ 5.5 V             |      |      | 40.0           | mA   |
|                            |               | P30, P31, P50 to P57,                                                                                                                                                       | 2.7 V ≤ EV <sub>DD0</sub> < 4.0 V |      |      | 35.0           | mA   |
|                            |               | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty ≤ 70% Note 3)                                                                    | 2.4 V ≤ EVDD0 < 2.7 V             |      |      | 20.0           | mA   |
|                            | lOL2          | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   |                                   |      |      | 80.0           | mA   |
|                            |               | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                   |      |      | 0.4<br>Note 2  | mA   |
|                            |               | Total of all pins<br>(When duty ≤ 70% Note 3)                                                                                                                               | 2.4 V ≤ VDD ≤ 5.5 V               |      |      | 5.0            | mA   |

- Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.
- Note 2. Do not exceed the total current value.
- **Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IoL \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IoL = 10.0 mA Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

| Items               | Symbol | Conditions                                                                                                                                             | MIN.                                               | TYP.      | MAX. | Unit              |   |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------|------|-------------------|---|
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                | 0.8 EVDD0 |      | EV <sub>DD0</sub> | V |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer<br>4.0 V ≤ EVDD0 ≤ 5.5 V          | 2.2       |      | EV <sub>DD0</sub> | V |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EV <sub>DD0</sub> < 4.0 V | 2.0       |      | EV <sub>DD0</sub> | V |
|                     |        |                                                                                                                                                        | TTL input buffer 2.4 V ≤ EVDD0 < 3.3 V             | 1.5       |      | EV <sub>DD0</sub> | V |
|                     | VIH3   | P20 to P27, P150 to P156                                                                                                                               | 0.7 Vdd                                            |           | VDD  | V                 |   |
|                     | VIH4   | P60 to P63                                                                                                                                             | 0.7 EVDD0                                          |           | 6.0  | V                 |   |
|                     | VIH5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0.8 Vdd                                            |           | VDD  | V                 |   |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                                | 0         |      | 0.2 EVDD0         | V |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V             | 0         |      | 0.8               | V |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V             | 0         |      | 0.5               | V |
|                     |        |                                                                                                                                                        | TTL input buffer 2.4 V ≤ EV <sub>DD0</sub> < 3.3 V | 0         |      | 0.32              | V |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               |                                                    | 0         |      | 0.3 Vdd           | V |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                                    | 0         |      | 0.3 EVDD0         | V |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                                        | 0         |      | 0.2 Vdd           | V |

Caution The maximum value of ViH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

<R><R>

<R><R>

<R>

# (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter         | eter Symbol Conditions |          |                          |                                                             |                      | MIN.                    | TYP. | MAX. | Unit |     |
|-------------------|------------------------|----------|--------------------------|-------------------------------------------------------------|----------------------|-------------------------|------|------|------|-----|
| Supply IDD1       |                        | Operat-  | HS (high-speed main)     | fHOCO = 64 MHz,                                             | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.9  |      | mA  |
| current<br>Note 1 | l '                    | ing mode | mode Note 5              | fih = 32 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 2.9  |      |     |
| Note i            |                        |          |                          | fHOCO = 32 MHz,                                             | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.5  |      |     |
|                   |                        |          |                          | f <sub>IH</sub> = 32 MHz Note 3                             | operation            | V <sub>DD</sub> = 3.0 V |      | 2.5  |      |     |
|                   |                        |          | HS (high-speed main)     | fHOCO = 64 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 6.0  | 11.2 | mA  |
|                   |                        |          | mode Note 5              | fih = 32 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 6.0  | 11.2 |     |
|                   |                        |          |                          | fHOCO = 32 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 5.5  | 10.6 |     |
|                   |                        |          |                          | fih = 32 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 5.5  | 10.6 |     |
|                   |                        |          |                          | fHOCO = 48 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 4.7  | 8.6  |     |
|                   |                        |          |                          | fih = 24 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 4.7  | 8.6  |     |
|                   |                        |          |                          | fHOCO = 24 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 4.4  | 8.2  |     |
|                   |                        |          |                          | fih = 24 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 4.4  | 8.2  |     |
|                   |                        |          |                          | fHOCO = 16 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 3.3  | 5.9  |     |
|                   |                        |          |                          | fih = 16 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 3.3  | 5.9  | 1   |
|                   |                        |          | HS (high-speed main)     | f <sub>MX</sub> = 20 MHz Note 2,                            | Normal               | Square wave input       |      | 3.7  | 6.8  | mA  |
|                   |                        |          | mode Note 5              | V <sub>DD</sub> = 5.0 V                                     | operation            | Resonator connection    |      | 3.9  | 7.0  |     |
|                   |                        |          |                          | f <sub>MX</sub> = 20 MHz Note 2,                            | Normal               | Square wave input       |      | 3.7  | 6.8  |     |
|                   |                        |          | V <sub>DD</sub> = 3.0 V  | operation                                                   | Resonator connection |                         | 3.9  | 7.0  | 1    |     |
|                   |                        |          |                          | f <sub>MX</sub> = 10 MHz Note 2,<br>V <sub>DD</sub> = 5.0 V | Normal operation     | Square wave input       |      | 2.3  | 4.1  |     |
|                   |                        |          |                          |                                                             |                      | Resonator connection    |      | 2.3  | 4.2  |     |
|                   |                        |          |                          | fmx = 10 MHz Note 2,                                        | Normal               | Square wave input       |      | 2.3  | 4.1  |     |
|                   |                        |          |                          | V <sub>DD</sub> = 3.0 V                                     | operation            | Resonator connection    |      | 2.3  | 4.2  | 1   |
|                   |                        |          | Subsystem clock          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 5.2  | 7.7  | μА  |
|                   |                        |          | operation                | TA = -40°C                                                  | operation            | Resonator connection    |      | 5.2  | 7.7  |     |
|                   |                        |          |                          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 5.3  | 7.7  |     |
|                   |                        |          |                          | T <sub>A</sub> = +25°C                                      | operation            | Resonator connection    |      | 5.3  | 7.7  | 1   |
|                   |                        |          | fsuB = 32.768 kHz Note 4 | Normal                                                      | Square wave input    |                         | 5.5  | 10.6 |      |     |
|                   |                        |          |                          | T <sub>A</sub> = +50°C                                      | operation            | Resonator connection    |      | 5.5  | 10.6 |     |
|                   |                        |          |                          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 5.9  | 13.2 |     |
|                   |                        |          | T <sub>A</sub> = +70°C   | operation                                                   | Resonator connection |                         | 6.0  | 13.2 |      |     |
|                   |                        |          |                          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 6.8  | 17.5 | •   |
|                   |                        |          |                          | TA = +85°C                                                  | operation            | Resonator connection    |      | 6.9  | 17.5 | 1 ] |
|                   |                        |          |                          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 15.5 | 77.8 |     |
|                   |                        |          |                          | T <sub>A</sub> = +105°C                                     | operation            | Resonator connection    |      | 15.5 | 77.8 |     |

(Notes and Remarks are listed on the next page.)

- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator).

  The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- Note 8. Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- Note 11. Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- Note 12. Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fclk: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C







Note 5. The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer rate

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} }{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits} }$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides
- Note 6. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

## 4.6 48-pin products

R5F104GAAFB, R5F104GCAFB, R5F104GDAFB, R5F104GEAFB, R5F104GFAFB, R5F104GAFB, R5F104GHAFB, R5F104GJAFB

R5F104GADFB, R5F104GCDFB, R5F104GDDFB, R5F104GEDFB, R5F104GFDFB, R5F104GDFB, R5F104GHDFB, R5F104GJDFB

R5F104GAGFB, R5F104GCGFB, R5F104GDGFB, R5F104GEGFB, R5F104GFGFB, R5F104GHGFB, R5F104GJGFB

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-LFQFP48-7x7-0.50 | PLQP0048KF-A | P48GA-50-8EU-1 | 0.16            |



RL78/G14 4. PACKAGE DRAWINGS

R5F104LCALA, R5F104LDALA, R5F104LEALA, R5F104LFALA, R5F104LGALA, R5F104LHALA, R5F104LJALA R5F104LKALA, R5F104LLALA

R5F104LCGLA,R5F104LDGLA, R5F104LEGLA, R5F104LFGLA, R5F104LGGLA, R5F104LHGLA, R5F104LHGLA, R5F104LLGLA



 $\ensuremath{\mathbb{O}}$  2011 Renesas Electronics Corporation. All rights reserved.

#### NOTES FOR CMOS DEVICES

- (1) VOLTAGE APPLICATION WAVEFORM AT INPUT PIN: Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between VIL (MAX) and VIH (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between VIL (MAX) and VIH (MIN).
- (2) HANDLING OF UNUSED INPUT PINS: Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.
- (3) PRECAUTION AGAINST ESD: A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.
- (4) STATUS BEFORE INITIALIZATION: Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.
- (5) POWER ON/OFF SEQUENCE: In the case of a device that uses different power supplies for the internal operation and external interface, as a rule, switch on the external power supply after switching on the internal power supply. When switching the power supply off, as a rule, switch off the external power supply and then the internal power supply. Use of the reverse power on/off sequences may result in the application of an overvoltage to the internal elements of the device, causing malfunction and degradation of internal elements due to the passage of an abnormal current. The correct power on/off sequence must be judged separately for each device and according to related specifications governing the device.
- (6) INPUT OF SIGNAL DURING POWER OFF STATE: Do not input signals or an I/O pull-up power supply while the device is not powered. The current injection that results from input of such a signal or I/O pull-up power supply may cause malfunction and the abnormal current that passes in the device at this time may cause degradation of internal elements. Input of signals during the power off state must be judged separately for each device and according to related specifications governing the device.