Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | RL78 | | Core Size | 16-Bit | | Speed | 32MHz | | Connectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | Peripherals | DMA, LVD, POR, PWM, WDT | | Number of I/O | 64 | | Program Memory Size | 96КВ (96К x 8) | | Program Memory Type | FLASH | | EEPROM Size | 8K x 8 | | RAM Size | 12K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | Data Converters | A/D 17x8/10b; D/A 2x8b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-LQFP | | Supplier Device Package | 80-LFQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mfafb-50 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 1.3.5 44-pin products • 44-pin plastic LQFP (10 × 10 mm, 0.8 mm pitch) Note Mounted on the 96 KB or more code flash memory products. Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). Remark 1. For pin identification, see 1.4 Pin Identification. Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). #### 1.5.9 80-pin products [30-pin, 32-pin, 36-pin, 40-pin products (code flash memory 96 KB to 256 KB)] Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H. (1/2) | | | 30-pin | 32-pin | 36-pin | 40-pin | | | | | | |----------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--| | ı | Item | R5F104Ax<br>(x = F, G) | R5F104Bx $(x = F, G)$ | R5F104Cx<br>(x = F, G) | R5F104Ex<br>(x = F to H) | | | | | | | Code flash mem | nory (KB) | 96 to 128 | 96 to 128 | 96 to 128 | 96 to 192 | | | | | | | Data flash mem | ory (KB) | 8 | 8 | 8 | 8 | | | | | | | RAM (KB) | | 12 to 16 Note | 12 to 16 Note | 12 to 16 Note | 12 to 20 Note | | | | | | | Address space | | 1 MB | | | | | | | | | | Main system<br>clock | High-speed system clock High-speed on-chip oscillator clock (fiн) | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.4 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) | | | | | | | | | | Subsystem cloc | k | | _ | | XT1 (crystal) oscillation,<br>external subsystem<br>clock input (EXCLKS)<br>32.768 kHz | | | | | | | Low-speed on-c | chip oscillator clock | 15 kHz (TYP.): VDD = 1.6 | to 5.5 V | | • | | | | | | | General-purpose | e register | 8 bits × 32 registers (8 bits | s × 8 registers × 4 banks) | | | | | | | | | Minimum instruc | ction execution time | 0.03125 μs (High-speed o | on-chip oscillator clock: fiн | = 32 MHz operation) | | | | | | | | | | 0.05 μs (High-speed syste | em clock: f <sub>M</sub> x = 20 MHz op | eration) | | | | | | | | | | | _ | | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation) | | | | | | | Instruction set | | Multiplication and Accur | | + 32 bits) | , | | | | | | | I/O port | Total | 26 | 28 | 32 | 36 | | | | | | | | CMOS I/O | 21 | 22 | 26 | 28 | | | | | | | | CMOS input | 3 | 3 | 3 | 5 | | | | | | | | CMOS output | _ | _ | _ | _ | | | | | | | | N-ch open-drain I/O (6<br>V tolerance) | 2 | 3 | 3 | 3 | | | | | | | Timer | 16-bit timer | 8 channels<br>(TAU: 4 channels, Timer F | RJ: 1 channel, Timer RD: 2 | channels, Timer RG: 1 cl | hannel) | | | | | | | | Watchdog timer | 1 channel | | | | | | | | | | | Real-time clock (RTC) | 1 channel | | | | | | | | | | | 12-bit interval timer | 1 channel | | | | | | | | | | | Timer output | Timer outputs: 13 channe PWM outputs: 9 channels | | | | | | | | | | | RTC output | | _ | | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz) | | | | | | (Note is listed on the next page.) (2/2) | | | <u> </u> | (2/2) | | | | | |-----------------------------|----------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|--|--|--| | | | 48-pin | 64-pin | | | | | | Item | | R5F104Gx | R5F104Lx | | | | | | | | (x = K, L) | (x = K, L) | | | | | | Clock output/buzzer outp | ut | 2 | 2 | | | | | | | | • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 | 5 MHz, 5 MHz, 10 MHz | | | | | | | | (Main system clock: fmain = 20 MHz operation | , | | | | | | | | • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.09 | | | | | | | | | (Subsystem clock: fsub = 32.768 kHz operation) | | | | | | | 8/10-bit resolution A/D co | nverter | 10 channels | 12 channels | | | | | | D/A converter | | 2 channels | | | | | | | Comparator | | 2 channels | | | | | | | Serial interface | | [48-pin products] | | | | | | | | | CSI: 2 channels/UART (UART supporting LI | N-bus): 1 channel/simplified I <sup>2</sup> C: 2 channels | | | | | | | | CSI: 1 channel/UART: 1 channel/simplified I | | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified | I <sup>2</sup> C: 2 channels | | | | | | | | [64-pin products] | _ | | | | | | | | CSI: 2 channels/UART (UART supporting LI | • | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified | | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | | | | | | Data transfer controller (I | OTC) | 32 sources | 33 sources | | | | | | Event link controller (ELC | ;) | Event input: 22 | | | | | | | | | Event trigger output: 9 | | | | | | | Vectored interrupt | Internal | 24 | 24 | | | | | | sources | External | 10 | 13 | | | | | | Key interrupt | 1. | 6 | 8 | | | | | | Reset | | Reset by RESET pin | | | | | | | | | Internal reset by watchdog timer | | | | | | | | | Internal reset by power-on-reset | | | | | | | | | Internal reset by voltage detector | | | | | | | | | Internal reset by illegal instruction execution | Note | | | | | | | | Internal reset by RAM parity error | | | | | | | | | Internal reset by illegal-memory access | | | | | | | Power-on-reset circuit | | • Power-on-reset: 1.51 ±0.04 V (Ta = -40 | • | | | | | | | | 1.51 $\pm 0.06$ V (TA = $-40$<br>• Power-down-reset: 1.50 $\pm 0.04$ V (TA = $-40$ | , | | | | | | | | 1.50 ±0.06 V (TA = -40 | , | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | , , , , , , , , , , , , , , , , , , , | | | | | | On-chip debug function | | Provided | | | | | | | Power supply voltage | | VDD = 1.6 to 5.5 V (TA = -40 to +85°C) | | | | | | | Fower supply voltage | | VDD = 1.6 to 5.5 V (TA = -40 to +85 C)<br>VDD = 2.4 to 5.5 V (TA = -40 to +105°C) | | | | | | | Operating ambient tempe | rature | TA = -40 to +85°C (A: Consumer applications, | D: Industrial applications) | | | | | | Operating ambient tempe | rature | TA = -40 to +85 °C (A. Consumer applications;<br>TA = -40 to +105 °C (G: Industrial applications) | | | | | | | | | 10 to 1100 0 (O. madotrial applications | | | | | | **Note** The illegal instruction is generated when instruction code FFH is executed. Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. #### 2.3.2 Supply current characteristics #### (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = 0 V) | Parameter | Symbol | | | Conditions | | | MIN. | TYP. | MAX. | Unit | |-------------------|--------|----------|--------------------------|----------------------------------|----------------------|-------------------------|------|------|------|------| | Supply | IDD1 | Operat- | HS (high-speed main) | fHOCO = 64 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.4 | | mA | | current<br>Note 1 | | ing mode | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.4 | | | | Note 1 | | | | fHOCO = 32 MHz, | Basic | V <sub>DD</sub> = 5.0 V | | 2.1 | | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.1 | | | | | | | HS (high-speed main) | fHOCO = 64 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 5.1 | 8.7 | mA | | | | | mode Note 5 | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 5.1 | 8.7 | | | | | | | fносо = 32 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.8 | 8.1 | | | | | | | fih = 32 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.8 | 8.1 | | | | | | | fносо = 48 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 4.0 | 6.9 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 4.0 | 6.9 | | | | | | | fHOCO = 24 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 3.8 | 6.3 | | | | | | | fih = 24 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 3.8 | 6.3 | | | | | | | fHOCO = 16 MHz, | Normal | V <sub>DD</sub> = 5.0 V | | 2.8 | 4.6 | | | | | | | fih = 16 MHz Note 3 | operation | V <sub>DD</sub> = 3.0 V | | 2.8 | 4.6 | | | | | | LS (low-speed main) | fHOCO = 8 MHz, | Normal | V <sub>DD</sub> = 3.0 V | | 1.3 | 2.0 | mA | | | | | mode Note 5 | fih = 8 MHz Note 3 | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 2.0 | | | | | | LV (low-voltage main) | fHOCO = 4 MHz, | Normal | V <sub>DD</sub> = 3.0 V | | 1.3 | 1.8 | mA | | | | | mode Note 5 | fiH = 4 MHz Note 3 | operation | V <sub>DD</sub> = 2.0 V | | 1.3 | 1.8 | | | | | | HS (high-speed main) | f <sub>MX</sub> = 20 MHz Note 2, | Normal | Square wave input | | 3.3 | 5.3 | mA | | | | | mode Note 5 | V <sub>DD</sub> = 5.0 V | operation | Resonator connection | | 3.4 | 5.5 | | | | | | | fmx = 20 MHz Note 2, | Normal | Square wave input | | 3.3 | 5.3 | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 3.4 | 5.5 | | | | | | | | fmx = 10 MHz Note 2, | Normal operation | Square wave input | | 2.0 | 3.1 | | | | | | | V <sub>DD</sub> = 5.0 V | | Resonator connection | | 2.1 | 3.2 | | | | | | | f <sub>MX</sub> = 10 MHz Note 2, | Normal | Square wave input | | 2.0 | 3.1 | | | | | | | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 2.1 | 3.2 | | | | | | LS (low-speed main) | fmx = 8 MHz Note 2, | Normal | Square wave input | | 1.2 | 1.9 | mA | | | | | mode Note 5 | V <sub>DD</sub> = 3.0 V | operation | Resonator connection | | 1.2 | 2.0 | | | | | | | fmx = 8 MHz Note 2, | Normal | Square wave input | | 1.2 | 1.9 | | | | | | | V <sub>DD</sub> = 2.0 V | operation | Resonator connection | | 1.2 | 2.0 | | | | | | Subsystem clock | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.7 | 6.1 | μА | | | | | operation | TA = -40°C | operation | Resonator connection | | 4.7 | 6.1 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.7 | 6.1 | | | | | | | T <sub>A</sub> = +25°C | operation | Resonator connection | | 4.7 | 6.1 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.8 | 6.7 | | | | | | | T <sub>A</sub> = +50°C | operation | Resonator connection | | 4.8 | 6.7 | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 4.8 | 7.5 | | | | | | | T <sub>A</sub> = +70°C | operation | Resonator connection | | 4.8 | 7.5 | 1 | | | | | | | fsuB = 32.768 kHz Note 4 | Normal | Square wave input | | 5.4 | 8.9 | 1 | | | | | | T <sub>A</sub> = +85°C | operation | Resonator connection | | 5.4 | 8.9 | | (Notes and Remarks are listed on the next page.) - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 3. When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4~V \leq V \text{DD} \leq 5.5~V \textcircled{@}1~MHz$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C # (4) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | Cond | ditions | HS (high-spee | d main) | LS (low-speed<br>mode | d main) | LV (low-voltag<br>mode | e main) | Unit | |--------------------------|-----------------------------------|-----------------------------------|-----------------------------------|--------------------|-------------------|-----------------------|-------------------|------------------------|-----------------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle | tkcy2 | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 20 MHz < fmck | 8/fмск | | _ | | _ | | ns | | time Note 5 | | | fмcк ≤ 20 MHz | 6/fмск | | 6/fмск | | 6/fмск | | ns | | | | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 16 MHz < fmck | 8/fмск | | _ | | _ | | ns | | | | | fмcк ≤ 16 MHz | 6/fмск | | 6/fмск | | 6/fмск | | ns | | | | 2.4 V ≤ EVDD0 ≤ 5.5 V | | 6/fмск<br>and 500 | | 6/fмск<br>and 500 | | 6/fмск<br>and 500 | | ns | | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 6/fмск<br>and 750 | | 6/fмск<br>and 750 | | 6/fмск<br>and 750 | | ns | | | | | 1.7 V ≤ EVDD0 ≤ 5.5 V | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | ns | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | | 6/fмск<br>and 1500 | | 6/fмск<br>and 1500 | | ns | | SCKp high-/ | tĸн2, | 4.0 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | tkcy2/2 - 7 | | tkcy2/2 - 7 | | tkcy2/2 - 7 | | ns | | low-level width | tKL2 | 2.7 V ≤ EVDD0 ≤ 5.5 V | | tkcy2/2 - 8 | | tkcy2/2 - 8 | | tkcy2/2 - 8 | | ns | | | | 1.8 V ≤ EVDD0 ≤ 5.5 V | | tkcy2/2 - 18 | | tkcy2/2 - 18 | | tkcy2/2 - 18 | | ns | | | | 1.7 V ≤ EVDD0 ≤ 5.5 V | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | ns | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | _ | | tkcy2/2 - 66 | | tkcy2/2 - 66 | | ns | | SIp setup time | tsık2 | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 20 | | 1/fмск + 30 | | 1/fмск + 30 | | ns | | (to SCKp↑)<br>Note 1 | | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 30 | | 1/fмск + 30 | | 1/fмск + 30 | | ns | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 40 | | 1/fмск + 40 | | 1/fмск + 40 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | | 1/fмск + 40 | | 1/fмск + 40 | | ns | | SIp hold time | tks12 | 1.8 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 1/fмск + 31 | | 1/fмск + 31 | | 1/fмск + 31 | | ns | | (from SCKp↑)<br>Note 2 | | 1.7 V ≤ EVDD0 ≤ 5.5 V | | 1/fмск + 250 | | 1/fмск + 250 | | 1/fмск + 250 | | ns | | | | 1.6 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | _ | | 1/fмск + 250 | | 1/fмск + 250 | | ns | | Delay time from SCKp↓ to | tkso2 | C = 30 pF Note 4 | 2.7 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск<br>+ 44 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | SOp output<br>Note 3 | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 2/fмск<br>+ 75 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | | | | 1.8 V ≤ EVDD0 ≤ 5.5 V | | 2/fмск<br>+ 100 | | 2/fмск<br>+ 110 | | 2/fмск<br>+ 110 | ns | | | | | | 1.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | ns | | | | | 1.6 V ≤ EVDD0 ≤ 5.5 V | | | | 2/fмск<br>+ 220 | | 2/fмск<br>+ 220 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 4. C is the load capacitance of the SOp output lines. - **Note 5.** The maximum transfer rate when using the SNOOZE mode is 1 Mbps. - Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg). # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ### (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only) $(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ (2/2) | Parameter | Symbol | Conditions | | peed main)<br>ode | | peed main)<br>ode | | ltage main)<br>ode | Unit | |-----------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------------------|------|--------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) Note 2 | tsık1 | $ \begin{aligned} 4.0 & \ V \le EV_{DD0} \le 5.5 \ V, \\ 2.7 & \ V \le V_b \le 4.0 \ V, \\ C_b = 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 23 | | 110 | | 110 | | ns | | | | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 33 | | 110 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) Note 2 | tksıı | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 10 | | 10 | | 10 | | ns | | | | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 10 | | 10 | | 10 | | ns | | Delay time from SCKp↑<br>to SOp output Note 2 | tkso1 | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned}$ | | 10 | | 10 | | 10 | ns | | | | $\begin{split} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b = 20 & \ pF, \ R_b = 2.7 \ k\Omega \end{split}$ | | 10 | | 10 | | 10 | ns | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. - Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. - Remark 1. $Rb[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage - **Remark 2.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5) - Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00)) - Remark 4. This value is valid only when CSI00's peripheral I/O redirect function is not used. # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Symbol | | Conditions | HS (high-s<br>main) mo | | LS (low-speed<br>mode | , | LV (low-vo<br>main) mo | • | Unit | |-----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|------|------------------------|------|------| | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | $ \begin{aligned} 4.0 & \ V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 300 | | 1150 | | 1150 | | ns | | | | | $ \begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} &= 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned} $ | 500 | | 1150 | | 1150 | | ns | | | | | $ \begin{aligned} &1.8 \; V \leq EV_{DDO} < 3.3 \; V, \\ &1.6 \; V \leq V_b \leq 2.0 \; V \; \text{Note}, \\ &C_b = 30 \; pF, \; R_b = 5.5 \; k\Omega \end{aligned} $ | 1150 | | 1150 | | 1150 | | ns | | SCKp high-level width | tкнı | $4.0 \text{ V} \le \text{EVDD0}$<br>$2.7 \text{ V} \le \text{Vb} \le 4.$<br>$C_b = 30 \text{ pF, Rb}$ | 0 V, | tксү1/2 - 75 | | tkcy1/2 - 75 | | tксү1/2 - 75 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}}$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.$<br>$C_{\text{b}} = 30 \text{ pF, Rb}$ | 7 V, | tkcy1/2 - 170 | | tксу1/2 - 170 | | tксу1/2 - 170 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $<$ 3.3 V,<br>1.6 V $\leq$ V <sub>b</sub> $\leq$ 2.0 V Note,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 5.5 kΩ | | tkcy1/2 - 458 | | tkcy1/2 - 458 | | tkcy1/2 - 458 | | ns | | SCKp low-level width | tKL1 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}}$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.$<br>$C_{\text{b}} = 30 \text{ pF, Rb}$ | 0 V, | tксү1/2 - 12 | | tkcy1/2 - 50 | | tксү1/2 - 50 | | ns | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}}$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.$<br>$C_{\text{b}} = 30 \text{ pF, Rb}$ | 7 V, | tkcy1/2 - 18 | | tксү1/2 - 50 | | tксү1/2 - 50 | | ns | | | | $1.8 \text{ V} \le \text{EVDD0}$<br>$1.6 \text{ V} \le \text{Vb} \le 2.$<br>$C_b = 30 \text{ pF}, \text{ Rb}$ | 0 V Note, | tkcy1/2 - 50 | | tксү1/2 - 50 | | tксү1/2 - 50 | | ns | Note Use it with $EVDD0 \ge V_b$ . Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed two pages after the next page.) # (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output) $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.8 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$ (3/3) | Parameter | Symbol | Conditions | | speed main)<br>ode | , | peed main)<br>ode | , | ltage main)<br>ode | Unit | |-----------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------|-------------------|------|--------------------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SIp setup time<br>(to SCKp↓) Note 1 | tsıĸ1 | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $ | 44 | | 110 | | 110 | | ns | | | | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 44 | | 110 | | 110 | | ns | | | | $\begin{array}{l} 1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega \end{array}$ | 110 | | 110 | | 110 | | ns | | SIp hold time<br>(from SCKp↓) Note 1 | tksi1 | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &\text{C}_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 1.4 \text{ k}\Omega \end{aligned} $ | 19 | | 19 | | 19 | | ns | | | | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 19 | | 19 | | 19 | | ns | | | | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ &C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 19 | | 19 | | 19 | | ns | | Delay time from SCKp↑<br>to SOp output Note 1 | tkso1 | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &\text{Cb} = 30 \text{ pF}, \text{ Rb} = 1.4 \text{ k}\Omega \end{aligned} $ | | 25 | | 25 | | 25 | ns | | | | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{Cb} = 30 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega $ | | 25 | | 25 | | 25 | ns | | | | $\begin{array}{c} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$ | | 25 | | 25 | | 25 | ns | Note 1. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. (Remarks are listed on the next page.) Note 2. Use it with $EVDD0 \ge V_b$ . (4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20 (TA = -40 to +85°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, 1.6 V $\leq$ EVDD = EVDD1 $\leq$ VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR Note 3, Reference voltage (-) = AVREFM = 0 V Note 4, HS (high-speed main) mode) | Parameter | Symbol | Cor | MIN. | TYP. | MAX. | Unit | | |-------------------------------------|--------|------------------|------------------------------------------------------------|------|------|-------------------------|-------| | Resolution | RES | | | | 8 | | bit | | Conversion time | tconv | 8-bit resolution | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 17 | | 39 | μs | | Zero-scale error Notes 1, 2 | Ezs | 8-bit resolution | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±0.60 | % FSR | | Integral linearity error Note 1 | ILE | 8-bit resolution | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | | | ±2.0 | LSB | | Differential linearity error Note 1 | DLE | 8-bit resolution | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | | | ±1.0 | LSB | | Analog input voltage | Vain | | • | 0 | | V <sub>BGR</sub> Note 3 | V | Note 1. Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (% FSR) to the full-scale value. Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic. **Note 4.** When reference voltage (-) = Vss, the MAX. values are as follows. Zero-scale error: Add $\pm 0.35\%$ FSR to the MAX. value when reference voltage (-) = AVREFM. Integral linearity error: Add $\pm 0.5$ LSB to the MAX. value when reference voltage (-) = AVREFM. Differential linearity error: Add $\pm 0.2$ LSB to the MAX. value when reference voltage (-) = AVREFM. - Note 1. Total current flowing into VDD and EVDD0, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0 or Vss, EVsso. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - **Note 3.** When high-speed system clock and subsystem clock are stopped. - **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - **Note 5.** Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}_{@}1 \text{ MHz}$ to 16 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.) Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is TA = 25°C #### 3.4 AC Characteristics (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Items | Symbol | | Conditions | | MIN. | TYP. | MAX. | Unit | |--------------------------------------------------------------------------|-----------------|----------------------------|----------------------|----------------------------------------------------------------|---------------------|------|------|------| | Instruction cycle (min- | Tcy | Main system | HS (high-speed main) | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 0.03125 | | 1 | μs | | imum instruction exe-<br>cution time) | | clock (fmain)<br>operation | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | | | Subsystem clo | ock (fsub) operation | 2.4 V ≤ VDD ≤ 5.5 V | 28.5 | 30.5 | 31.3 | μs | | | | In the self- | HS (high-speed main) | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | 0.03125 | | 1 | μs | | | | program-<br>ming mode | mode | 2.4 V ≤ V <sub>DD</sub> < 2.7 V | 0.0625 | | 1 | μs | | External system clock | fex | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V | | 1.0 | | 20.0 | MHz | | frequency | | 2.4 V ≤ V <sub>DD</sub> ≤ | 2.7 V | | 1.0 | | 16.0 | MHz | | | fexs | | | | 32 | | 35 | kHz | | External system clock | texH, | 2.7 V ≤ V <sub>DD</sub> ≤ | 5.5 V | | 24 | | | ns | | input high-level width, | texL | 2.4 V ≤ V <sub>DD</sub> ≤ | 2.7 V | | 30 | | | ns | | low-level width | texhs,<br>texhs | | | | 13.7 | | | μs | | TI00 to TI03, TI10 to<br>TI13 input high-level<br>width, low-level width | ttih, ttil | | | | 1/fMCK + 10<br>Note | | | ns | | Timer RJ input cycle | fc | TRJIO | | 2.7 V ≤ EVDD0 ≤ 5.5 V | 100 | | | ns | | | | | | 2.4 V ≤ EVDD0 < 2.7 V | 300 | | | ns | | Timer RJ input high- | tтлін, | TRJIO | | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 40 | | | ns | | level width, low-level width | ttuil | | | 2.4 V ≤ EVDD0 < 2.7 V | 120 | | | ns | Note The following conditions are required for low voltage interface when EVDD0 < VDD $2.4 \text{ V} \le \text{EVDD0} < 2.7 \text{ V}$ : MIN. 125 ns Remark fmck: Timer array unit operation clock frequency (Operation clock to be set by the CKSmn bit of timer mode register mn (TMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3)) # (2) During communication at same potential (CSI mode) (master mode, SCKp... internal clock output) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V) | Parameter | Symbol | | Conditions | ٠ | HS (high-speed main) mode | | | |--------------------------------------------|------------|-----------------------------|-----------------------------------|--------------|---------------------------|----|--| | | | | | MIN. | MIN. MAX. | | | | SCKp cycle time | tkcy1 | tkcy1 ≥ 4/fclk | 2.7 V ≤ EVDD0 ≤ 5.5 V | 250 | | ns | | | | | | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | 500 | | ns | | | SCKp high-/low-level width | tkH1, tkL1 | 4.0 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | tkcy1/2 - 24 | | ns | | | | | 2.7 V ≤ EVDD0 : | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | | | 2.4 V ≤ EV <sub>DD0</sub> : | 2.4 V ≤ EV <sub>DD0</sub> ≤ 5.5 V | | | ns | | | SIp setup time (to SCKp↑) Note 1 | tsık1 | 4.0 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 66 | | ns | | | | | 2.7 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 66 | | ns | | | | | 2.4 V ≤ EV <sub>DD0</sub> : | ≤ 5.5 V | 113 | | ns | | | SIp hold time (from SCKp↑) Note 2 | tksi1 | | | 38 | | ns | | | Delay time from SCKp↓ to SOp output Note 3 | tkso1 | C = 30 pF Note | 4 | | 50 | ns | | - Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0. - **Note 4.** C is the load capacitance of the SCKp and SOp output lines. - Caution Select the normal input buffer for the SIp pin and the normal output mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). - **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14) - Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) #### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode) #### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (1/2) | Parameter | Symbol | | Conditions | HS (high-s | peed main) mode | Unit | |---------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------|------| | | | | | MIN. | MAX. | | | Transfer rate | | reception | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 2.6 | Mbps | | | | | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$ | | f <sub>MCK</sub> /12 Note 1 | bps | | | | | Theoretical value of the maximum transfer rate fmck = fclk Note 3 | | 2.6 | Mbps | | | | | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$ | | f <sub>MCK</sub> /12 Notes 1, 2 | bps | | | | | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 | | 2.6 | Mbps | Note 1. Transfer rate in the SNOOZE mode is 4800 bps only. However, the SNOOZE mode cannot be used when FRQSEL4 = 1. **Note 2.** The following conditions are required for low voltage interface when EVDD0 < VDD. $2.4 \text{ V} \le \text{EV}_{DD0} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are: HS (high-speed main) mode: 32 MHz (2.7 V $\leq$ VDD $\leq$ 5.5 V) 16 MHz (2.4 V $\leq$ VDD $\leq$ 5.5 V) Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected. Remark 1. Vb [V]: Communication line voltage Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) Remark 3. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) Remark 4. UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1. ### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) ### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. (2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20 (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, 2.4 V $\leq$ AVREFP $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V) | Parameter | Symbol | Cond | MIN. | TYP. | MAX. | Unit | | |-------------------------------------|--------|------------------------------------------------------------------------------------------|-------------------------------------------------------|--------|------|------------------------|------| | Resolution | RES | | | 8 | | 10 | bit | | Overall error Note 1 | AINL | 10-bit resolution<br>EVDD0 ≤ AVREFP = VDD Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V | | 1.2 | ±5.0 | LSB | | Conversion time | tconv | 10-bit resolution<br>Target ANI pin: ANI16 to ANI20 | $3.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 2.125 | | 39 | μs | | | | | $2.7 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | 3.1875 | | 39 | μs | | | | | 2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V | 17 | | 39 | μs | | Zero-scale error Notes 1, 2 | Ezs | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V | | | ±0.35 | %FSR | | Full-scale error Notes 1, 2 | Ers | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V | | | ±0.35 | %FSR | | Integral linearity error Note 1 | ILE | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V | | | ±3.5 | LSB | | Differential linearity error Note 1 | DLE | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V | | | ±2.0 | LSB | | Analog input voltage | Vain | ANI16 to ANI20 | | 0 | | AVREFP<br>and<br>EVDD0 | V | **Note 1.** Excludes quantization error (±1/2 LSB). Note 2. This value is indicated as a ratio (%FSR) to the full-scale value. **Note 3.** When $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows. Overall error: Add $\pm 1.0$ LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add $\pm 0.5$ LSB to the MAX. value when AVREFP = VDD. Note 4. When $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows. Overall error: Add $\pm 4.0$ LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add $\pm 0.20\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add $\pm 2.0$ LSB to the MAX. value when AVREFP = VDD. #### 3.6.6 LVD circuit characteristics #### (1) Reset Mode and Interrupt Mode (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |----------------------|----------------------|--------|--------------|------|------|------|------| | Voltage detection | Supply voltage level | VLVD0 | Rising edge | 3.90 | 4.06 | 4.22 | V | | threshold | | | Falling edge | 3.83 | 3.98 | 4.13 | V | | | | VLVD1 | Rising edge | 3.60 | 3.75 | 3.90 | V | | | | | Falling edge | 3.53 | 3.67 | 3.81 | V | | | | VLVD2 | Rising edge | 3.01 | 3.13 | 3.25 | V | | | | | Falling edge | 2.94 | 3.06 | 3.18 | V | | | | VLVD3 | Rising edge | 2.90 | 3.02 | 3.14 | V | | | | | Falling edge | 2.85 | 2.96 | 3.07 | V | | | | VLVD4 | Rising edge | 2.81 | 2.92 | 3.03 | V | | | | | Falling edge | 2.75 | 2.86 | 2.97 | V | | | | VLVD5 | Rising edge | 2.70 | 2.81 | 2.92 | V | | | | | Falling edge | 2.64 | 2.75 | 2.86 | V | | | | VLVD6 | Rising edge | 2.61 | 2.71 | 2.81 | V | | | | | Falling edge | 2.55 | 2.65 | 2.75 | V | | | | VLVD7 | Rising edge | 2.51 | 2.61 | 2.71 | V | | | | | Falling edge | 2.45 | 2.55 | 2.65 | V | | Minimum pulse width | | tLW | | 300 | | | μs | | Detection delay time | | | | | | 300 | μs |