

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                        |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I²C, LINbus, UART/USART                                                    |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 64                                                                              |
| Program Memory Size        | 96KB (96K x 8)                                                                  |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 12K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 17x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-LQFP                                                                         |
| Supplier Device Package    | 80-LFQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mfafb-x0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 1.3.8 64-pin products

- 64-pin plastic LQFP (14 × 14 mm, 0.8 mm pitch)
- + 64-pin plastic LQFP (12  $\times$  12 mm, 0.65 mm pitch)
- 64-pin plastic LFQFP (10  $\times$  10 mm, 0.5 mm pitch)



- Note 1. Mounted on the 96 KB or more code flash memory products.
- Note 2. Mounted on the 384 KB or more code flash memory products.
- Caution 1. Make EVsso pin the same potential as Vss pin.
- Caution 2. Make VDD pin the potential that is higher than EVDD0 pin.
- Caution 3. Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).
- Remark 1. For pin identification, see 1.4 Pin Identification.
- **Remark 2.** When using the microcontroller for an application where the noise generated inside the microcontroller must be reduced, it is recommended to supply separate powers to the VDD and EVDD0 pins and connect the Vss and EVss0 pins to separate ground lines.
- **Remark 3.** Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

RENESAS

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

# Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

|                                             |                        |                                                                                                                                                                                                              |                                         |                         | (1/2)          |  |  |  |
|---------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------|----------------|--|--|--|
|                                             |                        | 44-pin                                                                                                                                                                                                       | 48-pin                                  | 52-pin                  | 64-pin         |  |  |  |
|                                             | Item                   | R5F104Fx                                                                                                                                                                                                     | R5F104Gx                                | R5F104Jx                | R5F104Lx       |  |  |  |
|                                             |                        | (x = A, C to E)                                                                                                                                                                                              | (x = A, C to E)                         | (x = C to E)            | (x = C to E)   |  |  |  |
| Code flash men                              | nory (KB)              | 16 to 64                                                                                                                                                                                                     | 16 to 64                                | 32 to 64                | 32 to 64       |  |  |  |
| Data flash mem                              | ory (KB)               | 4                                                                                                                                                                                                            | 4                                       | 4                       | 4              |  |  |  |
| RAM (KB)                                    |                        | 2.5 to 5.5 Note                                                                                                                                                                                              | 2.5 to 5.5 Note                         | 4 to 5.5 Note           | 4 to 5.5 Note  |  |  |  |
| Address space                               |                        | 1 MB                                                                                                                                                                                                         |                                         |                         |                |  |  |  |
| Main system                                 | High-speed system      | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK)                                                                                                                                   |                                         |                         |                |  |  |  |
| clock                                       | clock                  | HS (high-speed main) mode: 1 to 20 MHz ( $VDD = 2.7$ to 5.5 V),                                                                                                                                              |                                         |                         |                |  |  |  |
|                                             |                        | HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V),                                                                                                                                                 |                                         |                         |                |  |  |  |
|                                             |                        | LS (low-speed main) m                                                                                                                                                                                        | node: 1 to 8 MHz (Vc                    | D = 1.8 to 5.5 V),      |                |  |  |  |
|                                             |                        | LV (low-voltage main) i                                                                                                                                                                                      | mode: 1 to 4 MHz (VD                    | D = 1.6 to 5.5 V)       |                |  |  |  |
|                                             | High-speed on-chip     | HS (high-speed main)                                                                                                                                                                                         | mode: 1 to 32 MHz (V                    | DD = 2.7 to 5.5 V),     |                |  |  |  |
|                                             | oscillator clock (fiH) | HS (high-speed main)                                                                                                                                                                                         | mode: 1 to 16 MHz (V                    | DD = 2.4 to 5.5 V),     |                |  |  |  |
|                                             |                        | LS (low-speed main) m                                                                                                                                                                                        | node: 1 to 8 MHz (VD                    | D = 1.8 to 5.5 V),      |                |  |  |  |
|                                             |                        | LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                                                                  |                                         |                         |                |  |  |  |
| Subsystem cloc                              | :k                     | XT1 (crystal) oscillation, external subsystem clock input (EXCLKS) 32.768 kHz                                                                                                                                |                                         |                         |                |  |  |  |
| Low-speed on-c                              | chip oscillator clock  | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                            |                                         |                         |                |  |  |  |
| General-purpos                              | e register             | 8 bits $\times$ 32 registers (8                                                                                                                                                                              | bits $\times$ 8 registers $\times$ 4 ba | inks)                   |                |  |  |  |
| Minimum instrue                             | ction execution time   | 0.03125 μs (High-spee                                                                                                                                                                                        | ed on-chip oscillator clo               | ck: fiн = 32 MHz operat | ion)           |  |  |  |
|                                             |                        | 0.05 μs (High-speed sy                                                                                                                                                                                       | ystem clock: fmx = 20 M                 | IHz operation)          |                |  |  |  |
|                                             |                        | 30.5 µs (Subsystem cl                                                                                                                                                                                        | оск: fsuв = 32.768 kHz                  | operation)              |                |  |  |  |
| Instruction set                             |                        | Data transfer (8/16 bi                                                                                                                                                                                       | its)                                    |                         |                |  |  |  |
|                                             |                        | Adder and subtractor/logical operation (8/16 bits)     Multiplication (8 bits v 8 bits 16 bits v 16 bits)                                                                                                    |                                         |                         |                |  |  |  |
|                                             |                        | • Multiplication (8 Dits $\times$ 8 Dits, 16 Dits $\times$ 16 Dits), DIVISION (16 Dits $\div$ 16 Dits, 32 Dits $\div$ 32 Dits)<br>• Multiplication and Accumulation (16 bits $\times$ 16 bits $\pm$ 32 bits) |                                         |                         |                |  |  |  |
|                                             |                        | <ul> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Potate barrel shift and bit manipulation (Set reset test and Poplean operation) ato</li> </ul>                               |                                         |                         |                |  |  |  |
| I/O port                                    | Total                  | 40                                                                                                                                                                                                           | 44                                      | 48                      | 58             |  |  |  |
| "o port                                     | CMOS I/O               | 31                                                                                                                                                                                                           |                                         | 38                      | 48             |  |  |  |
|                                             |                        | 5                                                                                                                                                                                                            | 5                                       | 5                       | 5              |  |  |  |
|                                             | CMOS output            | _                                                                                                                                                                                                            | 1                                       | 1                       | 1              |  |  |  |
|                                             | N-ch open-drain I/O    | 4                                                                                                                                                                                                            | 4                                       | 4                       | 4              |  |  |  |
|                                             | (6 V tolerance)        | 7                                                                                                                                                                                                            | 7                                       | 7                       | 7              |  |  |  |
| Timer                                       | 16-bit timer           | 8 channels                                                                                                                                                                                                   |                                         |                         | 1              |  |  |  |
|                                             |                        | (TAU: 4 channels, Time                                                                                                                                                                                       | er RJ: 1 channel, Timer                 | RD: 2 channels, Timer   | RG: 1 channel) |  |  |  |
|                                             | Watchdog timer         | 1 channel                                                                                                                                                                                                    |                                         |                         |                |  |  |  |
|                                             | Real-time clock        | 1 channel                                                                                                                                                                                                    |                                         |                         |                |  |  |  |
|                                             | (RTC)                  |                                                                                                                                                                                                              |                                         |                         |                |  |  |  |
|                                             | 12-bit interval timer  | r 1 channel                                                                                                                                                                                                  |                                         |                         |                |  |  |  |
|                                             | Timer output           | Timer outputs: 13 char                                                                                                                                                                                       | inels                                   |                         |                |  |  |  |
|                                             |                        | PWM outputs: 9 chann                                                                                                                                                                                         | els                                     |                         |                |  |  |  |
|                                             | RTC output             | 1                                                                                                                                                                                                            |                                         |                         |                |  |  |  |
| • 1 Hz (subsystem clock: fsub = 32.768 kHz) |                        |                                                                                                                                                                                                              |                                         |                         |                |  |  |  |

(Note is listed on the next page.)

RENESAS

| Items                      | Symbol | Conditions                                                                                                                                                                  |                                                             | MIN. | TYP. | MAX.           | Unit |
|----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|------|----------------|------|
| Output current, low Note 1 | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                                             |      |      | 20.0<br>Note 2 | mA   |
|                            |        | Per pin for P60 to P63                                                                                                                                                      |                                                             |      |      | 15.0<br>Note 2 | mA   |
|                            |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | 70.0           | mA   |
|                            |        | P102, P120, P130, P140 to P145                                                                                                                                              | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | 15.0           | mA   |
|                            |        | (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                   | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 9.0            | mA   |
|                            |        |                                                                                                                                                                             | $1.6 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V}$  |      |      | 4.5            | mA   |
|                            |        | Total of P05, P06, P10 to P17,<br>P30, P31, P50 to P57,                                                                                                                     | $4.0~V \leq EV_{DD0} \leq 5.5~V$                            |      |      | 80.0           | mA   |
|                            |        |                                                                                                                                                                             | $2.7~V \leq EV_{DD0} < 4.0~V$                               |      |      | 35.0           | mA   |
|                            |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110                                                                                                                     | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V}$ |      |      | 20.0           | mA   |
|                            |        | P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                               | 1.6 V ≤ EVDD0 < 1.8 V                                       |      |      | 10.0           | mA   |
|                            |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 |                                                             |      |      | 150.0          | mA   |
|                            | IOL2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                                             |      |      | 0.4<br>Note 2  | mA   |
|                            |        | Total of all pins<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                              | $1.6 V \le VDD \le 5.5 V$                                   |      |      | 5.0            | mA   |

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IoL  $\times$  0.7)/(n  $\times$  0.01)
- <Example> Where n = 80% and IoL = 10.0 mA
  - Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



AC Timing Test Points



External System Clock Timing



TI/TO Timing





TRDIOC0, TRDIOC1, TRDIOD0, TRDIOD1, TRGIOA, TRGIOB







**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMCK: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13))





### CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)





- Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)
- Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.
   Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

| Parameter                 | Symbol | Conditions                                                                                                                                                                                    | HS (high-<br>n | speed main)<br>node | LS (low-s | speed main)<br>10de | LV (low-v<br>m | oltage main)<br>node | Unit |
|---------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------|-----------|---------------------|----------------|----------------------|------|
|                           |        |                                                                                                                                                                                               | MIN.           | MAX.                | MIN.      | MAX.                | MIN.           | MAX.                 | t    |
| SCLr clock frequency      | fscL   | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                           |                | 1000 Note 1         |           | 300 Note 1          |                | 300 Note 1           | kHz  |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                      |                | 1000 Note 1         |           | 300 Note 1          |                | 300 Note 1           | kHz  |
|                           |        | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{array}$                                          |                | 400 Note 1          |           | 300 Note 1          |                | 300 Note 1           | kHz  |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                    |                | 400 Note 1          |           | 300 Note 1          |                | 300 Note 1           | kHz  |
|                           |        | $\label{eq:VD} \begin{array}{l} 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note 2}, \\ C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{array}$        |                | 300 Note 1          |           | 300 Note 1          |                | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | t∟ow   |                                                                                                                                                                                               | 475            |                     | 1550      |                     | 1550           |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                     | 475            |                     | 1550      |                     | 1550           |                      | ns   |
|                           |        |                                                                                                                                                                                               | 1150           |                     | 1550      |                     | 1550           |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                    | 1150           |                     | 1550      |                     | 1550           |                      | ns   |
|                           |        | $\label{eq:linear} \begin{split} & 1.8 \ V \leq EV_{DD0} < 3.3 \ V, \\ & 1.6 \ V \leq V_b \leq 2.0 \ V \ \text{Note 2}, \\ & C_b = 100 \ \text{pF}, \ R_b = 5.5 \ \text{k}\Omega \end{split}$ | 1550           |                     | 1550      |                     | 1550           |                      | ns   |
| Hold time when SCLr = "H" | tніgн  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                           | 245            |                     | 610       |                     | 610            |                      | ns   |
|                           |        | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                                     | 200            |                     | 610       |                     | 610            |                      | ns   |
|                           |        |                                                                                                                                                                                               | 675            |                     | 610       |                     | 610            |                      | ns   |
|                           |        | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                                     | 600            |                     | 610       |                     | 610            |                      | ns   |
|                           |        |                                                                                                                                                                                               | 610            |                     | 610       |                     | 610            |                      | ns   |

# (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified l<sup>2</sup>C mode) (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)



### Simplified I<sup>2</sup>C mode connection diagram (during communication at different potential)



### Simplified I<sup>2</sup>C mode serial transfer timing (during communication at different potential)



- **Remark 1.** Rb[Ω]: Communication line (SDAr, SCLr) pull-up resistance, Cb[F]: Communication line (SDAr, SCLr) load capacitance, Vb[V]: Communication line voltage
- Remark 2. r: IIC number (r = 00, 01, 10, 11, 20, 30, 31), g: PIM, POM number (g = 0, 1, 3 to 5, 14)
- Remark 3. fMCK: Serial array unit operation clock frequency
  - (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number (m = 0, 1), n: Channel number (n = 0, 2), mn = 00, 01, 02, 10, 12, 13)



### (2) I<sup>2</sup>C fast mode

### (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                       | Symbol   | C                                                              | Conditions                                                     |     | h-speed<br>mode | LS (lov<br>main) | /-speed<br>mode | LV (low<br>main) | -voltage<br>mode | Unit |
|---------------------------------|----------|----------------------------------------------------------------|----------------------------------------------------------------|-----|-----------------|------------------|-----------------|------------------|------------------|------|
|                                 |          |                                                                |                                                                |     | MAX.            | MIN.             | MAX.            | MIN.             | MAX.             |      |
| SCLA0 clock frequency           | fsc∟     | Fast mode:                                                     | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               | 0   | 400             | 0                | 400             | 0                | 400              | kHz  |
|                                 |          | fc∟k ≥ 3.5 MHz                                                 | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ | 0   | 400             | 0                | 400             | 0                | 400              | kHz  |
| Setup time of restart condi-    | tsu: STA | $2.7~V \leq EV_{DD0} \leq$                                     | 5.5 V                                                          | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
| tion                            |          | $1.8 \text{ V} \leq EV_{DD0} \leq$                             | $1.8 \text{ V} \leq EV_{DD0} \leq 5.5 \text{ V}$               |     |                 | 0.6              |                 | 0.6              |                  | μs   |
| Hold time Note 1                | thd: STA | $2.7~V \leq EV_{DD0} \leq$                                     | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |     |                 | 0.6              |                 | 0.6              |                  | μs   |
|                                 |          | $1.8 \text{ V} \leq EV_{DD0} \leq$                             | 5.5 V                                                          | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
| Hold time when SCLA0 = "L" tLow |          | $2.7~V \leq EV_{DD0} \leq 5.5~V$                               |                                                                | 1.3 |                 | 1.3              |                 | 1.3              |                  | μs   |
|                                 |          | $1.8 \text{ V} \leq EV_{DD0} \leq$                             | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq 5.5 \text{ V}$        |     |                 | 1.3              |                 | 1.3              |                  | μs   |
| Hold time when SCLA0 = "H"      | tніgн    | $2.7~V \leq EV_{DD0} \leq$                                     | 5.5 V                                                          | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
|                                 |          | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$ |                                                                | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
| Data setup time (reception)     | tsu: dat | $2.7~V \leq EV_{DD0} \leq$                                     | 5.5 V                                                          | 100 |                 | 100              |                 | 100              |                  | ns   |
|                                 |          | $1.8~V \leq EV_{DD0} \leq$                                     | 5.5 V                                                          | 100 |                 | 100              |                 | 100              |                  | ns   |
| Data hold time (transmission)   | thd: dat | $2.7~V \leq EV_{DD0} \leq$                                     | 5.5 V                                                          | 0   | 0.9             | 0                | 0.9             | 0                | 0.9              | μs   |
| Note 2                          |          | $1.8 \text{ V} \leq EV_{\text{DD0}} \leq$                      | 5.5 V                                                          | 0   | 0.9             | 0                | 0.9             | 0                | 0.9              | μs   |
| Setup time of stop condition    | tsu: sto | $2.7~V \leq EV_{\text{DD0}} \leq$                              | 5.5 V                                                          | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
|                                 |          | $1.8 \text{ V} \leq EV_{DD0} \leq$                             | 5.5 V                                                          | 0.6 |                 | 0.6              |                 | 0.6              |                  | μs   |
| Bus-free time                   | tвuғ     | $2.7 \text{ V} \leq EV_{DD0} \leq$                             | 5.5 V                                                          | 1.3 |                 | 1.3              |                 | 1.3              |                  | μs   |
|                                 |          | $1.8~V \leq EV_{\text{DD0}} \leq$                              | 5.5 V                                                          | 1.3 |                 | 1.3              |                 | 1.3              |                  | μs   |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DEAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

- Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.
- **Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Fast mode:  $C_b$  = 320 pF,  $R_b$  = 1.1 k $\Omega$ 



(4) When reference voltage (+) = Internal reference voltage (ADREFP1 = 1, ADREFP0 = 0), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI0, ANI2 to ANI14, ANI16 to ANI20

(TA = -40 to +85°C, 2.4 V  $\leq$  VDD  $\leq$  5.5 V, 1.6 V  $\leq$  EVDD = EVDD1  $\leq$  VDD, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VBGR <sup>Note 3</sup>, Reference voltage (-) = AVREFM = 0 V <sup>Note 4</sup>, HS (high-speed main) mode)

| Parameter                           | Symbol | Cor              | MIN.                           | TYP. | MAX. | Unit        |       |
|-------------------------------------|--------|------------------|--------------------------------|------|------|-------------|-------|
| Resolution                          | RES    |                  |                                |      | 8    |             | bit   |
| Conversion time                     | tCONV  | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ | 17   |      | 39          | μs    |
| Zero-scale error Notes 1, 2         | Ezs    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±0.60       | % FSR |
| Integral linearity error Note 1     | ILE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±2.0        | LSB   |
| Differential linearity error Note 1 | DLE    | 8-bit resolution | $2.4~V \leq V_{DD} \leq 5.5~V$ |      |      | ±1.0        | LSB   |
| Analog input voltage                | Vain   |                  |                                | 0    |      | VBGR Note 3 | V     |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

Note 3. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

Note 4. When reference voltage (-) = Vss, the MAX. values are as follows.

Zero-scale error:Add ±0.35%FSR to the MAX. value when reference voltage (-) = AVREFM.Integral linearity error:Add ±0.5 LSB to the MAX. value when reference voltage (-) = AVREFM.Differential linearity error:Add ±0.2 LSB to the MAX. value when reference voltage (-) = AVREFM.



#### 2.7 **RAM Data Retention Characteristics**

| (TA = -40 to +85°C, Vss = 0V) |        |            |           |      |      |      |  |  |  |  |
|-------------------------------|--------|------------|-----------|------|------|------|--|--|--|--|
| Parameter                     | Symbol | Conditions | MIN.      | TYP. | MAX. | Unit |  |  |  |  |
| Data retention supply voltage | VDDDR  |            | 1.46 Note |      | 5.5  | V    |  |  |  |  |

The value depends on the POR detection voltage. When the voltage drops, the RAM data is retained before a POR reset Note is effected, but RAM data is not retained when a POR reset is effected.



#### 2.8 **Flash Memory Programming Characteristics**

| $(1A = -40 tO + 60 C, 1.6 V \le VDD \le 0.5 V, VSS = 0 V$ | $(T_A = -40 \text{ to } +85^{\circ}\text{C}.)$ | $1.8 \text{ V} \leq \text{VDD} \leq 5.5$ | V. Vss = $0$ V) |
|-----------------------------------------------------------|------------------------------------------------|------------------------------------------|-----------------|
|-----------------------------------------------------------|------------------------------------------------|------------------------------------------|-----------------|

| Parameter                                                                       | Symbol | Conditions                                                | MIN.    | TYP.      | MAX. | Unit  |
|---------------------------------------------------------------------------------|--------|-----------------------------------------------------------|---------|-----------|------|-------|
| System clock frequency                                                          | fclk   | $1.8~V \leq V_{DD} \leq 5.5~V$                            | 1       |           | 32   | MHz   |
| Number of code flash rewrites<br>Notes 1, 2, 3<br>Number of data flash rewrites | Cerwr  | Retained for 20 years<br>TA = 85°C<br>Retained for 1 year | 1,000   | 1,000,000 |      | Times |
| Notes 1, 2, 3                                                                   |        | TA = 25°C                                                 |         |           |      |       |
|                                                                                 |        | Retained for 5 years<br>Ta = 85°C                         | 100,000 |           |      |       |
|                                                                                 |        | Retained for 20 years<br>TA = 85°C                        | 10,000  |           |      |       |

Note 1. 1 erase + 1 write after the erase is regarded as 1 rewrite. The retaining years are until next rewrite after the rewrite.

Note 2. When using flash memory programmer and Renesas Electronics self-programming library

Note 3. These are the characteristics of the flash memory and the results obtained from reliability testing by Renesas Electronics Corporation.

#### 2.9 **Dedicated Flash Memory Programmer Communication (UART)**

### (TA = -40 to +85°C, 1.8 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter     | Symbol | Conditions                | MIN.    | TYP. | MAX.      | Unit |
|---------------|--------|---------------------------|---------|------|-----------|------|
| Transfer rate |        | During serial programming | 115,200 |      | 1,000,000 | bps  |



| (1A = -40 10 + 105 0, 2.4) |        | $J = \Box V D D I \leq V D D \leq J.J V, V J J = L$                                                                                                                         | $1^{1}$                                                      |      |      |                | (2/3) |
|----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|------|------|----------------|-------|
| Items                      | Symbol | Conditions                                                                                                                                                                  |                                                              | MIN. | TYP. | MAX.           | Unit  |
| Output current, low Note 1 | IOL1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 |                                                              |      |      | 8.5<br>Note 2  | mA    |
|                            |        | Per pin for P60 to P63                                                                                                                                                      |                                                              |      |      | 15.0<br>Note 2 | mA    |
|                            |        | Total of P00 to P04, P40 to P47,                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |      |      | 40.0           | mA    |
|                            |        | P102, P120, P130, P140 to P145                                                                                                                                              | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 4.0 \text{ V}$ |      |      | 15.0           | mA    |
|                            |        | (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                                   | $2.4~V \leq EV_{DD0} < 2.7~V$                                |      |      | 9.0            | mA    |
|                            |        | Total of P05, P06, P10 to P17, 4                                                                                                                                            | $4.0~V \leq EV_{DD0} \leq 5.5~V$                             |      |      | 40.0           | mA    |
|                            |        | P30, P31, P50 to P57,                                                                                                                                                       | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}$  |      |      | 35.0           | mA    |
|                            |        | P60 to P67, P70 to P77,<br>P80 to P87, P100, P101, P110,<br>P111, P146, P147<br>(When duty $\leq$ 70% <sup>Note 3</sup> )                                                   | 2.4 V ≤ EVDD0 < 2.7 V                                        |      |      | 20.0           | mA    |
|                            |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 |                                                              |      |      | 80.0           | mA    |
|                            | IOL2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     |                                                              |      |      | 0.4<br>Note 2  | mA    |
|                            |        | Total of all pins (When duty $\leq$ 70% <sup>Note 3</sup> )                                                                                                                 | $2.4 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V}$           |      |      | 5.0            | mA    |

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/5)

Note 1. Value of current at which the device operation is guaranteed even if the current flows from an output pin to the EVsso, EVss1, and Vss pins.

Note 2. Do not exceed the total current value.

**Note 3.** Specification under conditions where the duty factor  $\leq$  70%.

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

- Total output current of pins = (IoL × 0.7)/(n × 0.01)
  - <Example> Where n = 80% and IoL = 10.0 mA

Total output current of pins =  $(10.0 \times 0.7)/(80 \times 0.01) \approx 8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Remark Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.



- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- **Note 6.** Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- **Note 8.** Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- **Note 11.** Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- **Note 12.** Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fcLK: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C



## 3.5 Peripheral Functions Characteristics

AC Timing Test Points



### 3.5.1 Serial array unit

### (1) During communication at same potential (UART mode)

### $(TA = -40 \text{ to } +105^{\circ}\text{C}, 2.4 \text{ V} \le \text{EVDD0} = \text{EVDD1} \le 5.5 \text{ V}, \text{Vss} = \text{EVss0} = \text{EVss1} = 0 \text{ V})$

| Parameter            | Symbol | Conditions                                                                | HS (high-spee | Unit           |      |
|----------------------|--------|---------------------------------------------------------------------------|---------------|----------------|------|
|                      |        |                                                                           | MIN.          | MAX.           |      |
| Transfer rate Note 1 |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$            |               | fмск/12 Note 2 | bps  |
|                      |        | Theoretical value of the maximum transfer rate $f_{MCK} = f_{CLK} Note 3$ |               | 2.6            | Mbps |

Note 1.Transfer rate in the SNOOZE mode is 4800 bps only.<br/>However, the SNOOZE mode cannot be used when FRQSEL4 = 1.Note 2.The following conditions are required for low voltage interface when EVDD0 < VDD.<br/> $2.4 V \le EVDD0 < 2.7 V$ : MAX. 1.3 MbpsNote 3.The maximum operating frequencies of the CPU/peripheral hardware clock (fcLk) are:<br/>HS (high-speed main) mode: 32 MHz (2.7 V  $\le VDD \le 5.5 V$ )<br/>16 MHz (2.4 V  $\le VDD \le 5.5 V$ )

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

### UART mode connection diagram (during communication at same potential)



### UART mode bit width (during communication at same potential) (reference)



**Remark 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) **Remark 2.** fMCK: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



# (3) During communication at same potential (CSI mode) (slave mode, SCKp... external clock input) (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                                    | Symbol     | Conditions                                                                        |  | HS (high-speed   | main) mode   | Unit |
|--------------------------------------------------------------|------------|-----------------------------------------------------------------------------------|--|------------------|--------------|------|
|                                                              |            |                                                                                   |  | MIN.             | MAX.         |      |
| SCKp cycle time Note 5                                       | tксү2      | $4.0~V \leq EV_{DD0} \leq 5.5~V$                                                  |  |                  |              | ns   |
|                                                              |            |                                                                                   |  |                  |              | ns   |
|                                                              |            | $2.7~V \leq EV_{DD0} \leq 5.5~V$                                                  |  |                  |              | ns   |
|                                                              |            |                                                                                   |  |                  |              | ns   |
|                                                              |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                      |  | 12/fмск and 1000 |              | ns   |
| SCKp high-/low-level width                                   | tkh2, tkl2 | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                      |  | tксү2/2 - 14     |              | ns   |
|                                                              |            | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}$                    |  | tксү2/2 - 16     |              | ns   |
|                                                              |            | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}$                      |  | tĸcy2/2 - 36     |              | ns   |
| SIp setup time (to SCKp↑) <sup>Note 1</sup>                  | tsık2      | $2.7 V \le EV_{DD0} \le 5.5 V$<br>$2.4 V \le EV_{DD0} \le 5.5 V$                  |  | 1/fмск + 40      |              | ns   |
|                                                              |            |                                                                                   |  | 1/fмск + 60      |              | ns   |
| SIp hold time (from SCKp <sup>↑</sup> ) Note 2               | tksi2      |                                                                                   |  | 1/fмск + 62      |              | ns   |
| Delay time from SCKp $\downarrow$ to SOp output $^{Note\;3}$ | tkso2      | C = 30 pF Note 4 $2.7 V \le EV_{DD0} \le 5.5 V$<br>$2.4 V \le EV_{DD0} \le 5.5 V$ |  |                  | 2/fмск + 66  | ns   |
|                                                              |            |                                                                                   |  |                  | 2/fмск + 113 | ns   |

Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The SIp setup time becomes "to SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 2. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The Slp hold time becomes "from SCKp↓" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 3. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1. The delay time to SOp output becomes "from SCKp↑" when DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Note 4. C is the load capacitance of the SOp output lines.

Note 5. The maximum transfer rate when using the SNOOZE mode is 1 Mbps.

Caution Select the normal input buffer for the SIp pin and SCKp pin and the normal output mode for the SOp pin by using port input mode register g (PIMg) and port output mode register g (POMg).

**Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31), m: Unit number (m = 0, 1),

n: Channel number (n = 0 to 3), g: PIM number (g = 0, 1, 3 to 5, 14)

Remark 2. fMck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13))



### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter     | Symbol | Conditions   |                                                                                                                                 | HS (high-speed main) mode |             | Unit |
|---------------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------|------|
|               |        |              |                                                                                                                                 | MIN.                      | MAX.        |      |
| Transfer rate |        | transmission | $\begin{array}{l} 4.0 \ V \leq E V_{DD0} \leq 5.5 \ V, \\ 2.7 \ V \leq V_b \leq 4.0 \ V \end{array} \end{array} \label{eq:VD0}$ |                           | Note 1      | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 k $\Omega$ , $V_b$ = 2.7 V                            |                           | 2.6 Note 2  | Mbps |
|               |        |              | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V \end{array}$                                |                           | Note 3      | bps  |
|               |        |              | Theoretical value of the maximum transfer rate<br>$C_b$ = 50 pF, $R_b$ = 2.7 k\Omega,<br>$V_b$ = 2.3 V                          |                           | 1.2 Note 4  | Mbps |
|               |        |              | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V \end{array}$                                |                           | Note 5      | bps  |
|               |        |              | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 5.5 k $\Omega$ , $V_b$ = 1.6 V                            |                           | 0.43 Note 6 | Mbps |

**Note 1.** The smaller maximum transfer rate derived by using fMCK/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 4.0 V  $\leq$  EVDD0  $\leq$  5.5 V and 2.7 V  $\leq$  Vb  $\leq$  4.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\} \times 3}$$
Baud rate error (theoretical value) = 
$$\frac{\frac{1}{Transfer rate \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{(\frac{1}{Transfer rate}) \times Number of transferred bits}$$

\* This value is the theoretical value of the relative difference between the transmission and reception sides

- Note 2.This value as an example is calculated when the conditions described in the "Conditions" column are met.Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- **Note 3.** The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

Maximum transfer rate = -

$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{2.0}{V_b})\} \times 3}$$

1

al value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln(1 - \frac{2.0}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times 100 [\%]}$$

Baud rate error (theoretical value) =

\* This value is the theoretical value of the relative difference between the transmission and reception sides

Note 4.This value as an example is calculated when the conditions described in the "Conditions" column are met.Refer to Note 3 above to calculate the maximum transfer rate under conditions of the customer.

RENESAS

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

| 1 | [/ – -40 to +105°C 24 V < EV_00 – EV_01 < V00 < 55 V V99 – EV990 – EV991 − 0                     | n vn |
|---|--------------------------------------------------------------------------------------------------|------|
| 1 | $A = -40 \ 10 + 103 \ C, 2.4 \ V \ge EVDD0 = EVDD1 \ge VDD \ge 3.5 \ V, V33 = EV330 = EV331 = 0$ | , v) |

(2/2)

| Parameter                     | Symbol  | Conditions                                                                                                                                                | HS (high-speed main) mode       |      | Unit |
|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------|------|
|                               |         |                                                                                                                                                           | MIN.                            | MAX. |      |
| Data setup time (reception)   | tsu:dat |                                                                                                                                                           | 1/f <sub>MCK</sub> + 340 Note 2 |      | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                 | 1/fмск + 340 Note 2             |      | ns   |
|                               |         |                                                                                                                                                           | 1/fmck + 760 Note 2             |      | ns   |
|                               |         | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ | 1/fмск + 760 Note 2             |      | ns   |
|                               |         | $\label{eq:2.4} \begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$ | 1/fмск + 570 Note 2             |      | ns   |
| Data hold time (transmission) | thd:dat |                                                                                                                                                           | 0                               | 770  | ns   |
|                               |         | $\begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 50 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$                 | 0                               | 770  | ns   |
|                               |         |                                                                                                                                                           | 0                               | 1420 | ns   |
|                               |         | $\label{eq:2.7} \begin{array}{l} 2.7 \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V \leq V_b \leq 2.7 \ V, \\ C_b = 100 \ pF, \ R_b = 2.7 \ k\Omega \end{array}$ | 0                               | 1420 | ns   |
|                               |         | $\begin{array}{l} 2.4 \ V \leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 100 \ pF, \ R_b = 5.5 \ k\Omega \end{array}$                | 0                               | 1215 | ns   |

**Note 1.** The value must also be equal to or less than fMCK/4.

Note 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the TTL input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(**Remarks** are listed on the next page.)



## 3.5.2 Serial interface IICA

### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                            | Symbol       | Conditions                  | HS (high-speed main) mode |      |           | Unit |     |
|--------------------------------------|--------------|-----------------------------|---------------------------|------|-----------|------|-----|
|                                      |              |                             | Standard mode             |      | Fast mode |      |     |
|                                      |              |                             | MIN.                      | MAX. | MIN.      | MAX. |     |
| SCLA0 clock frequency                | fscl         | Fast mode: fc∟ĸ ≥ 3.5 MHz   | —                         | —    | 0         | 400  | kHz |
|                                      |              | Standard mode: fc∟k ≥ 1 MHz | 0                         | 100  | _         | —    | kHz |
| Setup time of restart condition      | tsu: sta     |                             | 4.7                       |      | 0.6       |      | μs  |
| Hold time Note 1                     | thd: STA     |                             | 4.0                       |      | 0.6       |      | μs  |
| Hold time when SCLA0 = "L"           | t∟ow         |                             | 4.7                       |      | 1.3       |      | μs  |
| Hold time when SCLA0 = "H"           | tніgн        |                             | 4.0                       |      | 0.6       |      | μs  |
| Data setup time (reception)          | tsu: dat     |                             | 250                       |      | 100       |      | ns  |
| Data hold time (transmission) Note 2 | thd: dat     |                             | 0                         | 3.45 | 0         | 0.9  | μs  |
| Setup time of stop condition         | tsu: sto     |                             | 4.0                       |      | 0.6       |      | μs  |
| Bus-free time                        | <b>t</b> BUF |                             | 4.7                       |      | 1.3       |      | μs  |

Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.

Note 2. The maximum value (MAX.) of the DE DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

**Remark** The maximum value of C<sub>b</sub> (communication line capacitance) and the value of R<sub>b</sub> (communication line pull-up resistor) at that time in each mode are as follows.

Standard mode: $C_b = 400 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ Fast mode: $C_b = 320 \text{ pF}, R_b = 1.1 \text{ k}\Omega$ 

### **IICA** serial transfer timing



**Remark** n = 0, 1



## 3.10 Timing of Entry to Flash Memory Programming Modes

| Parameter                                                                                                                                                              | Symbol  | Conditions                                                 | MIN. | TYP. | MAX. | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------|------|------|------|------|
| How long from when an external reset ends until the initial communication settings are specified                                                                       | tsuinit | POR and LVD reset must end before the external reset ends. |      |      | 100  | ms   |
| How long from when the TOOL0 pin is placed at the low level until an external reset ends                                                                               | tsu     | POR and LVD reset must end before the external reset ends. | 10   |      |      | μs   |
| How long the TOOL0 pin must be kept at the low<br>level after an external reset ends<br>(excluding the processing time of the firmware to<br>control the flash memory) | thd     | POR and LVD reset must end before the external reset ends. | 1    |      |      | ms   |



<1> The low level is input to the TOOL0 pin.

<2> The external reset ends (POR and LVD reset must end before the external reset ends).

<3> The TOOL0 pin is set to the high level.

<4> Setting of the flash memory programming mode by UART reception and complete the baud rate setting.

- **Remark** tsuinit. The segment shows that it is necessary to finish specifying the initial communication settings within 100 ms from when the external resets end.
  - tsu: How long from when the TOOL0 pin is placed at the low level until a pin reset ends
  - tHD: How long to keep the TOOL0 pin at the low level from when the external resets end
    - (excluding the processing time of the firmware to control the flash memory)

