

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 64                                                                              |
| Program Memory Size        | 128KB (128K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 16K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 17x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-LQFP                                                                         |
| Supplier Device Package    | 80-LFQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mgafb-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 1.2 Ordering Information

Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14



(1/5)

|              |                                                          |                                  | (1/5)                                                                                          |
|--------------|----------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------|
| Pin<br>count | Package                                                  | Fields of<br>Application<br>Note | Ordering Part Number                                                                           |
| 30 pins      | 30-pin plastic LSSOP<br>(7.62 mm (300), 0.65 mm pitch)   | А                                | R5F104AAASP#V0, R5F104ACASP#V0, R5F104ADASP#V0, R5F104AEASP#V0, R5F104AFASP#V0, R5F104AGASP#V0 |
|              |                                                          |                                  | R5F104AAASP#X0, R5F104ACASP#X0, R5F104ADASP#X0, R5F104AEASP#X0, R5F104AFASP#X0, R5F104AGASP#X0 |
|              |                                                          | D                                | R5F104AADSP#V0, R5F104ACDSP#V0, R5F104ADDSP#V0, R5F104AEDSP#V0, R5F104AFDSP#V0, R5F104AGDSP#V0 |
|              |                                                          |                                  | R5F104AADSP#X0, R5F104ACDSP#X0, R5F104ADDSP#X0, R5F104AEDSP#X0, R5F104AFDSP#X0, R5F104AGDSP#X0 |
|              |                                                          | G                                | R5F104AAGSP#V0, R5F104ACGSP#V0, R5F104ADGSP#V0, R5F104AEGSP#V0, R5F104AFGSP#V0, R5F104AGGSP#V0 |
|              |                                                          |                                  | R5F104AAGSP#X0, R5F104ACGSP#X0, R5F104ADGSP#X0, R5F104AEGSP#X0, R5F104AFGSP#X0, R5F104AGGSP#X0 |
| 32 pins      | 32-pin plastic HWQFN ( $5 \times 5$ mm, 0.5 mm pitch)    | А                                | R5F104BAANA#U0, R5F104BCANA#U0, R5F104BDANA#U0, R5F104BEANA#U0, R5F104BFANA#U0, R5F104BGANA#U0 |
|              |                                                          |                                  | R5F104BAANA#W0, R5F104BCANA#W0, R5F104BDANA#W0, R5F104BEANA#W0, R5F104BFANA#W0, R5F104BGANA#W0 |
|              |                                                          | D                                | R5F104BADNA#U0, R5F104BCDNA#U0, R5F104BDDNA#U0, R5F104BEDNA#U0, R5F104BFDNA#U0, R5F104BGDNA#U0 |
|              |                                                          |                                  | R5F104BADNA#W0, R5F104BCDNA#W0, R5F104BDDNA#W0, R5F104BEDNA#W0, R5F104BFDNA#W0, R5F104BGDNA#W0 |
|              |                                                          | G                                | R5F104BAGNA#U0, R5F104BCGNA#U0, R5F104BDGNA#U0, R5F104BEGNA#U0, R5F104BFGNA#U0, R5F104BGGNA#U0 |
|              |                                                          |                                  | R5F104BAGNA#W0, R5F104BCGNA#W0, R5F104BDGNA#W0, R5F104BEGNA#W0, R5F104BFGNA#W0, R5F104BGGNA#W0 |
|              | 32-pin plastic LQFP $(7 \times 7, 0.8 \text{ mm pitch})$ | А                                | R5F104BAAFP#V0, R5F104BCAFP#V0, R5F104BDAFP#V0, R5F104BEAFP#V0, R5F104BFAFP#V0, R5F104BGAFP#V0 |
|              |                                                          |                                  | R5F104BAAFP#X0, R5F104BCAFP#X0, R5F104BDAFP#X0, R5F104BEAFP#X0, R5F104BFAFP#X0, R5F104BGAFP#X0 |
|              |                                                          | D                                | R5F104BADFP#V0, R5F104BCDFP#V0, R5F104BDDFP#V0, R5F104BEDFP#V0, R5F104BFDFP#V0, R5F104BGDFP#V0 |
|              |                                                          |                                  | R5F104BADFP#X0, R5F104BCDFP#X0, R5F104BDDFP#X0, R5F104BEDFP#X0, R5F104BFDFP#X0, R5F104BGDFP#X0 |
|              |                                                          | G                                | R5F104BAGFP#V0, R5F104BCGFP#V0, R5F104BDGFP#V0, R5F104BEGFP#V0, R5F104BFGFP#V0, R5F104BGGFP#V0 |
|              |                                                          |                                  | R5F104BAGFP#X0, R5F104BCGFP#X0, R5F104BDGFP#X0, R5F104BEGFP#X0, R5F104BFGFP#X0, R5F104BGGFP#X0 |
| 36 pins      | 36-pin plastic WFLGA (4 × 4 mm, 0.5 mm pitch)            | A                                | R5F104CAALA#U0, R5F104CCALA#U0, R5F104CDALA#U0, R5F104CEALA#U0, R5F104CFALA#U0, R5F104CGALA#U0 |
|              |                                                          |                                  | R5F104CAALA#W0, R5F104CCALA#W0, R5F104CDALA#W0, R5F104CEALA#W0, R5F104CFALA#W0, R5F104CGALA#W0 |
|              |                                                          | G                                | R5F104CAGLA#U0, R5F104CCGLA#U0, R5F104CDGLA#U0, R5F104CEGLA#U0, R5F104CFGLA#U0, R5F104CGGLA#U0 |
|              |                                                          |                                  | R5F104CAGLA#W0, R5F104CCGLA#W0, R5F104CDGLA#W0, R5F104CEGLA#W0, R5F104CFGLA#W0, R5F104CGGLA#W0 |

Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

#### 1.5.7 **52-pin products**



**Note** Mounted on the 96 KB or more code flash memory products.

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                                    |                                              |                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                           |                                                                   | (1/2)             |  |  |  |
|------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------|--|--|--|
|                                    |                                              | 44-pin                                                                                                                                                                                                                                                                                                                                                                                           | 48-pin                                                                                                                    | 52-pin                                                            | 64-pin            |  |  |  |
|                                    | Item                                         | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                         | R5F104Gx                                                                                                                  | R5F104Jx                                                          | R5F104Lx          |  |  |  |
|                                    |                                              | (x = F  to  H, J)                                                                                                                                                                                                                                                                                                                                                                                | (x = F  to  H, J)                                                                                                         | (x = F  to  H, J)                                                 | (x = F  to  H, J) |  |  |  |
| Code flash me                      | mory (KB)                                    | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                        | 96 to 256                                                                                                                 | 96 to 256                                                         | 96 to 256         |  |  |  |
| Data flash mer                     | mory (KB)                                    | 8                                                                                                                                                                                                                                                                                                                                                                                                | 8                                                                                                                         | 8                                                                 | 8                 |  |  |  |
| RAM (KB)                           |                                              | 12 to 24 Note                                                                                                                                                                                                                                                                                                                                                                                    | 12 to 24 Note                                                                                                             | 12 to 24 Note                                                     | 12 to 24 Note     |  |  |  |
| Address space                      | <b>;</b>                                     | 1 MB                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                           |                                                                   |                   |  |  |  |
| Main system clock                  | High-speed system clock                      | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                            | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>DD = 1.8 to 5.5 V), | CCLK)             |  |  |  |
|                                    | High-speed on-chip<br>oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                             | mode: 1 to 32 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD                              | DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V),                         |                   |  |  |  |
| Subsystem clo                      | ck                                           | XT1 (crystal) oscillatio                                                                                                                                                                                                                                                                                                                                                                         | n, external subsystem o                                                                                                   | clock input (EXCLKS) 3                                            | 2.768 kHz         |  |  |  |
| Low-speed on-                      | -chip oscillator clock                       | 15 kHz (TYP.): V <sub>DD</sub> = 1                                                                                                                                                                                                                                                                                                                                                               | 1.6 to 5.5 V                                                                                                              |                                                                   |                   |  |  |  |
| General-purpo                      | se register                                  | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                           |                                                                                                                           |                                                                   |                   |  |  |  |
| Minimum instruction execution time |                                              | 0.03125 μs (High-speed on-chip oscillator clock: fiн = 32 MHz operation)                                                                                                                                                                                                                                                                                                                         |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    |                                              | $0.05 \mu s$ (High-speed system clock: f <sub>MX</sub> = 20 MHz operation)                                                                                                                                                                                                                                                                                                                       |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    |                                              | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                           |                                                                                                                           |                                                                   |                   |  |  |  |
| Instruction set                    |                                              | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bit</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                   |                   |  |  |  |
| I/O port                           | Total                                        | 40                                                                                                                                                                                                                                                                                                                                                                                               | 44                                                                                                                        | 48                                                                | 58                |  |  |  |
|                                    | CMOS I/O                                     | 31                                                                                                                                                                                                                                                                                                                                                                                               | 34                                                                                                                        | 38                                                                | 48                |  |  |  |
|                                    | CMOS input                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                | 5                                                                                                                         | 5                                                                 | 5                 |  |  |  |
|                                    | CMOS output                                  | _                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                         | 1                                                                 | 1                 |  |  |  |
|                                    | N-ch open-drain I/O<br>(6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                | 4                                                                                                                         | 4                                                                 | 4                 |  |  |  |
| Timer                              | 16-bit timer                                 | 8 channels<br>(TAU: 4 channels, Tim                                                                                                                                                                                                                                                                                                                                                              | er RJ: 1 channel, Timer                                                                                                   | RD: 2 channels, Timer                                             | RG: 1 channel)    |  |  |  |
|                                    | Watchdog timer                               | 1 channel                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | Real-time clock (RTC)                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | 12-bit interval timer                        | 1 channel                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    | Timer output                                 | Timer outputs: 14 channels PWM outputs: 9 channels                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |                                                                   |                   |  |  |  |
|                                    |                                              | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                   |                   |  |  |  |

(Note is listed on the next page.)

[80-pin, 100-pin products (code flash memory 96 KB to 256 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           | 80-pin                                                                                                                                                                                                                                                                                                                                                                                            | 100-pin                                                          |  |  |  |
|-------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|
|                   | Item                                      | R5F104Mx                                                                                                                                                                                                                                                                                                                                                                                          | R5F104Px                                                         |  |  |  |
|                   |                                           | (x = F to H, J)                                                                                                                                                                                                                                                                                                                                                                                   | (x = F  to  H, J)                                                |  |  |  |
| Code flash me     | emory (KB)                                | 96 to 256                                                                                                                                                                                                                                                                                                                                                                                         | 96 to 256                                                        |  |  |  |
| Data flash me     | mory (KB)                                 | 8                                                                                                                                                                                                                                                                                                                                                                                                 | 8                                                                |  |  |  |
| RAM (KB)          |                                           | 12 to 24 <sup>Note</sup>                                                                                                                                                                                                                                                                                                                                                                          | 12 to 24 Note                                                    |  |  |  |
| Address space     | e                                         | 1 MB                                                                                                                                                                                                                                                                                                                                                                                              |                                                                  |  |  |  |
| Main system clock | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main HS (high-speed main) mode: 1 to 20 MHz (V HS (high-speed main) mode: 1 to 16 MHz (V LS (low-speed main) mode: 1 to 8 MHz (VD LV (low-voltage main) mode: 1 to 4 MHz (VD                                                                                                                                                                           | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) | HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                                                                                                  |                                                                  |  |  |  |
| Subsystem clo     | ock                                       | XT1 (crystal) oscillation, external subsystem of                                                                                                                                                                                                                                                                                                                                                  | lock input (EXCLKS) 32.768 kHz                                   |  |  |  |
| Low-speed on      | n-chip oscillator clock                   | 15 kHz (TYP.): VDD = 1.6 to 5.5 V                                                                                                                                                                                                                                                                                                                                                                 |                                                                  |  |  |  |
| General-purpo     | ose register                              | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                            |                                                                  |  |  |  |
| Minimum instr     | ruction execution time                    | 0.03125 μs (High-speed on-chip oscillator clo                                                                                                                                                                                                                                                                                                                                                     | ck: fiн = 32 MHz operation)                                      |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                         |                                                                  |  |  |  |
|                   |                                           | 30.5 μs (Subsystem clock: fsub = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                            |                                                                  |  |  |  |
| Instruction set   | t                                         | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                  |  |  |  |
| I/O port          | Total                                     | 74                                                                                                                                                                                                                                                                                                                                                                                                | 92                                                               |  |  |  |
|                   | CMOS I/O                                  | 64                                                                                                                                                                                                                                                                                                                                                                                                | 82                                                               |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                |  |  |  |
|                   | CMOS output                               | 1                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                                                |  |  |  |
| Timer             | 16-bit timer                              | 12 channels<br>(TAU: 8 channels, Timer RJ: 1 channel, Timer                                                                                                                                                                                                                                                                                                                                       | RD: 2 channels, Timer RG: 1 channel)                             |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |  |  |  |
|                   | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                  |  |  |  |
|                   | Timer output                              | Timer outputs: 18 channels PWM outputs: 12 channels                                                                                                                                                                                                                                                                                                                                               |                                                                  |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                     |                                                                  |  |  |  |

Note

In the case of the 24 KB, this is about 23 KB when the self-programming function and data flash function are used (For details, see **CHAPTER 3** in the RL78/G14 User's Manual).

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(3/5)

| Items               | Symbol | Conditions                                                                                                                                             | 3                                         | MIN.      | TYP. | MAX.              | Unit |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------|------|-------------------|------|
| Input voltage, high | VIH1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                       | 0.8 EVDD0 |      | EV <sub>DD0</sub> | V    |
|                     | VIH2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer 4.0 V ≤ EVDD0 ≤ 5.5 V    | 2.2       |      | EV <sub>DD0</sub> | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V    | 2.0       |      | EV <sub>DD0</sub> | V    |
|                     |        |                                                                                                                                                        | TTL input buffer 1.6 V ≤ EVDD0 < 3.3 V    | 1.5       |      | EV <sub>DD0</sub> | V    |
|                     | VIH3   | P20 to P27, P150 to P156                                                                                                                               |                                           | 0.7 Vdd   |      | VDD               | V    |
|                     | VIH4   | P60 to P63                                                                                                                                             |                                           | 0.7 EVDD0 |      | 6.0               | V    |
|                     | VIH5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | 0.8 Vdd                                   |           | VDD  | V                 |      |
| Input voltage, low  | VIL1   | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Normal input buffer                       | 0         |      | 0.2 EVDD0         | V    |
|                     | VIL2   | P01, P03, P04, P10, P14 to P17, P30, P43, P44, P50, P53 to P55,                                                                                        | TTL input buffer<br>4.0 V ≤ EVDD0 ≤ 5.5 V | 0         |      | 0.8               | V    |
|                     |        | P80, P81, P142, P143                                                                                                                                   | TTL input buffer 3.3 V ≤ EVDD0 < 4.0 V    | 0         |      | 0.5               | V    |
|                     |        |                                                                                                                                                        | TTL input buffer 1.6 V ≤ EVDD0 < 3.3 V    | 0         |      | 0.32              | V    |
|                     | VIL3   | P20 to P27, P150 to P156                                                                                                                               | 1                                         | 0         |      | 0.3 VDD           | V    |
|                     | VIL4   | P60 to P63                                                                                                                                             |                                           | 0         |      | 0.3 EVDD0         | V    |
|                     | VIL5   | P121 to P124, P137, EXCLK, EX                                                                                                                          | CLKS, RESET                               | 0         |      | 0.2 Vdd           | V    |

Caution The maximum value of ViH of pins P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 is EVDD0, even in the N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(4/5)

| Items                | Symbol | Condition                                                                                                                       | ns                                                                                           | MIN.        | TYP. | MAX. | Unit |
|----------------------|--------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------|------|------|------|
| Output voltage, high | Vон1   | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57,                                                                       | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -10.0 mA                                                    | EVDD0 - 1.5 |      |      | ٧    |
|                      |        | P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,                                                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -3.0 mA                                                     | EVDD0 - 0.7 |      |      | V    |
|                      |        | P111, P120, P130, P140 to P147                                                                                                  | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOH1 = -1.5 mA                                                     | EVDD0 - 0.5 |      |      | V    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EV <sub>DD0</sub> < 1.8 V,<br>IOH1 = -1.0 mA                                         | EVDD0 - 0.5 |      |      | ٧    |
|                      | VOH2   | P20 to P27, P150 to P156                                                                                                        | 1.6 V ≤ VDD ≤ 5.5 V,<br>IOH2 = -100 μA                                                       | VDD - 0.5   |      |      | V    |
| Output voltage, low  | Vol1   | P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130,<br>P140 to P147 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 20.0 mA                                                     |             |      | 1.3  | ٧    |
|                      |        |                                                                                                                                 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 8.5 mA                                                      |             |      | 0.7  | ٧    |
|                      |        |                                                                                                                                 | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>IOL1 = 3.0  mA              |             |      | 0.6  | V    |
|                      |        |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>loL1 = 1.5 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | $1.8 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $\text{IOL1} = 0.6 \text{ mA}$ |             |      | 0.4  | ٧    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL1 = 0.3 mA                                                      |             |      | 0.4  | V    |
|                      | VOL2   | P20 to P27, P150 to P156                                                                                                        | $1.6 \text{ V} \le \text{Vdd} \le 5.5 \text{ V},$ $\text{Iol2} = 400 \ \mu\text{A}$          |             |      | 0.4  | ٧    |
|                      | Vol3   | P60 to P63                                                                                                                      | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 15.0 mA                                                     |             |      | 2.0  | V    |
|                      |        |                                                                                                                                 | 4.0 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 5.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 2.7 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 3.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 1.8 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 2.0 mA                                                      |             |      | 0.4  | V    |
|                      |        |                                                                                                                                 | 1.6 V ≤ EVDD0 ≤ 5.5 V,<br>IOL3 = 1.0 mA                                                      |             |      | 0.4  | V    |

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

### 2.3.2 Supply current characteristics

#### (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = 0 V)

| Parameter | Symbol      |                         |                                | Conditions                          |                         |                         | MIN. | TYP. | MAX. | Unit |
|-----------|-------------|-------------------------|--------------------------------|-------------------------------------|-------------------------|-------------------------|------|------|------|------|
| Supply    | IDD1        |                         | HS (high-speed main)           | fHOCO = 64 MHz,                     | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.4  |      | mA   |
| current   |             | ing mode                | mode Note 5                    | fih = 32 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 2.4  |      |      |
| Note 1    |             |                         |                                | fHOCO = 32 MHz,                     | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.1  |      |      |
|           |             |                         |                                | fih = 32 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 2.1  |      |      |
|           |             |                         | HS (high-speed main)           | fHOCO = 64 MHz,                     | Normal                  | V <sub>DD</sub> = 5.0 V |      | 5.1  | 8.7  | mA   |
|           |             |                         | mode Note 5                    | fih = 32 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 5.1  | 8.7  |      |
|           |             |                         |                                | fHOCO = 32 MHz,                     | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.8  | 8.1  |      |
|           |             |                         |                                | fih = 32 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 4.8  | 8.1  |      |
|           |             |                         |                                | fHOCO = 48 MHz,                     | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.0  | 6.9  |      |
|           |             |                         |                                | fih = 24 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 4.0  | 6.9  |      |
|           |             |                         |                                | fHOCO = 24 MHz,                     | Normal                  | V <sub>DD</sub> = 5.0 V |      | 3.8  | 6.3  |      |
|           |             |                         |                                | fih = 24 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 3.8  | 6.3  |      |
|           |             |                         |                                | fHOCO = 16 MHz,                     | Normal                  | V <sub>DD</sub> = 5.0 V |      | 2.8  | 4.6  |      |
|           |             |                         |                                | fih = 16 MHz Note 3                 | operation               | V <sub>DD</sub> = 3.0 V |      | 2.8  | 4.6  |      |
|           |             |                         | LS (low-speed main)            | fHOCO = 8 MHz,                      | Normal                  | V <sub>DD</sub> = 3.0 V |      | 1.3  | 2.0  | mA   |
|           |             | mode Note 5             | mode Note 5                    | fih = 8 MHz Note 3                  | operation               | V <sub>DD</sub> = 2.0 V |      | 1.3  | 2.0  |      |
|           |             |                         | LV (low-voltage main)          | fносо = 4 MHz,                      | Normal                  | V <sub>DD</sub> = 3.0 V |      | 1.3  | 1.8  | mA   |
|           |             | mode Note 5             | f <sub>IH</sub> = 4 MHz Note 3 | operation                           | V <sub>DD</sub> = 2.0 V |                         | 1.3  | 1.8  |      |      |
|           |             | HS (high                | HS (high-speed main)           | f <sub>MX</sub> = 20 MHz Note 2,    | Normal                  | Square wave input       |      | 3.3  | 5.3  | mA   |
|           | mode Note 5 | V <sub>DD</sub> = 5.0 V | operation                      | Resonator connection                |                         | 3.4                     | 5.5  | 1    |      |      |
|           |             |                         |                                | , , ,                               | Normal operation        | Square wave input       |      | 3.3  | 5.3  | -    |
|           |             |                         |                                |                                     |                         | Resonator connection    |      | 3.4  | 5.5  |      |
|           |             |                         |                                | fmx = 10 MHz Note 2,<br>VDD = 5.0 V | Normal operation        | Square wave input       |      | 2.0  | 3.1  |      |
|           |             |                         |                                |                                     |                         | Resonator connection    |      | 2.1  | 3.2  |      |
|           |             |                         |                                | f <sub>MX</sub> = 10 MHz Note 2,    | Normal                  | Square wave input       |      | 2.0  | 3.1  |      |
|           |             |                         |                                | V <sub>DD</sub> = 3.0 V             | operation               | Resonator connection    |      | 2.1  | 3.2  |      |
|           |             |                         | LS (low-speed main)            | f <sub>MX</sub> = 8 MHz Note 2,     | Normal                  | Square wave input       |      | 1.2  | 1.9  | mA   |
|           |             |                         | mode Note 5                    | V <sub>DD</sub> = 3.0 V             | operation               | Resonator connection    |      | 1.2  | 2.0  |      |
|           |             |                         |                                | f <sub>MX</sub> = 8 MHz Note 2,     | Normal                  | Square wave input       |      | 1.2  | 1.9  |      |
|           |             |                         |                                | V <sub>DD</sub> = 2.0 V             | operation               | Resonator connection    |      | 1.2  | 2.0  |      |
|           |             |                         | Subsystem clock                | fsuB = 32.768 kHz Note 4            | Normal                  | Square wave input       |      | 4.7  | 6.1  | μА   |
|           |             |                         | operation                      | TA = -40°C                          | operation               | Resonator connection    |      | 4.7  | 6.1  |      |
|           |             |                         |                                | fsuB = 32.768 kHz Note 4            | Normal                  | Square wave input       |      | 4.7  | 6.1  |      |
|           |             |                         |                                | T <sub>A</sub> = +25°C              | operation               | Resonator connection    |      | 4.7  | 6.1  | 1    |
|           |             |                         |                                | fsuB = 32.768 kHz Note 4            | Normal                  | Square wave input       |      | 4.8  | 6.7  |      |
|           |             |                         |                                |                                     | operation               | Resonator connection    |      | 4.8  | 6.7  |      |
|           |             |                         |                                | -                                   | Square wave input       |                         | 4.8  | 7.5  |      |      |
|           |             |                         |                                | TA = +70°C                          | operation               | Resonator connection    |      | 4.8  | 7.5  |      |
|           |             |                         |                                |                                     | Normal                  | Square wave input       |      | 5.4  | 8.9  |      |
|           |             |                         |                                | T <sub>A</sub> = +85°C              | operation               | Resonator connection    |      | 5.4  | 8.9  | 1    |

(Notes and Remarks are listed on the next page.)

# (7) Communication at different potential (2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output, corresponding CSI00 only)

$$(TA = -40 \text{ to } +85^{\circ}C, 2.7 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$$

(2/2)

| Parameter                                     | Symbol | Conditions                                                                                                                                                                                                     |      | peed main)<br>ode | ,    | peed main)<br>ode | `    | ltage main)<br>ode | Unit |
|-----------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------------------|------|--------------------|------|
|                                               |        |                                                                                                                                                                                                                | MIN. | MAX.              | MIN. | MAX.              | MIN. | MAX.               |      |
| SIp setup time<br>(to SCKp↓) Note 2           | tsıĸ1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             | 23   |                   | 110  |                   | 110  |                    | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 33   |                   | 110  |                   | 110  |                    | ns   |
| SIp hold time<br>(from SCKp↓) Note 2          | tksı1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             | 10   |                   | 10   |                   | 10   |                    | ns   |
|                                               |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 20 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $ | 10   |                   | 10   |                   | 10   |                    | ns   |
| Delay time from SCKp↑<br>to SOp output Note 2 | tkso1  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 20 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                             |      | 10                |      | 10                |      | 10                 | ns   |
|                                               |        | $ \begin{aligned} 2.7 & \ V \leq EV_{DD0} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b = 20 & \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                             |      | 10                |      | 10                |      | 10                 | ns   |

- Note 1. When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.
- Note 2. When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

- Remark 1.  $Rb[\Omega]$ : Communication line (SCKp, SOp) pull-up resistance, Cb[F]: Communication line (SCKp, SOp) load capacitance, Vb[V]: Communication line voltage
- **Remark 2.** p: CSI number (p = 00), m: Unit number (m = 0), n: Channel number (n = 0), g: PIM and POM number (g = 3, 5)
- Remark 3. fmck: Serial array unit operation clock frequency

  (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number

  (mn = 00))
- Remark 4. This value is valid only when CSI00's peripheral I/O redirect function is not used.

# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications T<sub>A</sub> = -40 to +105°C

R5F104xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.
- Caution 4. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C.

  Derating is the systematic reduction of load for the sake of improved reliability.
- Remark When RL78/G14 is used in the range of T<sub>A</sub> = -40 to +85°C, see **2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C)**.

#### **Absolute Maximum Ratings**

(2/2)

| Parameter            | Symbols |                   | Conditions                                                                                                                                       | Ratings     | Unit |
|----------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------|
| Output current, high | Іон1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | -40         | mA   |
|                      |         | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | -70         | mA   |
|                      |         | -170 mA           | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | -100        | mA   |
|                      | Іон2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | -0.5        | mA   |
|                      |         | Total of all pins |                                                                                                                                                  | -2          | mA   |
| Output current, low  | lOL1    | Per pin           | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40          | mA   |
|                      |         | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145                                                                                           | 70          | mA   |
|                      |         | 170 mA            | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147                               | 100         | mA   |
|                      | IOL2    | Per pin           | P20 to P27, P150 to P156                                                                                                                         | 1           | mA   |
|                      |         | Total of all pins |                                                                                                                                                  | 5           | mA   |
| Operating ambient    | TA      | In normal c       | pperation mode                                                                                                                                   | -40 to +105 | °C   |
| temperature          |         | In flash me       | mory programming mode                                                                                                                            |             |      |
| Storage temperature  | Tstg    |                   |                                                                                                                                                  | -65 to +150 | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter.

That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVsso, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- **Note 4.** When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
  Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C

- Note 5. Current flowing only to the watchdog timer (including the operating current of the low-speed on-chip oscillator).

  The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and IWDT when the watchdog timer is in operation.
- Note 6. Current flowing only to the A/D converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IADC when the A/D converter operates in an operation mode or the HALT mode.
- Note 7. Current flowing only to the LVD circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2 or IDD3 and ILVD when the LVD circuit is in operation.
- Note 8. Current flowing during programming of the data flash.
- Note 9. Current flowing during self-programming.
- Note 10. For shift time to the SNOOZE mode, see 23.3.3 SNOOZE mode in the RL78/G14 User's Manual.
- Note 11. Current flowing only to the D/A converter. The supply current of the RL78 microcontrollers is the sum of IDD1 or IDD2 and IDAC when the D/A converter operates in an operation mode or the HALT mode.
- Note 12. Current flowing only to the comparator circuit. The supply current of the RL78 microcontrollers is the sum of IDD1, IDD2, or IDD3 and ICMP when the comparator circuit is in operation.
- Note 13. A comparator and D/A converter are provided in products with 96 KB or more code flash memory.
- Remark 1. fil: Low-speed on-chip oscillator clock frequency
- Remark 2. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 3. fclk: CPU/peripheral hardware clock frequency
- Remark 4. Temperature condition of the TYP. value is TA = 25°C

#### **AC Timing Test Points**



#### External System Clock Timing



#### TI/TO Timing





TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1,

TRGIOA, TRGIOB

#### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter     | Symbol                  |                                                                                                      | Conditions                                                                                                                 | HS (high-spe | ed main) mode | Unit |
|---------------|-------------------------|------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------|---------------|------|
|               |                         |                                                                                                      |                                                                                                                            | MIN.         | MAX.          |      |
| Transfer rate | ransfer rate transmissi |                                                                                                      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |              | Note 1        | bps  |
|               |                         |                                                                                                      | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 1.4 k $\Omega$ , $V_b$ = 2.7 V                       |              | 2.6 Note 2    | Mbps |
|               |                         |                                                                                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |              | Note 3        | bps  |
|               |                         | Theoretical value of the maximum transfer rate $C_b$ = 50 pF, $R_b$ = 2.7 k $\Omega$ , $V_b$ = 2.3 V |                                                                                                                            | 1.2 Note 4   | Mbps          |      |
|               |                         |                                                                                                      | $2.4 \text{ V} \le \text{EV}_{\text{DD0}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V}$   |              | Note 5        | bps  |
|               |                         |                                                                                                      | Theoretical value of the maximum transfer rate $C_b = 50 \text{ pF, } R_b = 5.5 \text{ k}\Omega,$ $V_b = 1.6 \text{ V}$    |              | 0.43 Note 6   | Mbps |

Note 1. The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when  $4.0~\text{V} \le \text{EV}_{\text{DD0}} \le 5.5~\text{V}$  and  $2.7~\text{V} \le \text{V}_{\text{b}} \le 4.0~\text{V}$ 

Maximum transfer rate = 
$$\frac{1}{ \{ -C_b \times R_b \times \text{ln } (1 - \frac{2.2}{V_b}) \} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{2.2}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}}$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides
- Note 2. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to Note 1 above to calculate the maximum transfer rate under conditions of the customer.
- **Note 3.** The smaller maximum transfer rate derived by using fmck/12 or the following expression is the valid maximum transfer rate.

Expression for calculating the transfer rate when 2.7 V  $\leq$  EVDD0 < 4.0 V and 2.3 V  $\leq$  Vb  $\leq$  2.7 V

Maximum transfer rate = 
$$\frac{1}{ \{ -C_b \times R_b \times \ln (1 - \frac{2.0}{V_b}) \} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln \left(1 - \frac{2.0}{V_b}\right)\}}{\left(\frac{1}{\text{Transfer rate}}\right) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides
- Note 4. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to **Note 3** above to calculate the maximum transfer rate under conditions of the customer.



Note 5. The smaller maximum transfer rate derived by using fMck/12 or the following expression is the valid maximum transfer rate

Expression for calculating the transfer rate when 2.4 V  $\leq$  EVDD0 < 3.3 V and 1.6 V  $\leq$  Vb  $\leq$  2.0 V

Maximum transfer rate = 
$$\frac{1}{\{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\} \times 3}$$
 [bps]

Baud rate error (theoretical value) = 
$$\frac{\frac{1}{\text{Transfer rate} \times 2} - \{-C_b \times R_b \times \ln (1 - \frac{1.5}{V_b})\}}{(\frac{1}{\text{Transfer rate}}) \times \text{Number of transferred bits}} \times 100 \, [\%]$$

- \* This value is the theoretical value of the relative difference between the transmission and reception sides
- Note 6. This value as an example is calculated when the conditions described in the "Conditions" column are met.

  Refer to Note 5 above to calculate the maximum transfer rate under conditions of the customer.
- Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter             | Symbol       | Co                                                                                                                                                                                              | onditions                                                                                                                                                                                        | HS (high-speed | I main) mode | Unit |
|-----------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------|
|                       |              |                                                                                                                                                                                                 |                                                                                                                                                                                                  | MIN.           | MAX.         |      |
| SCKp cycle time       | tkcY1        | tkcy1 ≥ 4/fclk                                                                                                                                                                                  | $ \begin{aligned} 4.0 & \ V \leq EV_{DDO} \leq 5.5 \ V, \\ 2.7 & \ V \leq V_b \leq 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                            | 600            |              | ns   |
|                       |              |                                                                                                                                                                                                 | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega $ | 1000           |              | ns   |
|                       |              |                                                                                                                                                                                                 | $ 2.4 \ V \leq EV_{DDO} < 3.3 \ V, \\ 1.6 \ V \leq V_b \leq 2.0 \ V, \\ C_b = 30 \ pF, \ R_b = 5.5 \ k\Omega $                                                                                   | 2300           |              | ns   |
| SCKp high-level width | <b>t</b> кн1 | $\begin{split} 4.0 \ V & \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V & \leq V_b \leq 4.0 \ V, \\ C_b & = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{split}$                                                 |                                                                                                                                                                                                  | tксү1/2 - 150  |              | ns   |
|                       |              | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$ |                                                                                                                                                                                                  | tксү1/2 - 340  |              | ns   |
|                       |              | $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$ |                                                                                                                                                                                                  | tксү1/2 - 916  |              | ns   |
| SCKp low-level width  | tKL1         | 4.0 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>2.7 V $\leq$ V <sub>b</sub> $\leq$ 4.0 V,<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ                                                    |                                                                                                                                                                                                  | tkcy1/2 - 24   |              | ns   |
|                       |              | $2.3 \text{ V} \le V_b \le 2.7 \text{ V},$                                                                                                                                                      | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$  |                |              | ns   |
|                       |              | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}$ $1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, \text{ Rb} = 5.5 \text{ H}$             | ,                                                                                                                                                                                                | tkcy1/2 - 100  |              | ns   |

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

# (6) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                                  | Symbol | Conditions                                                                                                                                                                                             | HS (high-spee | ed main) mode | Unit |
|--------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---------------|------|
|                                            |        |                                                                                                                                                                                                        | MIN.          | MAX.          |      |
| SIp setup time (to SCKp↓) Note             | tsıĸ1  | $ 4.0 \text{ V} \leq \text{EV}_{\text{DDO}} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ Rb} = 1.4 \text{ k}\Omega $      | 88            |               | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        | 88            |               | ns   |
|                                            |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ Rb} = 5.5 \text{ k}\Omega$           | 220           |               | ns   |
| SIp hold time (from SCKp↓) <sup>Note</sup> | tksi1  | $\begin{array}{l} 4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 30 \; pF, \; R_b = 1.4 \; k\Omega \end{array}$                                                    | 38            |               | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        | 38            |               | ns   |
|                                            |        | $2.4 \text{ V} \le \text{EV}_{\text{DDO}} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_{\text{b}} \le 2.0 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 5.5 \text{ k}\Omega$        | 38            |               | ns   |
| Delay time from SCKp↑ to SOp output Note   | tkso1  | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V},$ $C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 1.4 \text{ k}\Omega$            |               | 50            | ns   |
|                                            |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 30 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$        |               | 50            | ns   |
|                                            |        | $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V}, \\ C_{\text{b}} = 30 \text{ pF}, \text{ R}_{\text{b}} = 5.5 \text{ k}\Omega$ |               | 50            | ns   |

Note When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed on the next page.)

(3/3)

#### 3.6 Analog Characteristics

#### 3.6.1 A/D converter characteristics

#### Classification of A/D converter characteristics

| Reference Voltage Input channel                              | Reference voltage (+) = AVREFP<br>Reference voltage (-) = AVREFM | Reference voltage (+) = VDD<br>Reference voltage (-) = VSS | Reference voltage (+) = V <sub>BGR</sub><br>Reference voltage (-)= AV <sub>REFM</sub> |
|--------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------|
| ANI0 to ANI14                                                | Refer to 3.6.1 (1).                                              | Refer to 3.6.1 (3).                                        | Refer to 3.6.1 (4).                                                                   |
| ANI16 to ANI20                                               | Refer to 3.6.1 (2).                                              |                                                            |                                                                                       |
| Internal reference voltage Temperature sensor output voltage | Refer to <b>3.6.1 (1)</b> .                                      |                                                            | _                                                                                     |

(1) When reference voltage (+) = AVREFP/ANI0 (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI2 to ANI14, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +105°C, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, Vss = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Conditions                                                                                                                    |                                                            | MIN.                       | TYP. | MAX.   | Unit |
|-------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|------|--------|------|
| Resolution                          | RES    |                                                                                                                               |                                                            | 8                          |      | 10     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>AV <sub>REFP</sub> = V <sub>DD</sub> Note 3                                                              | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                            | 1.2  | ±3.5   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution<br>Target pin: ANI2 to ANI14                                                                                | $3.6~V \leq V_{DD} \leq 5.5~V$                             | 2.125                      |      | 39     | μs   |
|                                     |        |                                                                                                                               | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 3.1875                     |      | 39     | μs   |
|                                     |        |                                                                                                                               | $2.4~V \leq V_{DD} \leq 5.5~V$                             | 17                         |      | 39     | μs   |
|                                     |        | 10-bit resolution Target pin: Internal reference voltage, and temperature sensor output volt- age (HS (high-speed main) mode) | $3.6~V \leq V_{DD} \leq 5.5~V$                             | 2.375                      |      | 39     | μs   |
|                                     |        |                                                                                                                               | $2.7~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 3.5625                     |      | 39     | μs   |
|                                     |        |                                                                                                                               | $2.4~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$           | 17                         |      | 39     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution AVREFP = VDD Note 3                                                                                         | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                            |      | ±0.25  | %FSR |
| Full-scale error Notes 1, 2         | Ers    | 10-bit resolution AVREFP = VDD Note 3                                                                                         | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                            |      | ±0.25  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution AVREFP = VDD Note 3                                                                                         | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                            |      | ±2.5   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution AVREFP = VDD Note 3                                                                                         | 2.4 V ≤ AVREFP ≤ 5.5 V                                     |                            |      | ±1.5   | LSB  |
| Analog input voltage                | Vain   | ANI2 to ANI14                                                                                                                 |                                                            | 0                          |      | AVREFP | V    |
|                                     |        | Internal reference voltage output (2.4 V ≤ VDD ≤ 5.5 V, HS (high-speed main) mode)                                            |                                                            | V <sub>BGR</sub> Note 4    |      |        | V    |
|                                     |        | Temperature sensor output voltage $ (2.4 \text{ V} \leq \text{VdD} \leq 5.5 \text{ V}, \text{HS (high-speed main) mode)} $    |                                                            | V <sub>TMPS25</sub> Note 4 |      |        | V    |

Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When AVREFP  $\leq$  VDD, the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

Note 4. Refer to 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

| REVISION | LICTODY |
|----------|---------|
| KEVISION | HISTORT |

### RL78/G14 Datasheet

|              | Description                        |                                                                                                                                                                                                                                                                                                                  |
|--------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date         | Page                               | Summary                                                                                                                                                                                                                                                                                                          |
| Oct 25, 2013 | 112 to 169                         | Addition of CHAPTER 3 ELECTRICAL SPECIFICATIONS                                                                                                                                                                                                                                                                  |
|              | 171 to 187                         | Modification of 4.1 30-pin products to 4.10 100-pin products                                                                                                                                                                                                                                                     |
| Feb 07, 2014 | All                                | Addition of products with maximum 512 KB flash ROM and 48 KB RAM                                                                                                                                                                                                                                                 |
|              | 1                                  | Modification of 1.1 Features                                                                                                                                                                                                                                                                                     |
|              | 2                                  | Modification of ROM, RAM capacities and addition of note 3                                                                                                                                                                                                                                                       |
|              | 3                                  | Modification of Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14                                                                                                                                                                                                                                   |
|              | 6 to 8                             | Addition of part number                                                                                                                                                                                                                                                                                          |
|              | 15, 16                             | Modification of 1.3.6 48-pin products                                                                                                                                                                                                                                                                            |
|              | 17                                 | Modification of 1.3.7 52-pin products                                                                                                                                                                                                                                                                            |
|              | 18, 19                             | Modification of 1.3.8 64-pin products                                                                                                                                                                                                                                                                            |
|              | 20                                 | Modification of 1.3.9 80-pin products                                                                                                                                                                                                                                                                            |
|              | 21, 22                             | Modification of 1.3.10 100-pin products                                                                                                                                                                                                                                                                          |
|              | 35, 37, 39,<br>41, 43, 45,<br>47   | Modification of operating ambient temperature in 1.6 Outline of Functions                                                                                                                                                                                                                                        |
|              | 42, 43                             | Addition of table of 48-pin, 52-pin, 64-pin products (code flash memory 384 KB to 512 KB)                                                                                                                                                                                                                        |
|              | 46, 47                             | Addition of table of 80-pin, 100-pin products (code flash memory 384 KB to 512 KB)                                                                                                                                                                                                                               |
|              | 65 to 68                           | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                                                                                                                                                                                                              |
|              | 118                                | Modification of 2.7 Data Memory Retention Characteristics                                                                                                                                                                                                                                                        |
|              | 137 to 140                         | Addition of (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products                                                                                                                                                                                                                                              |
|              | 180                                | Modification of 3.7 Data Memory Retention Characteristics                                                                                                                                                                                                                                                        |
|              | 189, 190                           | Addition and modification of 4.6 48-pin products                                                                                                                                                                                                                                                                 |
|              | 191                                | Modification of 4.7 52-pin products                                                                                                                                                                                                                                                                              |
|              | 193 to 195                         | Addition and modification of 4.8 64-pin products                                                                                                                                                                                                                                                                 |
|              | 198, 199                           | Addition and modification of 4.9 80-pin products                                                                                                                                                                                                                                                                 |
|              | 201, 202                           | Addition and modification of 4.10 100-pin products                                                                                                                                                                                                                                                               |
| Jan 05, 2015 | p.2                                | Deletion of R5F104JK and R5F104JL from the list of ROM and RAM capacities and modification of note                                                                                                                                                                                                               |
|              | p.6                                | Deletion of ordering part numbers of R5F104JK and R5F104JL from 52-pin plastic LQFP package in 1.2 Ordering Information                                                                                                                                                                                          |
|              | p.6 to 8                           | Deletion of note 2 in 1.2 Ordering Information                                                                                                                                                                                                                                                                   |
|              | p.17                               | Deletion of note 2 in 1.3.7 52-pin products                                                                                                                                                                                                                                                                      |
|              | p.36, 39,<br>42, 45, 48,<br>50, 52 | Modification of description in 1.6 Outline of Functions                                                                                                                                                                                                                                                          |
|              | p.46, 48                           | Deletion of description of 52-pin in 1.6 Outline of Functions                                                                                                                                                                                                                                                    |
|              | p.47                               | Modification of note of 1.6 Outline of Functions                                                                                                                                                                                                                                                                 |
|              | p.62, 64,<br>66, 68, 70,<br>72     | Modification of specifications in 2.3.2 Supply current characteristics                                                                                                                                                                                                                                           |
|              | Feb 07, 2014                       | Oct 25, 2013 112 to 169 171 to 187  Feb 07, 2014 All 1 2 3 6 to 8 15, 16 17 18, 19 20 21, 22 35, 37, 39, 41, 43, 45, 47 42, 43 46, 47 65 to 68 118 137 to 140 180 189, 190 191 193 to 195 198, 199 201, 202  Jan 05, 2015 p.2 p.6 p.6 to 8 p.17 p.36, 39, 42, 45, 48, 50, 52 p.46, 48 p.47 p.62, 64, 66, 68, 70, |