

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 64                                                                              |
| Program Memory Size        | 512KB (512K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 48K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 17x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 80-LQFP                                                                         |
| Supplier Device Package    | 80-LQFP (12x12)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104mlgfb-30 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

(5/5)

| Pin count | Package                                             | Fields of Application Note | Ordering Part Number                                           |  |
|-----------|-----------------------------------------------------|----------------------------|----------------------------------------------------------------|--|
| 80 pins   | 80-pin plastic LFQFP<br>(12 × 12 mm, 0.5 mm pitch)  | A                          | R5F104MFAFB#V0, R5F104MGAFB#V0, R5F104MHAFB#V0, R5F104MJAFB#V0 |  |
|           | (12 × 12 mm, 0.0 mm piton)                          |                            | R5F104MFAFB#X0, R5F104MGAFB#X0, R5F104MHAFB#X0, R5F104MJAFB#X0 |  |
|           |                                                     |                            | R5F104MKAFB#30, R5F104MLAFB#30                                 |  |
|           |                                                     |                            | R5F104MKAFB#50, R5F104MLAFB#50                                 |  |
|           |                                                     | D                          | R5F104MFDFB#V0, R5F104MGDFB#V0, R5F104MHDFB#V0, R5F104MJDFB#V0 |  |
|           |                                                     |                            | R5F104MFDFB#X0, R5F104MGDFB#X0, R5F104MHDFB#X0, R5F104MJDFB#X0 |  |
|           |                                                     | G                          | R5F104MFGFB#V0, R5F104MGGFB#V0, R5F104MHGFB#V0, R5F104MJGFB#V0 |  |
|           |                                                     |                            | R5F104MFGFB#X0, R5F104MGGFB#X0, R5F104MHGFB#X0, R5F104MJGFB#X0 |  |
|           |                                                     |                            | R5F104MKGFB#30, R5F104MLGFB#30                                 |  |
|           |                                                     |                            | R5F104MKGFB#X0, R5F104MLGFB#50                                 |  |
|           | 80-pin plastic LQFP                                 | A                          |                                                                |  |
|           | (14 × 14 mm, 0.65 mm pitch)                         |                            | R5F104MFAFA#V0, R5F104MGAFA#V0, R5F104MHAFA#V0, R5F104MJAFA#V0 |  |
|           |                                                     |                            | R5F104MFAFA#X0, R5F104MGAFA#X0, R5F104MHAFA#X0, R5F104MJAFA#X0 |  |
|           |                                                     |                            | R5F104MKAFA#30, R5F104MLAFA#30                                 |  |
|           |                                                     |                            | R5F104MKAFA#50, R5F104MLAFA#50                                 |  |
|           |                                                     | D                          | R5F104MFDFA#V0, R5F104MGDFA#V0, R5F104MHDFA#V0, R5F104MJDFA#V0 |  |
|           |                                                     |                            | R5F104MFDFA#X0, R5F104MGDFA#X0, R5F104MHDFA#X0, R5F104MJDFA#X0 |  |
|           |                                                     | G                          | R5F104MFGFA#V0, R5F104MGGFA#V0, R5F104MHGFA#V0, R5F104MJGFA#V0 |  |
|           |                                                     |                            | R5F104MFGFA#X0, R5F104MGGFA#X0, R5F104MHGFA#X0, R5F104MJGFA#X0 |  |
|           |                                                     |                            | R5F104MKGFA#30, R5F104MLGFA#30                                 |  |
|           |                                                     |                            | R5F104MKGFA#50, R5F104MLGFA#50                                 |  |
| 100 pins  | 100-pin plastic LFQFP<br>(14 × 14 mm, 0.5 mm pitch) | A                          | R5F104PFAFB#V0, R5F104PGAFB#V0, R5F104PHAFB#V0, R5F104PJAFB#V0 |  |
|           | (14 × 14 mm, 0.3 mm pitch)                          |                            | R5F104PFAFB#X0, R5F104PGAFB#X0, R5F104PHAFB#X0, R5F104PJAFB#X0 |  |
|           |                                                     |                            | R5F104PKAFB#30, R5F104PLAFB#30                                 |  |
|           |                                                     |                            | R5F104PKAFB#50, R5F104PLAFB#50                                 |  |
|           |                                                     | D                          | R5F104PFDFB#V0, R5F104PGDFB#V0, R5F104PHDFB#V0, R5F104PJDFB#V0 |  |
|           |                                                     |                            | R5F104PFDFB#X0, R5F104PGDFB#X0, R5F104PHDFB#X0, R5F104PJDFB#X0 |  |
|           |                                                     | G                          | R5F104PFGFB#V0, R5F104PGGFB#V0, R5F104PHGFB#V0, R5F104PJGFB#V0 |  |
|           |                                                     |                            | R5F104PFGFB#X0, R5F104PGGFB#X0, R5F104PHGFB#X0, R5F104PJGFB#X0 |  |
|           |                                                     |                            | R5F104PKGFB#30, R5F104PLGFB#30                                 |  |
|           |                                                     |                            | R5F104PKGFB#50, R5F104PLGFB#50                                 |  |
|           | 100-pin plastic LQFP                                | A                          | R5F104PFAFA#V0, R5F104PGAFA#V0, R5F104PHAFA#V0, R5F104PJAFA#V0 |  |
|           | (14 × 20 mm, 0.65 mm pitch)                         |                            |                                                                |  |
|           |                                                     |                            | R5F104PFAFA#X0, R5F104PGAFA#X0, R5F104PHAFA#X0, R5F104PJAFA#X0 |  |
|           |                                                     |                            | R5F104PKAFA#30, R5F104PLAFA#30                                 |  |
|           |                                                     | D                          | R5F104PKAFA#50, R5F104PLAFA#50                                 |  |
|           |                                                     |                            | R5F104PFDFA#V0, R5F104PGDFA#V0, R5F104PHDFA#V0, R5F104PJDFA#V0 |  |
|           |                                                     | G                          | R5F104PFDFA#X0, R5F104PGDFA#X0, R5F104PHDFA#X0, R5F104PJDFA#X0 |  |
|           |                                                     | G                          | R5F104PFGFA#V0, R5F104PGGFA#V0, R5F104PHGFA#V0, R5F104PJGFA#V0 |  |
|           |                                                     |                            | R5F104PFGFA#X0, R5F104PGGFA#X0, R5F104PHGFA#X0, R5F104PJGFA#X0 |  |
| í         |                                                     |                            | R5F104PKGFA#30, R5F104PLGFA#30                                 |  |
|           |                                                     |                            | R5F104PKGFA#50, R5F104PLGFA#50                                 |  |

Note Caution For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14.

Ition The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website.

# 1.3 Pin Configuration (Top View)

# 1.3.1 **30-pin products**

• 30-pin plastic LSSOP (7.62 mm (300), 0.65 mm pitch)



Note Mounted on the 96 KB or more code flash memory products.

Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1  $\mu$ F).

Remark 1. For pin identification, see 1.4 Pin Identification.

Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1).

(2/2)

|                               |                      | 30-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 32-pin                                           | 36-pin                  | 40-pin            |  |  |  |  |
|-------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------------|-------------------|--|--|--|--|
| l <sup>1</sup>                | tem                  | R5F104Ax                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R5F104Bx                                         | R5F104Cx                | R5F104Ex          |  |  |  |  |
|                               |                      | (x = A, C to E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | (x = A, C to E)                                  | (x = A, C  to  E)       | (x = A, C  to  E) |  |  |  |  |
| Clock output/buzzer           | output               | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                                                | 2                       | 2                 |  |  |  |  |
|                               |                      | <ul> <li>[30-pin, 32-pin, 36-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>[40-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fmain = 20 MHz operation)</li> <li>256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fsub = 32.768 kHz operation)</li> </ul>                                                                                          |                                                  |                         |                   |  |  |  |  |
| 8/10-bit resolution A         | /D converter         | 8 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8 channels                                       | 8 channels              | 9 channels        |  |  |  |  |
| Serial interface              |                      | [30-pin, 32-pin products]  • CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> C: 1 channel  [36-pin, 40-pin products]  • CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 1 channel/UART: 1 channel/simplified I <sup>2</sup> C: 1 channel  • CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels |                                                  |                         |                   |  |  |  |  |
|                               | I <sup>2</sup> C bus | 1 channel                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 channel                                        | 1 channel               | 1 channel         |  |  |  |  |
| Data transfer contro          | ller (DTC)           | 28 sources                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                  |                         | 29 sources        |  |  |  |  |
| Event link controller         | (ELC)                | Event input: 19 Event input: 20 Event trigger output: 7 Event trigger outpu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                  |                         |                   |  |  |  |  |
| Vectored interrupt            | Internal             | 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 24                                               | 24                      | 24                |  |  |  |  |
| sources                       | External             | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                | 6                       | 7                 |  |  |  |  |
| Key interrupt                 | 1                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                | _                       | 4                 |  |  |  |  |
| Reset  Power-on-reset circuit |                      | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access                                                                                                                                                                                                                                                                                                          |                                                  |                         |                   |  |  |  |  |
|                               |                      | <ul> <li>Power-on-reset: 1.51 ±0.04 V (T<sub>A</sub> = -40 to +85°C)<br/>1.51 ±0.06 V (T<sub>A</sub> = -40 to +105°C)</li> <li>Power-down-reset: 1.50 ±0.04 V (T<sub>A</sub> = -40 to +85°C)<br/>1.50 ±0.06 V (T<sub>A</sub> = -40 to +105°C)</li> </ul>                                                                                                                                                                                                                                                                                                         |                                                  |                         |                   |  |  |  |  |
| Voltage detector              |                      | 1.63 V to 4.06 V (14 stages)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                  |                         |                   |  |  |  |  |
| On-chip debug funct           | ion                  | Provided                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                  |                         | -                 |  |  |  |  |
| Power supply voltag           | e                    | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C)                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                  |                         |                   |  |  |  |  |
| Operating ambient to          | emperature           | $T_A = -40 \text{ to } +85^{\circ}\text{C} \text{ (A: Co}$<br>$T_A = -40 \text{ to } +105^{\circ}\text{C} \text{ (G: In }$                                                                                                                                                                                                                                                                                                                                                                                                                                       | nsumer applications, D: Industrial applications) | dustrial applications), |                   |  |  |  |  |

**Note** The illegal instruction is generated when instruction code FFH is executed.

Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator.

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                                    |                                           |                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                  |                         | (1/2           |  |  |  |  |  |
|------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------|--|--|--|--|--|
|                                    |                                           | 44-pin                                                                                                                                                                                                                                                                                                                                                                                            | 48-pin                                                                                                                                                                                                                                           | 52-pin                  | 64-pin         |  |  |  |  |  |
|                                    | Item                                      | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                          | R5F104Gx                                                                                                                                                                                                                                         | R5F104Jx                | R5F104Lx       |  |  |  |  |  |
|                                    |                                           | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                                 | (x = A, C  to  E)                                                                                                                                                                                                                                | (x = C  to  E)          | (x = C to E)   |  |  |  |  |  |
| Code flash me                      | mory (KB)                                 | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                          | 16 to 64                                                                                                                                                                                                                                         | 32 to 64                | 32 to 64       |  |  |  |  |  |
| Data flash men                     | nory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                                                                                                                                                                                                                                | 4                       | 4              |  |  |  |  |  |
| RAM (KB)                           |                                           | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                   | 2.5 to 5.5 Note                                                                                                                                                                                                                                  | 4 to 5.5 Note           | 4 to 5.5 Note  |  |  |  |  |  |
| Address space                      |                                           | 1 MB                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
| Main system clock                  | High-speed system clock                   | X1 (crystal/ceramic) oscillation, external main system clock input (EXCLK) HS (high-speed main) mode: 1 to 20 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V)                                                                       |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    | High-speed on-chip oscillator clock (fін) | HS (high-speed main)                                                                                                                                                                                                                                                                                                                                                                              | HS (high-speed main) mode: 1 to 32 MHz (VDD = 2.7 to 5.5 V), HS (high-speed main) mode: 1 to 16 MHz (VDD = 2.4 to 5.5 V), LS (low-speed main) mode: 1 to 8 MHz (VDD = 1.8 to 5.5 V), LV (low-voltage main) mode: 1 to 4 MHz (VDD = 1.6 to 5.5 V) |                         |                |  |  |  |  |  |
| Subsystem clo                      | ck                                        | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                         | n, external subsystem o                                                                                                                                                                                                                          | lock input (EXCLKS) 3   | 2.768 kHz      |  |  |  |  |  |
| Low-speed on-                      | chip oscillator clock                     | 15 kHz (TYP.): VDD = 1                                                                                                                                                                                                                                                                                                                                                                            | I.6 to 5.5 V                                                                                                                                                                                                                                     |                         |                |  |  |  |  |  |
| General-purpos                     | se register                               | 8 bits × 32 registers (8 bits × 8 registers × 4 banks)                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
| Minimum instruction execution time |                                           | 0.03125 μs (High-spee                                                                                                                                                                                                                                                                                                                                                                             | ed on-chip oscillator clo                                                                                                                                                                                                                        | ck: fін = 32 MHz operat | ion)           |  |  |  |  |  |
|                                    |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    |                                           | 30.5 μs (Subsystem clock: fsuB = 32.768 kHz operation)                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
| Instruction set                    |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
| I/O port                           | Total                                     | 40                                                                                                                                                                                                                                                                                                                                                                                                | 44                                                                                                                                                                                                                                               | 48                      | 58             |  |  |  |  |  |
|                                    | CMOS I/O                                  | 31                                                                                                                                                                                                                                                                                                                                                                                                | 34                                                                                                                                                                                                                                               | 38                      | 48             |  |  |  |  |  |
|                                    | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                 | 5                                                                                                                                                                                                                                                | 5                       | 5              |  |  |  |  |  |
|                                    | CMOS output                               | _                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                | 1                       | 1              |  |  |  |  |  |
|                                    | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                                                                                                                                                                                                                                | 4                       | 4              |  |  |  |  |  |
| Timer                              | 16-bit timer                              | 8 channels<br>(TAU: 4 channels, Tim                                                                                                                                                                                                                                                                                                                                                               | er RJ: 1 channel, Timer                                                                                                                                                                                                                          | RD: 2 channels, Timer   | RG: 1 channel) |  |  |  |  |  |
|                                    | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    | Timer output                              | Timer outputs: 13 char<br>PWM outputs: 9 chann                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |
|                                    | RTC output                                | PWM outputs: 9 channels  1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                  |                         |                |  |  |  |  |  |

(Note is listed on the next page.)

Note

The flash library uses RAM in self-programming and rewriting of the data flash memory.

The target products and start address of the RAM areas used by the flash library are shown below.

R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H

For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**.

# 2.1 Absolute Maximum Ratings

#### **Absolute Maximum Ratings**

(1/2)

| Parameter              | Symbols      | Conditions                                                                                                                                                | Ratings                                                    | Unit |
|------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|
| Supply voltage         | VDD          |                                                                                                                                                           | -0.5 to +6.5                                               | V    |
|                        | EVDD0, EVDD1 | EVDD0 = EVDD1                                                                                                                                             | -0.5 to +6.5                                               | V    |
|                        | EVsso, EVss1 | EVsso = EVss1                                                                                                                                             | -0.5 to +0.3                                               | V    |
| REGC pin input voltage | VIREGC       | REGC                                                                                                                                                      | -0.3 to +2.8                                               | V    |
|                        |              |                                                                                                                                                           | and -0.3 to V <sub>DD</sub> +0.3 Note 1                    |      |
| Input voltage          | VI1          | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P64 to P67,                                                                                  | -0.3 to EVDD0 +0.3<br>and -0.3 to VDD +0.3 Note 2          | V    |
|                        |              | P70 to P77, P80 to P87, P100 to P102,<br>P110, P111, P120, P140 to P147                                                                                   |                                                            |      |
|                        | VI2          | P60 to P63 (N-ch open-drain)                                                                                                                              | -0.3 to +6.5                                               | V    |
|                        | VI3          | P20 to P27, P121 to P124, P137,<br>P150 to P156, EXCLK, EXCLKS, RESET                                                                                     | -0.3 to V <sub>DD</sub> +0.3 Note 2                        | V    |
| Output voltage         | Vo1          | P00 to P06, P10 to P17, P30, P31,<br>P40 to P47, P50 to P57, P60 to P67,<br>P70 to P77, P80 to P87, P100 to P102,<br>P110, P111, P120, P130, P140 to P147 | -0.3 to EVDD0 +0.3<br>and -0.3 to VDD +0.3 Note 2          | V    |
|                        | Vo2          | P20 to P27, P150 to P156                                                                                                                                  | -0.3 to V <sub>DD</sub> +0.3 Note 2                        | V    |
| Analog input voltage   | VAI1         | ANI16 to ANI20                                                                                                                                            | -0.3 to EVDD0 +0.3<br>and -0.3 to AVREF(+) +0.3 Notes 2, 3 | V    |
|                        | VAI2         | ANI0 to ANI14                                                                                                                                             | -0.3 to VDD +0.3<br>and -0.3 to AVREF(+) +0.3 Notes 2, 3   | V    |

- Note 1. Connect the REGC pin to Vss via a capacitor (0.47 to 1  $\mu$ F). This value regulates the absolute maximum rating of the REGC pin. Do not use this pin with voltage applied to it.
- Note 2. Must be 6.5 V or lower.
- **Note 3.** Do not exceed AVREF (+) + 0.3 V in case of A/D conversion target pin.

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter.

That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

- Remark 1. Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.
- Remark 2. AVREF (+): + side reference voltage of the A/D converter.
- Remark 3. Vss: Reference voltage

### 2.2 Oscillator Characteristics

## 2.2.1 X1, XT1 characteristics

 $(TA = -40 \text{ to } +85^{\circ}\text{C}, 1.6 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Resonator                                  | Resonator          | Conditions                                       | MIN. | TYP.   | MAX. | Unit |
|--------------------------------------------|--------------------|--------------------------------------------------|------|--------|------|------|
| X1 clock oscillation frequency (fx) Note   | Ceramic resonator/ | $2.7~\text{V} \leq \text{Vdd} \leq 5.5~\text{V}$ | 1.0  |        | 20.0 | MHz  |
|                                            | crystal resonator  | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                  | 1.0  |        | 16.0 |      |
|                                            |                    | 1.8 V ≤ V <sub>DD</sub> < 2.4 V                  | 1.0  |        | 8.0  |      |
|                                            |                    | 1.6 V ≤ V <sub>DD</sub> < 1.8 V                  | 1.0  |        | 4.0  |      |
| XT1 clock oscillation frequency (fxT) Note | Crystal resonator  |                                                  | 32   | 32.768 | 35   | kHz  |

Note Indicates only permissible oscillator frequency ranges. Refer to AC Characteristics for instruction execution time.

Request evaluation by the manufacturer of the oscillator circuit mounted on a board to check the oscillator characteristics.

Caution Since the CPU is started by the high-speed on-chip oscillator clock after a reset release, check the X1 clock oscillation stabilization time using the oscillation stabilization time counter status register (OSTC) by the user. Determine the oscillation stabilization time of the OSTC register and the oscillation stabilization time select register (OSTS) after sufficiently evaluating the oscillation stabilization time with the resonator to be used.

Remark When using the X1 oscillator and XT1 oscillator, refer to 5.4 System Clock Oscillator in the RL78/G14 User's Manual.

## 2.2.2 On-chip oscillator characteristics

 $(TA = -40 \text{ to } +85^{\circ}C, 1.6 \text{ V} \le \text{VDD} \le 5.5 \text{ V}, \text{Vss} = 0 \text{ V})$ 

| Oscillators                                                 | Parameters | C            | conditions                                       | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------------------------|------------|--------------|--------------------------------------------------|------|------|------|------|
| High-speed on-chip oscillator clock frequency<br>Notes 1, 2 | fı⊢        |              | 1                                                |      | 32   | MHz  |      |
| High-speed on-chip oscillator clock frequency               |            | -20 to +85°C | $1.8 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ | -1.0 |      | +1.0 | %    |
| accuracy                                                    |            |              | 1.6 V ≤ V <sub>DD</sub> < 1.8 V                  | -5.0 |      | +5.0 | %    |
|                                                             |            | -40 to -20°C | 1.8 V ≤ VDD < 5.5 V                              | -1.5 |      | +1.5 | %    |
|                                                             |            |              | 1.6 V ≤ V <sub>DD</sub> < 1.8 V                  | -5.5 |      | +5.5 | %    |
| Low-speed on-chip oscillator clock frequency                | fı∟        |              |                                                  |      | 15   |      | kHz  |
| Low-speed on-chip oscillator clock frequency accuracy       |            |              |                                                  | -15  |      | +15  | %    |

**Note 1.** High-speed on-chip oscillator frequency is selected with bits 0 to 4 of the option byte (000C2H) and bits 0 to 2 of the HOCODIV register.

Note 2. This only indicates the oscillator characteristics. Refer to AC Characteristics for instruction execution time.



## (5) During communication at same potential (simplified I<sup>2</sup>C mode)

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(2/2)

| Parameter                     | Symbol   | Conditions                                                                                                       | HS (high-speed main) mode |      | LS (low-speed m     | nain) | LV (low-voltage r<br>mode | Unit |    |
|-------------------------------|----------|------------------------------------------------------------------------------------------------------------------|---------------------------|------|---------------------|-------|---------------------------|------|----|
|                               |          |                                                                                                                  | MIN.                      | MAX. | MIN.                | MAX.  | MIN.                      | MAX. |    |
| Data setup time (reception)   | tsu: dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$                                               | 1/fmcK + 85 Note 2        |      | 1/fmck + 145 Note 2 |       | 1/fmck + 145 Note 2       |      | ns |
|                               |          | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                   | 1/fmck + 145 Note 2       |      | 1/fmck + 145 Note 2 |       | 1/fmck + 145 Note 2       |      | ns |
|                               |          | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 1/fmck + 230 Note 2       |      | 1/fmck + 230 Note 2 |       | 1/fmck + 230 Note 2       |      | ns |
|                               |          | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 1/fmck + 290 Note 2       |      | 1/fmck + 290 Note 2 |       | 1/fmck + 290 Note 2       |      | ns |
|                               |          | $1.6 \ V \leq EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$                                         | _                         |      | 1/fmck + 290 Note 2 |       | 1/fmck + 290 Note 2       |      | ns |
| Data hold time (transmission) | thd: dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 0                         | 305  | 0                   | 305   | 0                         | 305  | ns |
|                               |          | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ                   | 0                         | 355  | 0                   | 355   | 0                         | 355  | ns |
|                               |          | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$                                                   | 0                         | 405  | 0                   | 405   | 0                         | 405  | ns |
|                               |          | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$      | 0                         | 405  | 0                   | 405   | 0                         | 405  | ns |
|                               |          | $1.6 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$                                          | _                         |      | 0                   | 405   | 0                         | 405  | ns |

**Note 1.** The value must also be equal to or less than fmck/4.

Note 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H".

Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh).

(Remarks are listed on the next page.)

## (10) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                                                          | ٠. ٠ | speed main)<br>node | ,    | speed main)<br>node | ,    | oltage main)<br>node | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------------------|------|----------------------|------|
|                           |        |                                                                                                                                                                                                                                                                     | MIN. | MAX.                | MIN. | MAX.                | MIN. | MAX.                 | 1    |
| SCLr clock frequency      | fscL   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ \begin{aligned} 2.7 & \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} &= 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{aligned} $                  |      | 1000 Note 1         |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 100 \ pF, \ R_b = 2.8 \ k\Omega \end{aligned} $                                                                                                                |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                     |      | 400 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                            |      | 300 Note 1          |      | 300 Note 1          |      | 300 Note 1           | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{aligned} $                                                                                                           | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &2.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 4.0 \; \text{V}, \\ &2.3 \; \text{V} \leq \text{V}_{\text{b}} \leq 2.7 \; \text{V}, \\ &C_{\text{b}} = 50 \; \text{pF}, \; R_{\text{b}} = 2.7 \; \text{k}\Omega \end{aligned} $                    | 475  |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \; \text{V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \; \text{V}, \\ &2.7 \; \text{V} \leq \text{V}_{\text{b}} \leq 4.0 \; \text{V}, \\ &\text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 2.8 \; \text{k} \Omega \end{aligned} $ | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{Cb} = 100 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                         | 1150 |                     | 1550 |                     | 1550 |                      | ns   |
|                           |        | $\begin{split} 1.8 \ V &\leq EV_{DD0} < 3.3 \ V, \\ 1.6 \ V &\leq V_b \leq 2.0 \ V \ ^{Note \ 2}, \\ C_b &= 100 \ pF, \ R_b = 5.5 \ k\Omega \end{split}$                                                                                                            | 1550 |                     | 1550 |                     | 1550 |                      | ns   |
| Hold time when SCLr = "H" | thigh  | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                                                  | 245  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 50 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                      | 200  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ \begin{aligned} &4.0 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ &2.7 \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ &\text{Cb} = 100 \text{ pF}, \text{Rb} = 2.8 \text{ k}\Omega \end{aligned} $                                     | 675  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ \text{C}_{\text{b}} = 100 \text{ pF}, \text{R}_{\text{b}} = 2.7 \text{ k}\Omega $                                                     | 600  |                     | 610  |                     | 610  |                      | ns   |
|                           |        | $\begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DD0}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V} \text{ Note 2}, \\ &C_{\text{b}} = 100 \text{ pF}, \text{ Rb} = 5.5 \text{ k}\Omega \end{aligned}$                       | 610  |                     | 610  |                     | 610  |                      | ns   |

### (3) I<sup>2</sup>C fast mode plus

## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                               | Symbol   | Symbol Conditions                |                           |      | HS (high-speed main) mode |      | r-speed<br>mode | `    | -voltage<br>mode | Unit |
|-----------------------------------------|----------|----------------------------------|---------------------------|------|---------------------------|------|-----------------|------|------------------|------|
|                                         |          |                                  |                           | MIN. | MAX.                      | MIN. | MAX.            | MIN. | MAX.             |      |
| SCLA0 clock frequency                   | fscL     | Fast mode plus:<br>fclk ≥ 10 MHz | ·                         |      | 1000                      | _    |                 | _    | _                | kHz  |
| Setup time of restart condition         | tsu: sta | 2.7 V ≤ EVDD0 ≤ 5.               | 2.7 V ≤ EVDD0 ≤ 5.5 V     |      |                           | _    |                 | _    |                  | μs   |
| Hold time Note 1                        | thd: STA | 2.7 V ≤ EVDD0 ≤ 5.               | 2.7 V ≤ EVDD0 ≤ 5.5 V     |      |                           | _    |                 | _    |                  | μs   |
| Hold time when SCLA0 = "L"              | tLOW     | 2.7 V ≤ EV <sub>DD0</sub> ≤ 5.   | .5 V                      | 0.5  |                           | _    |                 | _    |                  | μs   |
| Hold time when SCLA0 = "H"              | tніgн    | 2.7 V ≤ EVDD0 ≤ 5.               | 5 V                       | 0.26 |                           |      | _               | _    | _                | μs   |
| Data setup time (reception)             | tsu: dat | 2.7 V ≤ EVDD0 ≤ 5.               | 5 V                       | 50   |                           | -    |                 | _    | _                | ns   |
| Data hold time (transmission)<br>Note 2 | thd: dat | 2.7 V ≤ EVDD0 ≤ 5.               | 2.7 V ≤ EVDD0 ≤ 5.5 V     |      | 0.45                      | _    |                 | _    | _                | μs   |
| Setup time of stop condition            | tsu: sto | 2.7 V ≤ EVDD0 ≤ 5.5 V            |                           | 0.26 |                           | -    | _               | _    | _                | μs   |
| Bus-free time                           | tBUF     | 2.7 V ≤ EVDD0 ≤ 5.               | V ≤ EVDD0 ≤ 5.5 V 0.5 — — |      | _                         |      | _               | μs   |                  |      |

- Note 1. The first clock pulse is generated after this period when the start/restart condition is detected.
- Note 2. The maximum value (MAX.) of thd: DAT is during normal transfer and a wait state is inserted in the ACK (acknowledge) timing.

Caution The values in the above table are applied even when bit 2 (PIOR02) in the peripheral I/O redirection register 0 (PIOR0) is 1. At this time, the pin characteristics (IOH1, IOL1, VOH1, VOL1) must satisfy the values in the redirect destination.

Note 3. The maximum value of  $C_b$  (communication line capacitance) and the value of  $R_b$  (communication line pull-up resistor) at that time in each mode are as follows. Fast mode plus:  $C_b = 120$  pF,  $R_b = 1.1$  k $\Omega$ 

#### **IICA** serial transfer timing



Remark n = 0, 1

(3) When reference voltage (+) = VDD (ADREFP1 = 0, ADREFP0 = 0), reference voltage (-) = Vss (ADREFM = 0), target pin: ANI0 to ANI14, ANI16 to ANI20, internal reference voltage, and temperature sensor output voltage

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V, Reference voltage (+) = VDD, Reference voltage (-) = Vss)

| Parameter                       | Symbol | Conditions                                                                               |                                                            | MIN.                    | TYP. | MAX.  | Unit |
|---------------------------------|--------|------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------|------|-------|------|
| Resolution                      | RES    |                                                                                          |                                                            | 8                       |      | 10    | bit  |
| Overall error Note 1            | AINL   | 10-bit resolution                                                                        | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                            |                         | 1.2  | ±7.0  | LSB  |
|                                 |        |                                                                                          | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |                         | 1.2  | ±10.5 | LSB  |
| Conversion time                 | tconv  | 10-bit resolution                                                                        | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 2.125                   |      | 39    | μs   |
|                                 |        | Target pin: ANI0 to ANI14, ANI16 to ANI20                                                | $2.7~V \leq V_{DD} \leq 5.5~V$                             | 3.1875                  |      | 39    | μs   |
|                                 |        |                                                                                          | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 17                      |      | 39    | μs   |
|                                 |        |                                                                                          | $1.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 57                      |      | 95    | μs   |
|                                 |        | Target pin: internal reference voltage, and                                              | $3.6 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      | 2.375                   |      | 39    | μs   |
|                                 |        |                                                                                          | $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        | 3.5625                  |      | 39    | μs   |
|                                 |        | (HS (high-speed main) mode)                                                              | $2.4~\text{V} \leq \text{V}_{\text{DD}} \leq 5.5~\text{V}$ | 17                      |      | 39    | μs   |
| Zero-scale error Notes 1, 2     | Ezs    | 10-bit resolution                                                                        | $1.8 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$      |                         |      | ±0.60 | %FSR |
|                                 |        |                                                                                          | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |                         |      | ±0.85 | %FSR |
| Full-scale error Notes 1, 2     | Ers    | 10-bit resolution                                                                        | 1.8 V ≤ V <sub>DD</sub> ≤ 5.5 V                            |                         |      | ±0.60 | %FSR |
|                                 |        |                                                                                          | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |                         |      | ±0.85 | %FSR |
| Integral linearity error Note 1 | ILE    | 10-bit resolution                                                                        | $1.8 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$        |                         |      | ±4.0  | LSB  |
|                                 |        |                                                                                          | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |                         |      | ±6.5  | LSB  |
| Differential linearity error    | DLE    | 10-bit resolution                                                                        | $1.8 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$         |                         |      | ±2.0  | LSB  |
| Note 1                          |        |                                                                                          | 1.6 V ≤ V <sub>DD</sub> ≤ 5.5 V Note 3                     |                         |      | ±2.5  | LSB  |
| Analog input voltage            | Vain   | ANI0 to ANI14                                                                            |                                                            | 0                       |      | VDD   | V    |
|                                 |        | ANI16 to ANI20                                                                           |                                                            | 0                       |      | EVDD0 | V    |
|                                 |        | Internal reference voltage<br>(2.4 V ≤ V <sub>DD</sub> ≤ 5.5 V, HS (high-speed main) n   | node)                                                      | V <sub>BGR</sub> Note 4 |      |       | V    |
|                                 |        | Temperature sensor output voltage (2.4 V $\leq$ VDD $\leq$ 5.5 V, HS (high-speed main) n | V <sub>TMPS25</sub> Note 4                                 |                         |      | V     |      |

**Note 1.** Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (% FSR) to the full-scale value.

**Note 3.** When the conversion time is set to 57  $\mu$ s (min.) and 95  $\mu$ s (max.).

Note 4. Refer to 2.6.2 Temperature sensor characteristics/internal reference voltage characteristic.

# (2) Flash ROM: 96 to 256 KB of 30- to 100-pin products (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter         | Symbol               |                                     |                          | Conditions                                                  |                      |                         | MIN. | TYP. | MAX. | Unit             |
|-------------------|----------------------|-------------------------------------|--------------------------|-------------------------------------------------------------|----------------------|-------------------------|------|------|------|------------------|
| Supply            | IDD1                 | Operat-                             | HS (high-speed main)     | fHOCO = 64 MHz,                                             | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.6  |      | mA               |
| current<br>Note 1 |                      | ing mode                            | mode Note 5              | fih = 32 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 2.6  |      |                  |
| Note 1            |                      |                                     |                          | fHOCO = 32 MHz,                                             | Basic                | V <sub>DD</sub> = 5.0 V |      | 2.3  |      |                  |
|                   |                      |                                     |                          | f <sub>IH</sub> = 32 MHz Note 3                             | operation            | V <sub>DD</sub> = 3.0 V |      | 2.3  |      |                  |
|                   |                      |                                     | HS (high-speed main)     | fHOCO = 64 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 5.4  | 10.9 | mA               |
|                   |                      |                                     | mode Note 5              | fih = 32 MHz Note 3                                         | operation            | V <sub>DD</sub> = 3.0 V |      | 5.4  | 10.9 |                  |
|                   |                      |                                     |                          | fHOCO = 32 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 5.0  | 10.3 |                  |
|                   |                      |                                     |                          | fih = 32 MHz Note 3 operation                               |                      | V <sub>DD</sub> = 3.0 V |      | 5.0  | 10.3 |                  |
|                   |                      |                                     |                          | fносо = 48 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 4.2  | 8.2  |                  |
|                   |                      |                                     |                          | f <sub>IH</sub> = 24 MHz Note 3                             | operation            | V <sub>DD</sub> = 3.0 V |      | 4.2  | 8.2  |                  |
|                   |                      |                                     |                          | fHOCO = 24 MHz,                                             | Normal               | V <sub>DD</sub> = 5.0 V |      | 4.0  | 7.8  |                  |
|                   |                      |                                     |                          | f <sub>IH</sub> = 24 MHz Note 3                             | operation            | V <sub>DD</sub> = 3.0 V |      | 4.0  | 7.8  |                  |
|                   |                      | fHOCO = 16 MHz,                     | Normal                   | V <sub>DD</sub> = 5.0 V                                     |                      | 3.0                     | 5.6  |      |      |                  |
|                   |                      | fih = 16 MHz Note 3                 | operation                | V <sub>DD</sub> = 3.0 V                                     |                      | 3.0                     | 5.6  |      |      |                  |
|                   | HS (high-speed main) | fmx = 20 MHz Note 2,<br>VDD = 5.0 V | Normal operation         | Square wave input                                           |                      | 3.4                     | 6.6  | mA   |      |                  |
|                   | mode Note 5          |                                     |                          | Resonator connection                                        |                      | 3.6                     | 6.7  |      |      |                  |
|                   |                      |                                     |                          | fmx = 20 MHz Note 2,<br>VDD = 3.0 V                         | Normal               | Square wave input       |      | 3.4  | 6.6  | -<br>-<br>-<br>- |
|                   |                      |                                     |                          |                                                             | operation            | Resonator connection    |      | 3.6  | 6.7  |                  |
|                   |                      |                                     |                          | f <sub>MX</sub> = 10 MHz Note 2,<br>V <sub>DD</sub> = 5.0 V | Normal               | Square wave input       |      | 2.1  | 3.9  |                  |
|                   |                      |                                     |                          |                                                             | operation            | Resonator connection    |      | 2.2  | 4.0  |                  |
|                   |                      |                                     |                          | f <sub>MX</sub> = 10 MHz Note 2,                            | Normal               | Square wave input       |      | 2.1  | 3.9  |                  |
|                   |                      |                                     |                          | V <sub>DD</sub> = 3.0 V                                     | operation            | Resonator connection    |      | 2.2  | 4.0  |                  |
|                   |                      |                                     | Subsystem clock          | fsuB = 32.768 kHz Note 4                                    | Normal               | Square wave input       |      | 4.9  | 7.1  | μΑ               |
|                   |                      |                                     | operation                | TA = -40°C                                                  | operation            | Resonator connection    |      | 4.9  | 7.1  |                  |
|                   |                      |                                     |                          | fsuB = 32.768 kHz Note 4                                    |                      | Square wave input       |      | 4.9  | 7.1  |                  |
|                   |                      |                                     |                          | T <sub>A</sub> = +25°C                                      | operation            | Resonator connection    |      | 4.9  | 7.1  |                  |
|                   |                      |                                     |                          | fsuB = 32.768 kHz Note 4                                    |                      | Square wave input       |      | 5.1  | 8.8  |                  |
|                   |                      |                                     |                          | T <sub>A</sub> = +50°C                                      | operation            | Resonator connection    |      | 5.1  | 8.8  | 1                |
|                   |                      |                                     | fsuB = 32.768 kHz Note 4 |                                                             | Square wave input    |                         | 5.5  | 10.5 | 1    |                  |
|                   |                      |                                     | T <sub>A</sub> = +70°C   | operation                                                   | Resonator connection |                         | 5.5  | 10.5 |      |                  |
|                   |                      |                                     | fsuB = 32.768 kHz Note 4 | Normal                                                      | Square wave input    |                         | 6.5  | 14.5 | 1    |                  |
|                   |                      |                                     | TA = +85°C               | operation                                                   | Resonator connection |                         | 6.5  | 14.5 |      |                  |
|                   |                      |                                     | fsuB = 32.768 kHz Note 4 | Normal                                                      | Square wave input    |                         | 13.0 | 58.0 | 1    |                  |
|                   |                      |                                     | T <sub>A</sub> = +105°C  | operation                                                   | Resonator connection |                         | 13.0 | 58.0 |      |                  |

(Notes and Remarks are listed on the next page.)







# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)

Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

## (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter                 | Symbol | Symbol Conditions                                                                                                                                                                                                                     | HS (high-speed main) mode |            | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------|------|
|                           |        |                                                                                                                                                                                                                                       | MIN.                      | MAX.       |      |
| SCLr clock frequency      | fscL   | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                    |                           | 400 Note 1 | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega \end{split}$            |                           | 400 Note 1 | kHz  |
|                           |        | $\begin{aligned} 4.0 & \text{V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 & \text{V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 100 \text{ pF, } R_b = 2.8 \text{ k}\Omega \end{aligned}$                                        |                           | 100 Note 1 | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ |                           | 100 Note 1 | kHz  |
|                           |        | $ 2.4 \text{ V} \leq \text{EVDDO} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 100 \text{ pF, } R_b = 5.5 \text{ k}\Omega $                                                                         |                           | 100 Note 1 | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ 4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                  | 1200                      |            | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                       | 1200                      |            | ns   |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                            | 4600                      |            | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                            | 4600                      |            | ns   |
|                           |        | $2.4 \text{ V} \leq \text{EVDDO} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 100 \text{ pF}, R_b = 5.5 \text{ k}\Omega$                                                                            | 4650                      |            | ns   |
| Hold time when SCLr = "H" | thigh  | $\begin{array}{l} 4.0 \; V \leq EV_{DDO} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                   | 620                       |            | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                         | 500                       |            | ns   |
|                           |        | $\begin{aligned} 4.0 & \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V}, \\ 2.7 & \text{ V} \leq \text{V}_{\text{b}} \leq 4.0 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF, Rb} = 2.8 \text{ k}\Omega \end{aligned}$            | 2700                      |            | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF},  R_{\text{b}} = 2.7 \text{ k}\Omega$                                         | 2400                      |            | ns   |
|                           |        | $2.4 \text{ V} \leq \text{EVDD0} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 100 \text{ pF, Rb} = 5.5 \text{ k}\Omega$                                                                             | 1830                      |            | ns   |

# 4.3 36-pin products

R5F104CAALA, R5F104CCALA, R5F104CDALA, R5F104CEALA, R5F104CFALA, R5F104CGALA R5F104CAGLA, R5F104CCGLA, R5F104CDGLA, R5F104CEGLA, R5F104CFGLA, R5F104CGGLA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023           |





© 2012 Renesas Electronics Corporation. All rights reserved.

## 4.8 64-pin products

R5F104LCAFA, R5F104LDAFA, R5F104LEAFA, R5F104LFAFA, R5F104LGAFA, R5F104LHAFA, R5F104LJAFA R5F104LCDFA, R5F104LDDFA, R5F104LEDFA, R5F104LFDFA, R5F104LGGFA, R5F104LHDFA, R5F104LJDFA R5F104LCGFA, R5F104LDGFA, R5F104LEGFA, R5F104LFGFA, R5F104LGGFA, R5F104LHGFA, R5F104LJGFA R5F104LKAFA, R5F104LLAFA R5F104LKGFA, R5F104LLGFA





© 2012 Renesas Electronics Corporation. All rights reserved.

R5F104MFAFA, R5F104MGAFA, R5F104MHAFA, R5F104MJAFA R5F104MFDFA, R5F104MGDFA, R5F104MHDFA, R5F104MJDFA R5F104MFGFA, R5F104MGGFA, R5F104MHGFA, R5F104MJGFA R5F104MKAFA, R5F104MLAFA R5F104MKGFA, R5F104MLGFA

| JEITA Package Code  | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|---------------------|--------------|----------------|-----------------|
| P-LQFP80-14x14-0.65 | PLQP0080JB-E | P80GC-65-UBT-2 | 0.69            |



y S



detail of lead end

| Referance | Dimension in Millimeters |       |       |  |
|-----------|--------------------------|-------|-------|--|
| Symbol    | Min                      | Nom   | Max   |  |
| D         | 13.80                    | 14.00 | 14.20 |  |
| Е         | 13.80                    | 14.00 | 14.20 |  |
| HD        | 17.00                    | 17.20 | 17.40 |  |
| HE        | 17.00                    | 17.20 | 17.40 |  |
| Α         |                          |       | 1.70  |  |
| A1        | A1 0.05                  |       | 0.20  |  |
| A2        | A2 1.35                  |       | 1.45  |  |
| A3        |                          | 0.25  |       |  |
| bp        | 0.26                     | 0.32  | 0.38  |  |
| С         | 0.10                     | 0.145 | 0.20  |  |
| L         |                          | 0.80  |       |  |
| Lp        | 0.736                    | 0.886 | 1.036 |  |
| L1        | 1.40                     | 1.60  | 1.80  |  |
| θ         | 0°                       | 3°    | 8°    |  |
| е         |                          | 0.65  |       |  |
| х         |                          |       | 0.13  |  |
| у         | _                        |       | 0.10  |  |
| ZD        | 0.825 —                  |       |       |  |
| ZE        |                          | 0.825 |       |  |
|           |                          |       |       |  |

© 2012 Renesas Electronics Corporation. All rights reserved.

| REVISION HISTORY | RL78/G14 Datasheet |
|------------------|--------------------|
|------------------|--------------------|

| Rev. Date |              |                                      | Description                                                                                                                   |  |  |
|-----------|--------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| Rev. Date | Page         | Summary                              |                                                                                                                               |  |  |
| 3.20      | Jan 05, 2015 | p.135, 137,<br>139, 141,<br>143, 145 | Modification of specifications in 3.3.2 Supply current characteristics                                                        |  |  |
|           |              | p.197                                | Modification of part number in 4.7 52-pin products                                                                            |  |  |
| 3.30      | Aug 12, 2016 | p.143, 145                           | Addition of maximum values in (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products of 3.3.2 Supply current characteristics |  |  |

SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan.

Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc.

All trademarks and registered trademarks are the property of their respective owners.

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein
- 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on

"Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc.

Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics.

- 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics
- 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### **SALES OFFICES**

## Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited

Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333
Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Treireads Electronics from Knotig Limited
Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300

1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141

© 2016 Renesas Electronics Corporation. All rights reserved.