Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | etails<br>oduct Status | Active | |-------------------------|---------------------------------------------------------------------------------| | | | | re Processor | RL78 | | re Size | 16-Bit | | eed | 32MHz | | nnectivity | CSI, I <sup>2</sup> C, LINbus, UART/USART | | ripherals | DMA, LVD, POR, PWM, WDT | | mber of I/O | 82 | | ogram Memory Size | 96KB (96K x 8) | | ogram Memory Type | FLASH | | PROM Size | 8K x 8 | | M Size | 12K x 8 | | tage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V | | a Converters | A/D 20x8/10b; D/A 2x8b | | cillator Type | Internal | | erating Temperature | -40°C ~ 85°C (TA) | | ounting Type | Surface Mount | | ckage / Case | 100-LQFP | | pplier Device Package | 100-LQFP (14x14) | | chase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104pfafb-30 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong # 1.2 Ordering Information Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14 (1/5) | | | | (1/3) | |--------------|--------------------------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------| | Pin<br>count | Package | Fields of<br>Application<br>Note | Ordering Part Number | | 30 pins | 30-pin plastic LSSOP<br>(7.62 mm (300), 0.65 mm pitch) | Α | R5F104AAASP#V0, R5F104ACASP#V0, R5F104ADASP#V0, R5F104AEASP#V0, R5F104AFASP#V0, R5F104AGASP#V0 | | | | | R5F104AAASP#X0, R5F104ACASP#X0, R5F104ADASP#X0, R5F104AEASP#X0, R5F104AFASP#X0, R5F104AGASP#X0 | | | | D | R5F104AADSP#V0, R5F104ACDSP#V0, R5F104ADDSP#V0, R5F104AEDSP#V0, R5F104AFDSP#V0, R5F104AGDSP#V0 | | | | | R5F104AADSP#X0, R5F104ACDSP#X0, R5F104ADDSP#X0, R5F104AEDSP#X0, R5F104AFDSP#X0, R5F104AGDSP#X0 | | | | G | R5F104AAGSP#V0, R5F104ACGSP#V0, R5F104ADGSP#V0, R5F104AEGSP#V0, R5F104AFGSP#V0, R5F104AGGSP#V0 | | | | | R5F104AAGSP#X0, R5F104ACGSP#X0, R5F104ADGSP#X0, R5F104AEGSP#X0, R5F104AFGSP#X0, R5F104AGGSP#X0 | | 32 pins | 32-pin plastic HWQFN<br>(5 × 5 mm, 0.5 mm pitch) | А | R5F104BAANA#U0, R5F104BCANA#U0, R5F104BDANA#U0, R5F104BEANA#U0, R5F104BFANA#U0, R5F104BGANA#U0 | | | | | R5F104BAANA#W0, R5F104BCANA#W0, R5F104BDANA#W0, R5F104BEANA#W0, R5F104BFANA#W0, R5F104BGANA#W0 | | | | D | R5F104BADNA#U0, R5F104BCDNA#U0, R5F104BDDNA#U0, R5F104BEDNA#U0, R5F104BFDNA#U0, R5F104BGDNA#U0 | | | | | R5F104BADNA#W0, R5F104BCDNA#W0, R5F104BDDNA#W0, R5F104BEDNA#W0, R5F104BFDNA#W0, R5F104BGDNA#W0 | | | | G | R5F104BAGNA#U0, R5F104BCGNA#U0, R5F104BDGNA#U0, R5F104BEGNA#U0, R5F104BFGNA#U0, R5F104BGGNA#U0 | | | | | R5F104BAGNA#W0, R5F104BCGNA#W0, R5F104BDGNA#W0, R5F104BEGNA#W0, R5F104BFGNA#W0, R5F104BGGNA#W0 | | | 32-pin plastic LQFP (7 × 7, 0.8 mm pitch) | А | R5F104BAAFP#V0, R5F104BCAFP#V0, R5F104BDAFP#V0, R5F104BEAFP#V0, R5F104BFAFP#V0, R5F104BGAFP#V0 | | | | | R5F104BAAFP#X0, R5F104BCAFP#X0, R5F104BDAFP#X0, R5F104BEAFP#X0, R5F104BFAFP#X0, R5F104BGAFP#X0 | | | | D | R5F104BADFP#V0, R5F104BCDFP#V0, R5F104BDDFP#V0, R5F104BEDFP#V0, R5F104BFDFP#V0, R5F104BGDFP#V0 | | | | | R5F104BADFP#X0, R5F104BCDFP#X0, R5F104BDDFP#X0, R5F104BEDFP#X0, R5F104BFDFP#X0, R5F104BGDFP#X0 | | | | G | R5F104BAGFP#V0, R5F104BCGFP#V0, R5F104BDGFP#V0, R5F104BEGFP#V0, R5F104BFGFP#V0, R5F104BGGFP#V0 | | | | | R5F104BAGFP#X0, R5F104BCGFP#X0, R5F104BDGFP#X0, R5F104BEGFP#X0, R5F104BFGFP#X0, R5F104BGGFP#X0 | | 36 pins | 36-pin plastic WFLGA<br>(4 × 4 mm, 0.5 mm pitch) | А | R5F104CAALA#U0, R5F104CCALA#U0, R5F104CDALA#U0, R5F104CEALA#U0, R5F104CFALA#U0, R5F104CGALA#U0 | | | | | R5F104CAALA#W0, R5F104CCALA#W0, R5F104CDALA#W0, R5F104CEALA#W0, R5F104CFALA#W0, R5F104CGALA#W0 | | | | G | R5F104CAGLA#U0, R5F104CCGLA#U0, R5F104CDGLA#U0, R5F104CEGLA#U0, R5F104CFGLA#U0, R5F104CGGLA#U0 | | | | | R5F104CAGLA#W0, R5F104CCGLA#W0, R5F104CDGLA#W0, R5F104CEGLA#W0, R5F104CFGLA#W0, R5F104CGGLA#W0 | Note For the fields of application, refer to Figure 1 - 1 Part Number, Memory Size, and Package of RL78/G14. Caution The ordering part numbers represent the numbers at the time of publication. For the latest ordering part numbers, refer to the target product page of the Renesas Electronics website. - Note 1. Mounted on the 96 KB or more code flash memory products. - **Note 2.** Mounted on the 384 KB or more code flash memory products. - Caution Connect the REGC pin to Vss pin via a capacitor (0.47 to 1 $\mu$ F). - Remark 1. For pin identification, see 1.4 Pin Identification. - Remark 2. Functions in parentheses in the above figure can be assigned via settings in the peripheral I/O redirection register 0, 1 (PIOR0, 1). - Remark 3. It is recommended to connect an exposed die pad to Vss. # 1.5.4 40-pin products **Note** Mounted on the 96 KB or more code flash memory products. (2/2) | | | 30-pin | 32-pin | 36-pin | 40-pin | | | | | |----------------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|--|--|--|--| | ltem | | R5F104Ax<br>(x = A, C to E) | R5F104Bx<br>(x = A, C to E) | R5F104Cx<br>(x = A, C to E) | R5F104Ex<br>(x = A, C to E) | | | | | | Clock output/buzzer output | | 2 | 2 | 2 | 2 | | | | | | | | <ul> <li>2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fMA [40-pin products]</li> <li>2.44 kHz, 4.88 kHz, 9.7 (Main system clock: fMA 256 Hz, 512 Hz, 1.024</li> </ul> | [30-pin, 32-pin, 36-pin products] • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fMAIN = 20 MHz operation) [40-pin products] • 2.44 kHz, 4.88 kHz, 9.76 kHz, 1.25 MHz, 2.5 MHz, 5 MHz, 10 MHz (Main system clock: fMAIN = 20 MHz operation) • 256 Hz, 512 Hz, 1.024 kHz, 2.048 kHz, 4.096 kHz, 8.192 kHz, 16.384 kHz, 32.768 kHz (Subsystem clock: fSUB = 32.768 kHz operation) | | | | | | | | 8/10-bit resolution A | /D converter | 8 channels | 8 channels | 8 channels | 9 channels | | | | | | Serial interface | | <ul> <li>CSI: 1 channel/UART (I</li> <li>CSI: 1 channel/UART: 1</li> <li>CSI: 1 channel/UART: 1</li> <li>[36-pin, 40-pin products]</li> <li>CSI: 1 channel/UART (I</li> </ul> | <ul> <li>CSI: 1 channel/UART (UART supporting LIN-bus): 1 channel/simplified I<sup>2</sup>C: 1 channel</li> <li>CSI: 1 channel/UART: 1 channel/simplified I<sup>2</sup>C: 1 channel</li> </ul> | | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | 1 channel | 1 channel | | | | | | Data transfer contro | ller (DTC) | 28 sources | | l | 29 sources | | | | | | Event link controller | (ELC) | Event input: 19 Event trigger output: 7 | | | | | | | | | Vectored interrupt | Internal | 24 | 24 | 24 | 24 | | | | | | sources | External | 6 | 6 | 6 | 7 | | | | | | Key interrupt | • | _ | _ | _ | 4 | | | | | | Reset | | <ul> <li>Internal reset by power</li> <li>Internal reset by voltage</li> <li>Internal reset by illegal</li> <li>Internal reset by RAM p</li> </ul> | Reset by RESET pin Internal reset by watchdog timer Internal reset by power-on-reset Internal reset by voltage detector Internal reset by illegal instruction execution Note Internal reset by RAM parity error Internal reset by illegal-memory access | | | | | | | | Power-on-reset circuit | | <ul> <li>Power-on-reset: 1.51 ±0.04 V (TA = -40 to +85°C) <ul> <li>1.51 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> <li>Power-down-reset: 1.50 ±0.04 V (TA = -40 to +85°C) <ul> <li>1.50 ±0.06 V (TA = -40 to +105°C)</li> </ul> </li> </ul> | | | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | | | On-chip debug func | tion | Provided | Provided | | | | | | | | Power supply voltag | je | , | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> = -40 to +85°C)<br>V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> = -40 to +105°C) | | | | | | | | Operating ambient t | emperature | · · | T <sub>A</sub> = -40 to +85°C (A: Consumer applications, D: Industrial applications), T <sub>A</sub> = -40 to +105°C (G: Industrial applications) | | | | | | | $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ Reset by the illegal instruction execution not is issued by emulation with the in-circuit emulator or on-chip debug emulator. (2/2) | | | | | | (2/2) | | | | |------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------------------------|--------------------------------------|--|--|--| | | | 44-pin | 48-pin | 52-pin | 64-pin | | | | | 1 | tem | R5F104Fx | R5F104Gx | R5F104Jx | R5F104Lx | | | | | | | (x = A, C to E) | (x = A, C to E) | (x = C to E) | (x = C to E) | | | | | Clock output/buzz | zer output | 2 | 2 | 2 | 2 | | | | | | | • 2.44 kHz, 4.88 kHz, | 9.76 kHz, 1.25 MHz, 2.5 | 5 MHz, 5 MHz, 10 MHz | : | | | | | | | (Main system clock: | fmain = 20 MHz operation | on) | | | | | | | | | 24 kHz, 2.048 kHz, 4.09 | | 384 kHz, 32.768 kHz | | | | | | | (Subsystem clock: fs | :uв = 32.768 kHz operat | tion) | 1 | | | | | 8/10-bit resolution | n A/D converter | 10 channels | 10 channels | 12 channels | 12 channels | | | | | Serial interface | | [44-pin products] | | | _ | | | | | | | | T (UART supporting LIN | | ified I <sup>2</sup> C: 1 channel | | | | | | | | T: 1 channel/simplified I | | | | | | | | | | RT: 1 channel/simplified | I <sup>2</sup> C: 2 channels | | | | | | | | [48-pin, 52-pin product | - | NI buo). 1 obsersal/simm | olified 120, 0 sharped | | | | | | | | RT (UART supporting LI<br>T: 1 channel/simplified I | | illed 140: 2 channels | | | | | | | | r: 1 channel/simplified i | | | | | | | | | [64-pin products] | хт. т спаппелзипринес | I-O. Z GIAIIIEIS | | | | | | | | | RT (UART supporting LI | N-bus): 1 channel/simr | olified I <sup>2</sup> C: 2 channels | | | | | | | | RT: 1 channel/simplified | | | | | | | | | CSI: 2 channels/UART: 1 channel/simplified I <sup>2</sup> C: 2 channels | | | | | | | | | I <sup>2</sup> C bus | 1 channel | 1 channel | 1 channel | 1 channel | | | | | Data transfer con | troller (DTC) | 29 sources | 30 sources | <u>L</u> | 31 sources | | | | | Event link control | ler (ELC) | Event input: 20 | | | | | | | | | | Event trigger output: 7 | | | | | | | | Vectored inter- | Internal | 24 | 24 | 24 | 24 | | | | | rupt sources | External | 7 | 10 | 12 | 13 | | | | | Key interrupt | | 4 | 6 | 8 | 8 | | | | | Reset | | Reset by RESET pin | | 1 | • | | | | | | | Internal reset by water | | | | | | | | | | Internal reset by pow | er-on-reset | | | | | | | | | Internal reset by volta | ~ | | | | | | | | | | al instruction execution | Note | | | | | | | | Internal reset by RAM parity error | | | | | | | | | <del></del> | Internal reset by illeg | | | | | | | | Power-on-reset circuit | | | 1.51 ±0.04 V (TA = -40<br>1.51 ±0.06 V (TA = -40 | | | | | | | | | | • | • | | | | | | | | • Power-down-reset: 1.50 ±0.04 V (T <sub>A</sub> = -40 to +85°C)<br>1.50 ±0.06 V (T <sub>A</sub> = -40 to +105°C) | | | | | | | | Voltage detector | | 1.63 V to 4.06 V (14 stages) | | | | | | | | On-chip debug fu | nction | Provided | | | | | | | | Power supply vol | | V <sub>DD</sub> = 1.6 to 5.5 V (T <sub>A</sub> | = -40 to +85°C) | | | | | | | | 5 | V <sub>DD</sub> = 2.4 to 5.5 V (T <sub>A</sub> | , | | | | | | | Operating ambier | nt temperature | T <sub>A</sub> = -40 to +85°C (A: | Consumer applications | , D: Industrial application | ons), | | | | | , 3: | , | | : Industrial applications | | ,, | | | | | | | 1 | | • | | | | | $\textbf{Note} \qquad \quad \text{The illegal instruction is generated when instruction code FFH is executed.}$ Reset by the illegal instruction execution is not issued by emulation with the in-circuit emulator or on-chip debug emulator. Note The flash library uses RAM in self-programming and rewriting of the data flash memory. The target products and start address of the RAM areas used by the flash library are shown below. R5F104xJ (x = F, G, J, L, M, P): Start address F9F00H For the RAM areas used by the flash library, see **Self RAM list of Flash Self-Programming Library for RL78 Family (R20UT2944)**. - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. During HALT instruction execution by flash memory. - Note 3. When high-speed on-chip oscillator and subsystem clock are stopped. - Note 4. When high-speed system clock and subsystem clock are stopped. - Note 5. When high-speed on-chip oscillator and high-speed system clock are stopped. When RTCLPC = 1 and setting ultra-low current consumption (AMPHS1 = 1). The current flowing into the RTC is included. However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 6. Not including the current flowing into the RTC, 12-bit interval timer, and watchdog timer. - Note 7. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V@1 MHz}$ to 16 MHz LS (low-speed main) mode: 1.8 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 8 MHz LV (low-voltage main) mode: 1.6 V $\leq$ VDD $\leq$ 5.5 V@1 MHz to 4 MHz - Note 8. Regarding the value for current to operate the subsystem clock in STOP mode, refer to that in HALT mode. - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHOCO: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation and STOP mode, temperature condition of the TYP. value is TA = 25°C ## **AC Timing Test Points** #### External System Clock Timing ## TI/TO Timing TRDIOA0, TRDIOA1, TRDIOB0, TRDIOB1, TRDIOCO, TRDIOC1, TRDIODO, TRDIOD1, TRGIOA, TRGIOB ## UART mode connection diagram (during communication at same potential) #### UART mode bit width (during communication at same potential) (reference) **Remark 1.** q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14) Remark 2. fmck: Serial array unit operation clock frequency (Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13)) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (during communication at same potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) **Remark 1.** p: CSI number (p = 00, 01, 10, 11, 20, 21, 30, 31) Remark 2. m: Unit number, n: Channel number (mn = 00 to 03, 10 to 13) ## (5) During communication at same potential (simplified I<sup>2</sup>C mode) ## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) | Parameter | Parameter Symbol Conditions HS (high-speed mode | | . , | LS (low-speed main) mode | | LV (low-voltage main)<br>mode | | Unit | | |------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------------|------|-------------------------------|------|------------|-----| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | SCLr clock frequency | fscL | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | | 1000 Note 1 | | 400 Note 1 | | 400 Note 1 | kHz | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | | 400 Note 1 | | 400 Note 1 | | 400 Note 1 | kHz | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | | 300 Note 1 | | 300 Note 1 | | 300 Note 1 | kHz | | | | $1.7 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$ | | 250 Note 1 | | 250 Note 1 | | 250 Note 1 | kHz | | | | $\label{eq:local_local_local_local} \begin{split} 1.6 \ V & \leq EV_{\text{DD0}} < 1.8 \ V, \\ C_{\text{b}} & = 100 \ \text{pF}, \ R_{\text{b}} = 5 \ \text{k}\Omega \end{split}$ | | _ | | 250 Note 1 | | 250 Note 1 | kHz | | Hold time<br>when SCLr = "L" | tLOW | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF, Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | $\label{eq:local_local_local_local} \begin{split} 1.8 \ V & \leq EV_{DD0} < 2.7 \ V, \\ C_b & = 100 \ pF, \ R_b = 5 \ k\Omega \end{split}$ | 1550 | | 1550 | | 1550 | | ns | | | | $\begin{array}{c} 1.7 \; \text{V} \leq \text{EV}_{\text{DD0}} < 1.8 \; \text{V}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5 \; \text{k}\Omega \end{array}$ | 1850 | | 1850 | | 1850 | | ns | | | | $\begin{array}{l} 1.6 \; \text{V} \leq \text{EV}_{\text{DD0}} < 1.8 \; \text{V}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5 \; \text{k}\Omega \end{array}$ | _ | | 1850 | | 1850 | | ns | | Hold time<br>when SCLr = "H" | thigh | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 50 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega$ | 475 | | 1150 | | 1150 | | ns | | | | $1.8 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_{\text{b}} = 100 \text{ pF, Rb} = 3 \text{ k}\Omega$ | 1150 | | 1150 | | 1150 | | ns | | | | $\begin{array}{l} 1.8 \; \text{V} \leq \text{EV}_{\text{DD0}} < 2.7 \; \text{V}, \\ \text{C}_{\text{b}} = 100 \; \text{pF}, \; \text{R}_{\text{b}} = 5 \; \text{k}\Omega \end{array}$ | 1550 | | 1550 | | 1550 | | ns | | | | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1850 | | 1850 | | 1850 | | ns | | | | $1.6~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | _ | | 1850 | | 1850 | | ns | (Notes and Caution are listed on the next page, and Remarks are listed on the page after the next page.) #### (5) During communication at same potential (simplified I<sup>2</sup>C mode) ## (TA = -40 to +85°C, 1.6 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V) (2/2) | Parameter | Symbol | Conditions | HS (high-speed main)<br>mode | | LS (low-speed main) mode | | LV (low-voltage main) mode | | Unit | |-------------------------------|----------|------------------------------------------------------------------------------------------------------------------|------------------------------|------|--------------------------|------|----------------------------|------|------| | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | Data setup time (reception) | tsu: dat | $2.7~V \leq EV_{DD0} \leq 5.5~V,$ $C_b = 50~pF,~R_b = 2.7~k\Omega$ | 1/fmcK + 85 Note 2 | | 1/fmck + 145 Note 2 | | 1/fmck + 145 Note 2 | | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | 1/fmck + 145 Note 2 | | 1/fmck + 145 Note 2 | | 1/fmck + 145 Note 2 | | ns | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1/fmck + 230 Note 2 | | 1/fmck + 230 Note 2 | | 1/fmck + 230 Note 2 | | ns | | | | $1.7~V \leq EV_{DD0} < 1.8~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 1/fmck + 290 Note 2 | | 1/fmck + 290 Note 2 | | 1/fmck + 290 Note 2 | | ns | | | | $1.6 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$ | _ | | 1/fmck + 290 Note 2 | | 1/fmck + 290 Note 2 | | ns | | Data hold time (transmission) | thd: dat | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} \leq 5.5 \text{ V},$ $C_b = 50 \text{ pF}, R_b = 2.7 \text{ k}\Omega$ | 0 | 305 | 0 | 305 | 0 | 305 | ns | | | | 1.8 V $\leq$ EV <sub>DD0</sub> $\leq$ 5.5 V,<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 kΩ | 0 | 355 | 0 | 355 | 0 | 355 | ns | | | | $1.8~V \leq EV_{DD0} < 2.7~V,$ $C_b = 100~pF,~R_b = 5~k\Omega$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | | | | $1.7 \text{ V} \le \text{EV}_{\text{DD0}} < 1.8 \text{ V},$ $C_b = 100 \text{ pF}, R_b = 5 \text{ k}\Omega$ | 0 | 405 | 0 | 405 | 0 | 405 | ns | | | | $1.6 \ V \le EV_{DD0} < 1.8 \ V,$ $C_b = 100 \ pF, \ R_b = 5 \ k\Omega$ | _ | | 0 | 405 | 0 | 405 | ns | Note 1. The value must also be equal to or less than fmck/4. Note 2. Set the fMCK value to keep the hold time of SCLr = "L" and SCLr = "H". Caution Select the normal input buffer and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SDAr pin and the normal output mode for the SCLr pin by using port input mode register g (PIMg) and port output mode register h (POMh). (Remarks are listed on the next page.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.) # CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.) Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14) Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential. Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function. #### **Absolute Maximum Ratings** (2/2) | Parameter | Symbols | | Conditions | Ratings | Unit | |----------------------|---------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Output current, high | Іон1 | Per pin | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | -40 | mA | | | | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145 | -70 | mA | | | | -170 mA | P05, P06, P10 to P17, P30, P31, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147 | -100 | mA | | | Іон2 | Per pin | P20 to P27, P150 to P156 | -0.5 | mA | | | | Total of all pins | | -2 | mA | | Output current, low | lOL1 | Per pin | P00 to P06, P10 to P17, P30, P31, P40 to P47, P50 to P57, P64 to P67, P70 to P77, P80 to P87, P100 to P102, P110, P111, P120, P130, P140 to P147 | 40 | mA | | | | Total of all pins | P00 to P04, P40 to P47, P102, P120, P130, P140 to P145 | 70 | mA | | | | 170 mA | P05, P06, P10 to P17, P30, P31, P50 to P57, P60 to P67, P70 to P77, P80 to P87, P100, P101, P110, P111, P146, P147 | 100 | mA | | | IOL2 | Per pin | P20 to P27, P150 to P156 | 1 | mA | | | | Total of all pins | | 5 | mA | | Operating ambient | TA | In normal c | pperation mode | -40 to +105 | °C | | temperature | | In flash me | mory programming mode | | | | Storage temperature | Tstg | | | -65 to +150 | °C | Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded. **Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins. - Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite. - Note 2. When high-speed on-chip oscillator and subsystem clock are stopped. - **Note 3.** When high-speed system clock and subsystem clock are stopped. - Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer. - Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below. HS (high-speed main) mode: $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz}$ to 32 MHz $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$ to 16 MHz - Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency) - Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.) Remark 3. fH: High-speed on-chip oscillator clock frequency (32 MHz max.) - Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency) - Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C #### (2) Interrupt & Reset Mode (TA = -40 to +105°C, VPDR $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V) | Parameter | Symbol | Cond | MIN. | TYP. | MAX. | Unit | | |-------------------|--------|-----------------------------------|--------------------------------------------------|------|------|------|---| | Voltage detection | VLVDD0 | VPOC2, VPOC1, VPOC0 = 0, 1, 1, fa | Illing reset voltage | 2.64 | 2.75 | 2.86 | V | | threshold | VLVDD1 | LVIS1, LVIS0 = 1, 0 | LVIS1, LVIS0 = 1, 0 Rising release reset voltage | | 2.92 | 3.03 | V | | | | | Falling interrupt voltage | 2.75 | 2.86 | 2.97 | V | | | VLVDD2 | LVIS1, LVIS0 = 0, 1 | Rising release reset voltage | 2.90 | 3.02 | 3.14 | V | | | | | Falling interrupt voltage | 2.85 | 2.96 | 3.07 | V | | | VLVDD3 | LVIS1, LVIS0 = 0, 0 | Rising release reset voltage | 3.90 | 4.06 | 4.22 | V | | | | | Falling interrupt voltage | 3.83 | 3.98 | 4.13 | V | # 3.6.7 Power supply voltage rising slope characteristics #### $(TA = -40 \text{ to } +105^{\circ}\text{C}, \text{ Vss} = 0 \text{ V})$ | Parameter | Symbol | Conditions | MIN. | TYP. | MAX. | Unit | |-----------------------------------|--------|------------|------|------|------|------| | Power supply voltage rising slope | SVDD | | | | 54 | V/ms | Caution Make sure to keep the internal reset state by the LVD circuit or an external reset until VDD reaches the operating voltage range shown in 3.4 AC Characteristics. # 4.3 36-pin products R5F104CAALA, R5F104CCALA, R5F104CDALA, R5F104CEALA, R5F104CFALA, R5F104CGALA R5F104CAGLA, R5F104CCGLA, R5F104CDGLA, R5F104CEGLA, R5F104CFGLA, R5F104CGGLA | JEITA Package Code | RENESAS Code | Previous Code | MASS (TYP.) [g] | |--------------------|--------------|----------------|-----------------| | P-WFLGA36-4x4-0.50 | PWLG0036KA-A | P36FC-50-AA4-2 | 0.023 | © 2012 Renesas Electronics Corporation. All rights reserved. | REVISION HISTORY | RL78/G14 Datasheet | |------------------|--------------------| |------------------|--------------------| | Pov | Rev. Date Page | | Description | |------|----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Nev. | | | Summary | | 3.20 | Jan 05, 2015 | p.135, 137,<br>139, 141,<br>143, 145 | Modification of specifications in 3.3.2 Supply current characteristics | | | | p.197 | Modification of part number in 4.7 52-pin products | | 3.30 | Aug 12, 2016 | p.143, 145 | Addition of maximum values in (3) Flash ROM: 384 to 512 KB of 48- to 100-pin products of 3.3.2 Supply current characteristics | SuperFlash is a registered trademark of Silicon Storage Technology, Inc. in several countries including the United States and Japan. Caution: This product uses SuperFlash® technology licensed from Silicon Storage Technology, Inc. All trademarks and registered trademarks are the property of their respective owners. #### Notice - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information - 2. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein - 3. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or - 4. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from such alteration, modification, copy or otherwise misappropriation of Renesas Electronics product. - 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The recommended applications for each Renesas Electronics product depends on "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; and safety equipment etc. Renesas Electronics products are neither intended nor authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems, surgical implantations etc.), or may cause serious property damages (nuclear reactor control systems, military equipment etc.). You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application for which it is not intended. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for which the product is not intended by Renesas Electronics. - 6. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges - 7. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, lease evaluate the safety of the final products or systems manufactured by you - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You should not use Renesas Electronics products or technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. When exporting the Renesas Electronics products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, who distributes, disposes of, or otherwise places the product with a third party, to notify such third party in advance of the contents and conditions set forth in this document, Renesas Electronics assumes no responsibility for any losses incurred by you or third parties as a result of unauthorized use of Renesas Electronics - 11. This document may not be reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries - (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries. - (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics #### **SALES OFFICES** #### Renesas Electronics Corporation http://www.renesas.com Refer to "http://www.renesas.com/" for the latest and detailed information. Renesas Electronics America Inc. 2801 Scott Boulevard Santa Clara, CA 95050-2549, U.S.A. Tel: +1-408-588-6000, Fax: +1-408-588-6130 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, German Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709, Quantum Plaza. No.27 ZhiChunLu Haidian District, Beijing 100191, P.R.China Tel: +88-10-8235-1155, Fax: +88-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, P. R. China 200333 Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Treireads Electronics from Knotig Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyllux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B. Menara Amcorp, Amco Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL II Stage, Indiranagar, Bangalore, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 12F., 234 Teheran-ro, Gangnam-Gu, Seoul, 135-080, Korea Tel: +82-2-558-3737, Fax: +82-2-558-5141