

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Discontinued at Digi-Key                                                        |
| Core Processor             | RL78                                                                            |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 32MHz                                                                           |
| Connectivity               | CSI, I <sup>2</sup> C, LINbus, UART/USART                                       |
| Peripherals                | DMA, LVD, POR, PWM, WDT                                                         |
| Number of I/O              | 82                                                                              |
| Program Memory Size        | 192KB (192K x 8)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 8K x 8                                                                          |
| RAM Size                   | 20K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 1.6V ~ 5.5V                                                                     |
| Data Converters            | A/D 20x8/10b; D/A 2x8b                                                          |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 100-LQFP                                                                        |
| Supplier Device Package    | 100-LQFP (14x20)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f104phafa-v0 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

RL78/G14 1. OUTLINE

# 1.5.6 **48-pin products**



**Note** Mounted on the 96 KB or more code flash memory products.

RL78/G14 1. OUTLINE

# 1.5.9 80-pin products



RL78/G14 1. OUTLINE

[44-pin, 48-pin, 52-pin, 64-pin products (code flash memory 16 KB to 64 KB)]

Caution This outline describes the functions at the time when Peripheral I/O redirection register 0, 1 (PIOR0, 1) are set to 00H.

(1/2)

|                   |                                           |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                  | (1/2           |  |  |  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------|--|--|--|
|                   |                                           | 44-pin                                                                                                                                                                                                                                                                                                                                                                                             | 48-pin                                                                                                                    | 52-pin                                                           | 64-pin         |  |  |  |
|                   | Item                                      | R5F104Fx                                                                                                                                                                                                                                                                                                                                                                                           | R5F104Gx                                                                                                                  | R5F104Jx                                                         | R5F104Lx       |  |  |  |
|                   |                                           | (x = A, C  to  E)                                                                                                                                                                                                                                                                                                                                                                                  | (x = A, C  to  E)                                                                                                         | (x = C  to  E)                                                   | (x = C to E)   |  |  |  |
| Code flash me     | mory (KB)                                 | 16 to 64                                                                                                                                                                                                                                                                                                                                                                                           | 16 to 64                                                                                                                  | 32 to 64                                                         | 32 to 64       |  |  |  |
| Data flash men    | nory (KB)                                 | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4              |  |  |  |
| RAM (KB)          |                                           | 2.5 to 5.5 Note                                                                                                                                                                                                                                                                                                                                                                                    | 2.5 to 5.5 Note                                                                                                           | 4 to 5.5 Note                                                    | 4 to 5.5 Note  |  |  |  |
| Address space     |                                           | 1 MB                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                           |                                                                  |                |  |  |  |
| Main system clock | High-speed system clock                   | HS (high-speed main)<br>HS (high-speed main)<br>LS (low-speed main) n                                                                                                                                                                                                                                                                                                                              | scillation, external main<br>mode: 1 to 20 MHz (V<br>mode: 1 to 16 MHz (V<br>node: 1 to 8 MHz (VD<br>mode: 1 to 4 MHz (VD | DD = 2.7 to 5.5 V),<br>DD = 2.4 to 5.5 V),<br>D = 1.8 to 5.5 V), | (CLK)          |  |  |  |
|                   | High-speed on-chip oscillator clock (fін) |                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                           |                                                                  |                |  |  |  |
| Subsystem clo     | ck                                        | XT1 (crystal) oscillation                                                                                                                                                                                                                                                                                                                                                                          | n, external subsystem o                                                                                                   | lock input (EXCLKS) 3                                            | 2.768 kHz      |  |  |  |
| Low-speed on-     | chip oscillator clock                     | 15 kHz (TYP.): VDD = 1                                                                                                                                                                                                                                                                                                                                                                             | I.6 to 5.5 V                                                                                                              |                                                                  |                |  |  |  |
| General-purpos    | se register                               | 8 bits × 32 registers (8                                                                                                                                                                                                                                                                                                                                                                           | bits × 8 registers × 4 ba                                                                                                 | inks)                                                            |                |  |  |  |
| Minimum instru    | uction execution time                     | 0.03125 μs (High-spee                                                                                                                                                                                                                                                                                                                                                                              | ed on-chip oscillator clo                                                                                                 | ck: fін = 32 MHz operat                                          | ion)           |  |  |  |
|                   |                                           | 0.05 μs (High-speed system clock: fмx = 20 MHz operation)                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   |                                           | 30.5 μs (Subsystem cl                                                                                                                                                                                                                                                                                                                                                                              | ock: fsuв = 32.768 kHz                                                                                                    | operation)                                                       |                |  |  |  |
| Instruction set   |                                           | <ul> <li>Data transfer (8/16 bits)</li> <li>Adder and subtractor/logical operation (8/16 bits)</li> <li>Multiplication (8 bits × 8 bits, 16 bits × 16 bits), Division (16 bits ÷ 16 bits, 32 bits ÷ 32 bits)</li> <li>Multiplication and Accumulation (16 bits × 16 bits + 32 bits)</li> <li>Rotate, barrel shift, and bit manipulation (Set, reset, test, and Boolean operation), etc.</li> </ul> |                                                                                                                           |                                                                  |                |  |  |  |
| I/O port          | Total                                     | 40                                                                                                                                                                                                                                                                                                                                                                                                 | 44                                                                                                                        | 48                                                               | 58             |  |  |  |
|                   | CMOS I/O                                  | 31                                                                                                                                                                                                                                                                                                                                                                                                 | 34                                                                                                                        | 38                                                               | 48             |  |  |  |
|                   | CMOS input                                | 5                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                         | 5                                                                | 5              |  |  |  |
|                   | CMOS output                               | _                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                         | 1                                                                | 1              |  |  |  |
|                   | N-ch open-drain I/O (6 V tolerance)       | 4                                                                                                                                                                                                                                                                                                                                                                                                  | 4                                                                                                                         | 4                                                                | 4              |  |  |  |
| Timer             | 16-bit timer                              | 8 channels<br>(TAU: 4 channels, Tim                                                                                                                                                                                                                                                                                                                                                                | er RJ: 1 channel, Timer                                                                                                   | RD: 2 channels, Timer                                            | RG: 1 channel) |  |  |  |
|                   | Watchdog timer                            | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   | Real-time clock (RTC)                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   | 12-bit interval timer                     | 1 channel                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                           |                                                                  |                |  |  |  |
|                   | Timer output                              | Timer outputs: 13 char<br>PWM outputs: 9 chann                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                           |                                                                  |                |  |  |  |
|                   | RTC output                                | 1 • 1 Hz (subsystem clock: fsub = 32.768 kHz)                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                           |                                                                  |                |  |  |  |

(Note is listed on the next page.)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

(5/5)

| Items                            | Symbol | Conditi                                                                                                                                                | ons        |                                       | MIN. | TYP. | MAX. | Unit |
|----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------------|------|------|------|------|
| Input leakage cur-<br>rent, high | ILIH1  | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | VI = EVDD0 | )                                     |      |      | 1    | μΑ   |
|                                  | ILIH2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | VI = VDD   |                                       |      |      | 1    | μΑ   |
|                                  | ILIH3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VDD   | In input port or external clock input |      |      | 1    | μА   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | 10   | μА   |
| Input leakage<br>current, low    |        |                                                                                                                                                        | Vı = EVsso |                                       |      |      | -1   | μΑ   |
|                                  | ILIL2  | P20 to P27, P137, P150 to P156, RESET                                                                                                                  | Vı = Vss   |                                       |      |      | -1   | μΑ   |
|                                  | ILIL3  | P121 to P124<br>(X1, X2, EXCLK, XT1, XT2,<br>EXCLKS)                                                                                                   | VI = VSS   | In input port or external clock input |      |      | -1   | μА   |
|                                  |        |                                                                                                                                                        |            | In resonator con-<br>nection          |      |      | -10  | μА   |
| On-chip pull-up resistance       | Rυ     | P00 to P06, P10 to P17, P30,<br>P31, P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P140 to P147 | Vi = EVsso | , In input port                       | 10   | 20   | 100  | kΩ   |

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

# 2.3.2 Supply current characteristics

# (1) Flash ROM: 16 to 64 KB of 30- to 64-pin products

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = 0 V)

| Parameter | Symbol |                        |                            | Conditions                                                  |                         |                         | MIN. | TYP. | MAX. | Unit |
|-----------|--------|------------------------|----------------------------|-------------------------------------------------------------|-------------------------|-------------------------|------|------|------|------|
| Supply    | IDD1   | Operat-                | HS (high-speed main)       | fHOCO = 64 MHz,                                             | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.4  |      | mA   |
| current   |        | ing mode               | mode Note 5                | fih = 32 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 2.4  |      |      |
| Note 1    |        |                        |                            | fHOCO = 32 MHz,                                             | Basic                   | V <sub>DD</sub> = 5.0 V |      | 2.1  |      |      |
|           |        |                        |                            | fih = 32 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 2.1  |      |      |
|           |        |                        | HS (high-speed main)       | fHOCO = 64 MHz,                                             | Normal                  | V <sub>DD</sub> = 5.0 V |      | 5.1  | 8.7  | mA   |
|           |        |                        | mode Note 5                | fih = 32 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 5.1  | 8.7  |      |
|           |        |                        |                            | fHOCO = 32 MHz,                                             | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.8  | 8.1  |      |
|           |        |                        |                            | fih = 32 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 4.8  | 8.1  |      |
|           |        |                        |                            | fHOCO = 48 MHz,                                             | Normal                  | V <sub>DD</sub> = 5.0 V |      | 4.0  | 6.9  |      |
|           |        |                        | -                          | fih = 24 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 4.0  | 6.9  |      |
|           |        |                        |                            | fHOCO = 24 MHz, Normal                                      | V <sub>DD</sub> = 5.0 V |                         | 3.8  | 6.3  |      |      |
|           |        |                        |                            | fih = 24 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 3.8  | 6.3  |      |
|           |        |                        |                            | fHOCO = 16 MHz,                                             | Normal                  | V <sub>DD</sub> = 5.0 V |      | 2.8  | 4.6  |      |
|           |        |                        |                            | fih = 16 MHz Note 3                                         | operation               | V <sub>DD</sub> = 3.0 V |      | 2.8  | 4.6  |      |
|           |        |                        | LS (low-speed main)        | fносо = 8 MHz,                                              | Normal                  | V <sub>DD</sub> = 3.0 V |      | 1.3  | 2.0  | mA   |
|           |        |                        | mode Note 5                | fih = 8 MHz Note 3                                          | operation               | V <sub>DD</sub> = 2.0 V |      | 1.3  | 2.0  |      |
|           |        |                        | LV (low-voltage main)      | fHOCO = 4 MHz,<br>fIH = 4 MHz Note 3                        | Normal                  | V <sub>DD</sub> = 3.0 V |      | 1.3  | 1.8  | mA   |
|           |        |                        | mode Note 5                |                                                             | operation               | V <sub>DD</sub> = 2.0 V |      | 1.3  | 1.8  |      |
|           |        |                        | HS (high-speed main)       | f <sub>MX</sub> = 20 MHz Note 2,<br>V <sub>DD</sub> = 5.0 V | Normal                  | Square wave input       |      | 3.3  | 5.3  | mA   |
|           |        |                        | mode Note 5                |                                                             | operation               | Resonator connection    |      | 3.4  | 5.5  |      |
|           |        |                        |                            | f <sub>MX</sub> = 20 MHz Note 2,                            | Normal                  | Square wave input       |      | 3.3  | 5.3  |      |
|           |        |                        |                            | V <sub>DD</sub> = 3.0 V                                     | operation               | Resonator connection    |      | 3.4  | 5.5  |      |
|           |        |                        |                            | fmx = 10 MHz Note 2,<br>VDD = 5.0 V                         | Normal operation        | Square wave input       |      | 2.0  | 3.1  |      |
|           |        |                        |                            |                                                             |                         | Resonator connection    |      | 2.1  | 3.2  |      |
|           |        |                        |                            | f <sub>MX</sub> = 10 MHz Note 2,                            | Normal                  | Square wave input       |      | 2.0  | 3.1  |      |
|           |        |                        |                            | V <sub>DD</sub> = 3.0 V                                     | operation               | Resonator connection    |      | 2.1  | 3.2  |      |
|           |        |                        | LS (low-speed main)        | f <sub>MX</sub> = 8 MHz Note 2,                             | Normal                  | Square wave input       |      | 1.2  | 1.9  | mA   |
|           |        |                        | mode Note 5                | V <sub>DD</sub> = 3.0 V                                     | operation               | Resonator connection    |      | 1.2  | 2.0  |      |
|           |        |                        |                            | f <sub>MX</sub> = 8 MHz Note 2,                             | Normal                  | Square wave input       |      | 1.2  | 1.9  |      |
|           |        |                        |                            | V <sub>DD</sub> = 2.0 V                                     | operation               | Resonator connection    |      | 1.2  | 2.0  |      |
|           |        |                        | Subsystem clock            | fsuB = 32.768 kHz Note 4                                    | Normal                  | Square wave input       |      | 4.7  | 6.1  | μА   |
|           |        |                        | operation                  | TA = -40°C                                                  | operation               | Resonator connection    |      | 4.7  | 6.1  |      |
|           |        |                        |                            | fsuB = 32.768 kHz Note 4                                    | Normal                  | Square wave input       |      | 4.7  | 6.1  |      |
|           |        |                        |                            | T <sub>A</sub> = +25°C                                      | operation               | Resonator connection    |      | 4.7  | 6.1  |      |
|           |        |                        | fsuB = 32.768 kHz Note 4   | Normal                                                      | Square wave input       |                         | 4.8  | 6.7  |      |      |
|           |        | T <sub>A</sub> = +50°C | operation                  | Resonator connection                                        |                         | 4.8                     | 6.7  | -    |      |      |
|           |        |                        | fsuB = 32.768 kHz Note 4   | Normal                                                      | Square wave input       |                         | 4.8  | 7.5  | -    |      |
|           |        |                        |                            | TA = +70°C                                                  | operation               | Resonator connection    |      | 4.8  | 7.5  | 1    |
|           |        |                        | fsuB = 32.768 kHz Note 4 N |                                                             | Square wave input       |                         | 5.4  | 8.9  |      |      |
|           |        |                        |                            | T <sub>A</sub> = +85°C                                      | operation               | Resonator connection    |      | 5.4  | 8.9  | 1    |

(Notes and Remarks are listed on the next page.)

Tcy vs Vdd (LS (low-speed main) mode)



TCY vs VDD (LV (low-voltage main) mode)



# 2.5 Peripheral Functions Characteristics

**AC Timing Test Points** 



# 2.5.1 Serial array unit

#### (1) During communication at same potential (UART mode)

(TA = -40 to +85°C, 1.6 V  $\leq$  EVDD0 = EVDD1  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol |                       | Conditions                                                        |      | n-speed main)<br>Mode | LS (low-speed main)  Mode                                         |               | · ·  | roltage main)<br>Node | Unit |  |     |      |
|---------------|--------|-----------------------|-------------------------------------------------------------------|------|-----------------------|-------------------------------------------------------------------|---------------|------|-----------------------|------|--|-----|------|
|               |        |                       |                                                                   | MIN. | MAX.                  | MIN.                                                              | MAX.          | MIN. | MAX.                  |      |  |     |      |
| Transfer rate |        | 2.4 V ≤ EVDD0 ≤ 5.5 V |                                                                   |      | fmck/6 Note 2         |                                                                   | fмск/6        |      | fмск/6                | bps  |  |     |      |
| Note 1        |        |                       | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | 5.3                   |                                                                   | 1.3           |      | 0.6                   | Mbps |  |     |      |
|               |        | 1.8                   | 8 V ≤ EVDD0 ≤ 5.5 V                                               |      | fMCK/6 Note 2         |                                                                   | fмск/6        |      | fмск/6                | bps  |  |     |      |
|               |        |                       |                                                                   |      |                       | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |               | 5.3  |                       | 1.3  |  | 0.6 | Mbps |
|               |        | 1.                    | 7 V ≤ EVDD0 ≤ 5.5 V                                               |      | fMCK/6 Note 2         |                                                                   | fMCK/6 Note 2 |      | fмск/6                | bps  |  |     |      |
|               |        |                       | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | 5.3                   |                                                                   | 1.3           |      | 0.6                   | Mbps |  |     |      |
|               |        | 1.0                   | 6 V ≤ EVDD0 ≤ 5.5 V                                               |      | _                     |                                                                   | fMCK/6 Note 2 |      | fмск/6                | bps  |  |     |      |
|               |        |                       | Theoretical value of the maximum transfer rate fMCK = fCLK Note 3 |      | _                     |                                                                   | 1.3           |      | 0.6                   | Mbps |  |     |      |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

Note 2. The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4~V \leq EV_{DD0} < 2.7~V : MAX.~2.6~Mbps$ 

1.8 V ≤ EVDD0 < 2.4 V: MAX. 1.3 Mbps

 $1.6 \text{ V} \leq \text{EV}_{\text{DD0}} < 1.8 \text{ V}$ : MAX. 0.6 Mbps

**Note 3.** The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode:  $32 \text{ MHz} (2.7 \text{ V} \leq \text{VDD} \leq 5.5 \text{ V})$ 

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

LS (low-speed main) mode: 8 MHz (1.8 V  $\leq$  VDD  $\leq$  5.5 V) LV (low-voltage main) mode: 4 MHz (1.6 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the normal input buffer for the RxDq pin and the normal output mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg).

# (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (master mode, SCKp... internal clock output)

(TA = -40 to +85°C, 1.8 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

| Parameter             | Symbol |                                                                                                                                           | Conditions                                                                                                                                                                                                                              | HS (high-s<br>main) mo |      | LS (low-speed mode | ,    | LV (low-vo<br>main) mo | •    | Unit |
|-----------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------------------|------|------------------------|------|------|
|                       |        |                                                                                                                                           |                                                                                                                                                                                                                                         | MIN.                   | MAX. | MIN.               | MAX. | MIN.                   | MAX. |      |
| SCKp cycle time       | tkcy1  | tkcy1 ≥ 4/fclk                                                                                                                            | $ \begin{aligned} 4.0 \ & V \leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ & V \leq V_b \leq 4.0 \ V, \\ C_b = 30 \ pF, \ R_b = 1.4 \ k\Omega \end{aligned} $                                                                                     | 300                    |      | 1150               |      | 1150                   |      | ns   |
|                       |        |                                                                                                                                           | $ \begin{aligned} 2.7 & \ V \leq EV_{DDO} < 4.0 \ V, \\ 2.3 & \ V \leq V_b \leq 2.7 \ V, \\ C_b & = 30 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                      | 500                    |      | 1150               |      | 1150                   |      | ns   |
|                       |        |                                                                                                                                           | $ \begin{aligned} &1.8 \text{ V} \leq \text{EV}_{\text{DDO}} < 3.3 \text{ V}, \\ &1.6 \text{ V} \leq \text{V}_{\text{b}} \leq 2.0 \text{ V Note}, \\ &C_{\text{b}} = 30 \text{ pF},  R_{\text{b}} = 5.5 \text{ k}\Omega \end{aligned} $ | 1150                   |      | 1150               |      | 1150                   |      | ns   |
| SCKp high-level width | tкнı   | $4.0 \text{ V} \le \text{EVDD0}$<br>$2.7 \text{ V} \le \text{Vb} \le 4$<br>$C_b = 30 \text{ pF}, \text{Rb}$                               | 0 V,                                                                                                                                                                                                                                    | tксү1/2 - 75           |      | tксү1/2 - 75       |      | tксү1/2 - 75           |      | ns   |
|                       |        | $2.7 \text{ V} \le \text{EV}_{\text{DD0}}$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2$<br>$C_{\text{b}} = 30 \text{ pF}, \text{ Rb}$ | 7 V,                                                                                                                                                                                                                                    | tkcy1/2 - 170          |      | tксү1/2 - 170      |      | tксу1/2 - 170          |      | ns   |
|                       |        | 1.8 V ≤ EVDD0<br>1.6 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                         | 0 V Note,                                                                                                                                                                                                                               | tkcy1/2 - 458          |      | tkcy1/2 - 458      |      | tkcy1/2 - 458          |      | ns   |
| SCKp low-level width  | tKL1   | $4.0 \text{ V} \le \text{EVDD0}$<br>$2.7 \text{ V} \le \text{Vb} \le 4$<br>$C_b = 30 \text{ pF}, \text{ Rb}$                              | 0 V,                                                                                                                                                                                                                                    | tксү1/2 - 12           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                       |        | 2.7 V ≤ EVDD0<br>2.3 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                         | 7 V,                                                                                                                                                                                                                                    | tксү1/2 - 18           |      | tkcy1/2 - 50       |      | tксү1/2 - 50           |      | ns   |
|                       |        | 1.8 V ≤ EVDD0<br>1.6 V ≤ Vb ≤ 2<br>Cb = 30 pF, Rb                                                                                         | 0 V Note,                                                                                                                                                                                                                               | tkcy1/2 - 50           |      | tксү1/2 - 50       |      | tkcy1/2 - 50           |      | ns   |

Note Use it with  $EVDD0 \ge V_b$ .

Caution Select the TTL input buffer for the SIp pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the SOp pin and SCKp pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

(Remarks are listed two pages after the next page.)

# 3. ELECTRICAL SPECIFICATIONS (G: INDUSTRIAL APPLICATIONS TA = -40 to +105°C)

This chapter describes the following electrical specifications.

Target products G: Industrial applications T<sub>A</sub> = -40 to +105°C

R5F104xxGxx

- Caution 1. The RL78 microcontrollers have an on-chip debug function, which is provided for development and evaluation. Do not use the on-chip debug function in products designated for mass production, because the guaranteed number of rewritable times of the flash memory may be exceeded when this function is used, and product reliability therefore cannot be guaranteed. Renesas Electronics is not liable for problems occurring when the on-chip debug function is used.
- Caution 2. With products not provided with an EVDD0, EVDD1, EVSS0, or EVSS1 pin, replace EVDD0 and EVDD1 with VDD, or replace EVSS0 and EVSS1 with VSS.
- Caution 3. The pins mounted depend on the product. Refer to 2.1 Port Functions to 2.2.1 Functions for each product in the RL78/G14 User's Manual.
- Caution 4. Please contact Renesas Electronics sales office for derating of operation under TA = +85 to +105°C.

  Derating is the systematic reduction of load for the sake of improved reliability.
- Remark When RL78/G14 is used in the range of T<sub>A</sub> = -40 to +85°C, see **2. ELECTRICAL SPECIFICATIONS (T<sub>A</sub> = -40 to +85°C)**.

#### 3.3 DC Characteristics

#### 3.3.1 Pin characteristics

 $(TA = -40 \text{ to } +105^{\circ}C, 2.4 \text{ V} \le EVDD0 = EVDD1 \le VDD \le 5.5 \text{ V}, VSS = EVSS0 = EVSS1 = 0 \text{ V})$ 

| Items                       | Symbol | Conditions                                                                                                                                                                  |                       | MIN. | TYP. | MAX.           | Unit |
|-----------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|----------------|------|
| Output current, high Note 1 | Іон1   | Per pin for P00 to P06,<br>P10 to P17, P30, P31,<br>P40 to P47, P50 to P57,<br>P64 to P67, P70 to P77,<br>P80 to P87, P100 to P102, P110,<br>P111, P120, P130, P140 to P147 | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -3.0<br>Note 2 | mA   |
|                             |        | Total of P00 to P04, P40 to P47, 4.                                                                                                                                         | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        | P102, P120, P130, P140 to P145                                                                                                                                              | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -10.0          | mA   |
|                             |        | (When duty ≤ 70% Note 3)                                                                                                                                                    | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -5.0           | mA   |
|                             |        | P30, P31, P50 to P57,                                                                                                                                                       | 4.0 V ≤ EVDD0 ≤ 5.5 V |      |      | -30.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.7 V ≤ EVDD0 < 4.0 V |      |      | -19.0          | mA   |
|                             |        |                                                                                                                                                                             | 2.4 V ≤ EVDD0 < 2.7 V |      |      | -10.0          | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% <sup>Note 3</sup> )                                                                                                                   | 2.4 V ≤ EVDD0 ≤ 5.5 V |      |      | -60.0          | mA   |
|                             | Іон2   | Per pin for P20 to P27,<br>P150 to P156                                                                                                                                     | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -0.1<br>Note 2 | mA   |
|                             |        | Total of all pins<br>(When duty ≤ 70% Note 3)                                                                                                                               | 2.4 V ≤ VDD ≤ 5.5 V   |      |      | -1.5           | mA   |

Note 1. Value of current at which the device operation is guaranteed even if the current flows from the EVDD0, EVDD1, VDD pins to an output pin.

**Note 3.** Specification under conditions where the duty factor  $\leq 70\%$ .

The output current value that has changed to the duty factor > 70% the duty ratio can be calculated with the following expression (when changing the duty factor from 70% to n%).

• Total output current of pins =  $(IoH \times 0.7)/(n \times 0.01)$ <Example> Where n = 80% and IoH = -10.0 mA Total output current of pins =  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$  mA

However, the current that is allowed to flow into one pin does not vary depending on the duty factor.

A current higher than the absolute maximum rating must not flow into one pin.

Caution P00, P02 to P04, P10, P11, P13 to P15, P17, P30, P43 to P45, P50 to P55, P71, P74, P80 to P82, and P142 to P144 do not output high level in N-ch open-drain mode.

**Remark** Unless specified otherwise, the characteristics of alternate-function pins are the same as those of the port pins.

Note 2. Do not exceed the total current value.

- Note 1. Total current flowing into VDD, EVDD0, and EVDD1, including the input leakage current flowing when the level of the input pin is fixed to VDD, EVDD0, and EVDD1, or Vss, EVss0, and EVss1. The values below the MAX. column include the peripheral operation current. However, not including the current flowing into the A/D converter, D/A converter, comparator, LVD circuit, I/O port, and on-chip pull-up/pull-down resistors and the current flowing during data flash rewrite.
- Note 2. When high-speed on-chip oscillator and subsystem clock are stopped.
- **Note 3.** When high-speed system clock and subsystem clock are stopped.
- Note 4. When high-speed on-chip oscillator and high-speed system clock are stopped. When AMPHS1 = 1 (Ultra-low power consumption oscillation). However, not including the current flowing into the 12-bit interval timer and watchdog timer.
- Note 5. Relationship between operation voltage width, operation frequency of CPU and operation mode is as below.

HS (high-speed main) mode:  $2.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V} @ 1 \text{ MHz to } 32 \text{ MHz}$ 

 $2.4 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V@1 MHz}$  to 16 MHz

- Remark 1. fmx: High-speed system clock frequency (X1 clock oscillation frequency or external main system clock frequency)
- Remark 2. fHoco: High-speed on-chip oscillator clock frequency (64 MHz max.)
- Remark 3. fil: High-speed on-chip oscillator clock frequency (32 MHz max.)
- Remark 4. fsub: Subsystem clock frequency (XT1 clock oscillation frequency)
- Remark 5. Except subsystem clock operation, temperature condition of the TYP. value is Ta = 25°C

#### (5) Communication at different potential (1.8 V, 2.5 V, 3 V) (UART mode)

#### (TA = -40 to +105°C, 2.4 V $\leq$ EVDD0 = EVDD1 $\leq$ VDD $\leq$ 5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter     | Symbol |           | Conditions                                                                                                                 | HS (high-s | peed main) mode                 | Unit |
|---------------|--------|-----------|----------------------------------------------------------------------------------------------------------------------------|------------|---------------------------------|------|
|               |        |           |                                                                                                                            | MIN.       | MAX.                            | •    |
| Transfer rate |        | reception | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V},$<br>$2.7 \text{ V} \le \text{V}_{\text{b}} \le 4.0 \text{ V}$ |            | f <sub>MCK</sub> /12 Note 1     | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 3                                                       |            | 2.6                             | Mbps |
|               |        |           | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V}$   |            | f <sub>MCK</sub> /12 Note 1     | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>f <sub>MCK</sub> = f <sub>CLK</sub> Note 3                               |            | 2.6                             | Mbps |
|               |        |           | $2.4 \text{ V} \le \text{EVddo} < 3.3 \text{ V},$<br>$1.6 \text{ V} \le \text{V}_b \le 2.0 \text{ V}$                      |            | f <sub>MCK</sub> /12 Notes 1, 2 | bps  |
|               |        |           | Theoretical value of the maximum transfer rate<br>fMCK = fCLK Note 3                                                       |            | 2.6                             | Mbps |

Note 1. Transfer rate in the SNOOZE mode is 4800 bps only.

However, the SNOOZE mode cannot be used when FRQSEL4 = 1.

**Note 2.** The following conditions are required for low voltage interface when EVDD0 < VDD.

 $2.4 \text{ V} \leq \text{EV}_{\text{DD0}} < 2.7 \text{ V: MAX. } 1.3 \text{ Mbps}$ 

Note 3. The maximum operating frequencies of the CPU/peripheral hardware clock (fclk) are:

HS (high-speed main) mode: 32 MHz (2.7 V  $\leq$  VDD  $\leq$  5.5 V)

16 MHz (2.4 V  $\leq$  VDD  $\leq$  5.5 V)

Caution Select the TTL input buffer for the RxDq pin and the N-ch open drain output (VDD tolerance (for the 30- to 52-pin products)/EVDD tolerance (for the 64- to 100-pin products)) mode for the TxDq pin by using port input mode register g (PIMg) and port output mode register g (POMg). For VIH and VIL, see the DC characteristics with TTL input buffer selected.

Remark 1. Vb [V]: Communication line voltage

Remark 2. q: UART number (q = 0 to 3), g: PIM and POM number (g = 0, 1, 5, 14)

Remark 3. fmck: Serial array unit operation clock frequency

(Operation clock to be set by the CKSmn bit of serial mode register mn (SMRmn). m: Unit number,

n: Channel number (mn = 00 to 03, 10 to 13)

**Remark 4.** UART2 cannot communicate at different potential when bit 1 (PIOR01) of peripheral I/O redirection register 0 (PIOR0) is 1.

# (7) Communication at different potential (1.8 V, 2.5 V, 3 V) (CSI mode) (slave mode, SCKp... external clock input)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter                                  | Symbol     | Cor                                                                                                                       | nditions                                      | HS (high-spee | ed main) mode | Unit |
|--------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|---------------|---------------|------|
|                                            |            |                                                                                                                           |                                               | MIN.          | MAX.          |      |
| SCKp cycle time Note 1                     | tkcy2      | 4.0 V ≤ EVDD0 ≤ 5.5 V,                                                                                                    | 24 MHz < fmck                                 | 28/fмск       |               | ns   |
|                                            |            | $2.7 \text{ V} \leq \text{Vb} \leq 4.0 \text{ V}$                                                                         | 20 MHz < fмcк ≤ 24 MHz                        | 24/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 8 MHz < fмcк ≤ 20 MHz                         | 20/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 4 MHz < fмcк ≤ 8 MHz                          | 16/fмск       |               | ns   |
|                                            |            |                                                                                                                           | fмcк ≤ 4 MHz                                  | 12/fмск       |               | ns   |
|                                            |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V},$                                                               | 24 MHz < fmck                                 | 40/fмck       |               | ns   |
|                                            |            | $2.3 \text{ V} \leq \text{Vb} \leq 2.7 \text{ V}$                                                                         | 20 MHz < fмcк ≤ 24 MHz                        | 32/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 16 MHz < fмcκ ≤ 20 MHz                        | 28/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 8 MHz < fмcк ≤ 16 MHz                         | 24/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 4 MHz < fмcк ≤ 8 MHz                          | 16/fмск       |               | ns   |
|                                            |            |                                                                                                                           | fмcк ≤ 4 MHz                                  | 12/fмск       |               | ns   |
|                                            |            | 2.4 V ≤ EVDD0 < 3.3 V,                                                                                                    | 24 MHz < fmck                                 | 96/fмск       |               | ns   |
|                                            |            | $1.6 \text{ V} \le \text{Vb} \le 2.0 \text{ V}$                                                                           | 20 MHz < fмcк ≤ 24 MHz                        | 72/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 16 MHz < fмcк ≤ 20 MHz                        | 64/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 8 MHz < fмcк ≤ 16 MHz                         | 52/fмск       |               | ns   |
|                                            |            |                                                                                                                           | 4 MHz < fмcк ≤ 8 MHz                          | 32/fмск       |               | ns   |
|                                            |            |                                                                                                                           | fмcк ≤ 4 MHz                                  | 20/fмск       |               | ns   |
| SCKp high-/low-level                       | tkH2, tkL2 | 4.0 V ≤ EVDD0 ≤ 5.5 V, 2.                                                                                                 | 7 V ≤ Vb ≤ 4.0 V                              | tkcy2/2 - 24  |               | ns   |
| width                                      |            | 2.7 V ≤ EVDD0 < 4.0 V, 2.                                                                                                 | 3 V ≤ V <sub>b</sub> ≤ 2.7 V                  | tkcy2/2 - 36  |               | ns   |
|                                            |            | 2.4 V ≤ EVDD0 < 3.3 V, 1.                                                                                                 | 6 V ≤ V <sub>b</sub> ≤ 2.0 V                  | tkcy2/2 - 100 |               | ns   |
| SIp setup time                             | tsık2      | 4.0 V ≤ EVDD0 ≤ 5.5 V, 2.                                                                                                 | 7 V ≤ V <sub>b</sub> ≤ 4.0 V                  | 1/fмск + 40   |               | ns   |
| (to SCKp↑) Note 2                          |            | 2.7 V ≤ EVDD0 < 4.0 V, 2.                                                                                                 | $3 \text{ V} \le \text{Vb} \le 2.7 \text{ V}$ | 1/fмск + 40   |               | ns   |
|                                            |            | 2.4 V ≤ EVDD0 < 3.3 V, 1.                                                                                                 | 6 V ≤ V <sub>b</sub> ≤ 2.0 V                  | 1/fмск + 60   |               | ns   |
| SIp hold time<br>(from SCKp↑) Note 3       | tksi2      |                                                                                                                           |                                               | 1/fмск + 62   |               | ns   |
| Delay time from SCKp↓ to SOp output Note 4 | tKSO2      | $4.0 \text{ V} \le \text{EV}_{\text{DD0}} \le 5.5 \text{ V}, 2.$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 1.4 kΩ       | $7 \text{ V} \le V_b \le 4.0 \text{ V},$      |               | 2/fмск + 240  | ns   |
|                                            |            | $2.7 \text{ V} \le \text{EV}_{\text{DD0}} < 4.0 \text{ V}, 2.$<br>C <sub>b</sub> = 30 pF, R <sub>b</sub> = 2.7 k $\Omega$ | $3~V \leq V_b \leq 2.7~V,$                    |               | 2/fмск + 428  | ns   |
|                                            |            | $2.4 \text{ V} \le \text{EVDD0} < 3.3 \text{ V}, 1.$<br>C <sub>b</sub> = 30 pF, R <sub>V</sub> = 5.5 kΩ                   | 6 V ≤ V <sub>b</sub> ≤ 2.0 V,                 |               | 2/fмск + 1146 | ns   |

(Notes, Caution, and Remarks are listed on the next page.)

# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 0, or DAPmn = 1 and CKPmn = 1.)



# CSI mode serial transfer timing (slave mode) (during communication at different potential) (When DAPmn = 0 and CKPmn = 1, or DAPmn = 1 and CKPmn = 0.)



Remark 1. p: CSI number (p = 00, 01, 10, 20, 30, 31), m: Unit number (m = 0, 1), n: Channel number (n = 0 to 3), g: PIM and POM number (g = 0, 1, 3 to 5, 14)

Remark 2. CSI01 of 48-, 52-, 64-pin products, and CSI11 and CSI21 cannot communicate at different potential. Use other CSI for communication at different potential.

Also, communication at different potential cannot be performed during clock synchronous serial communication with the slave select function.

### (8) Communication at different potential (1.8 V, 2.5 V, 3 V) (simplified I<sup>2</sup>C mode)

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS0 = EVSS1 = 0 V)

(1/2)

| Parameter                 | Symbol | Conditions                                                                                                                                                                                                                            | HS (high-spe | eed main) mode | Unit |
|---------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|
|                           |        |                                                                                                                                                                                                                                       | MIN.         | MAX.           |      |
| SCLr clock frequency      | fscL   | $ \begin{aligned} 4.0 \ V &\leq EV_{DD0} \leq 5.5 \ V, \\ 2.7 \ V &\leq V_b \leq 4.0 \ V, \\ C_b &= 50 \ pF, \ R_b = 2.7 \ k\Omega \end{aligned} $                                                                                    |              | 400 Note 1     | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{ Rb} = 2.7 \text{ k}\Omega \end{split}$            |              | 400 Note 1     | kHz  |
|                           |        | $\begin{aligned} 4.0 & \text{V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 & \text{V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 100 \text{ pF, } R_b = 2.8 \text{ k}\Omega \end{aligned}$                                        |              | 100 Note 1     | kHz  |
|                           |        | $\begin{split} 2.7 & \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 & \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF}, \text{ R}_{\text{b}} = 2.7 \text{ k}\Omega \end{split}$ |              | 100 Note 1     | kHz  |
|                           |        | $\begin{array}{l} 2.4 \; V \leq EV_{DDO} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                                     |              | 100 Note 1     | kHz  |
| Hold time when SCLr = "L" | tLOW   | $ 4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                                                  | 1200         |                | ns   |
|                           |        | $2.7 \text{ V} \le \text{EV}_{\text{DDO}} < 4.0 \text{ V},$<br>$2.3 \text{ V} \le \text{V}_{\text{b}} \le 2.7 \text{ V},$<br>$C_{\text{b}} = 50 \text{ pF}, R_{\text{b}} = 2.7 \text{ k}\Omega$                                       | 1200         |                | ns   |
|                           |        | $ \begin{aligned} &4.0 \; V \leq EV_{DD0} \leq 5.5 \; V, \\ &2.7 \; V \leq V_b \leq 4.0 \; V, \\ &C_b = 100 \; pF, \; R_b = 2.8 \; k\Omega \end{aligned} $                                                                            | 4600         |                | ns   |
|                           |        | $\begin{split} 2.7 \ V &\leq EV_{DD0} < 4.0 \ V, \\ 2.3 \ V &\leq V_b \leq 2.7 \ V, \\ C_b &= 100 \ pF, \ R_b = 2.7 \ k\Omega \end{split}$                                                                                            | 4600         |                | ns   |
|                           |        | $2.4 \text{ V} \leq \text{EVDD0} < 3.3 \text{ V}, \\ 1.6 \text{ V} \leq \text{V}_b \leq 2.0 \text{ V}, \\ C_b = 100 \text{ pF, } R_b = 5.5 \text{ k}\Omega$                                                                           | 4650         |                | ns   |
| Hold time when SCLr = "H" | thigh  | $\begin{array}{l} 4.0 \; V \leq EV_{DDO} \leq 5.5 \; V, \\ 2.7 \; V \leq V_b \leq 4.0 \; V, \\ C_b = 50 \; pF, \; R_b = 2.7 \; k\Omega \end{array}$                                                                                   | 620          |                | ns   |
|                           |        | $ 2.7 \text{ V} \leq \text{EV}_{\text{DDO}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 50 \text{ pF}, \text{Rb} = 2.7 \text{ k}\Omega $                                         | 500          |                | ns   |
|                           |        | $ 4.0 \text{ V} \leq \text{EVDD0} \leq 5.5 \text{ V}, \\ 2.7 \text{ V} \leq \text{V}_b \leq 4.0 \text{ V}, \\ C_b = 100 \text{ pF, Rb} = 2.8 \text{ k}\Omega $                                                                        | 2700         |                | ns   |
|                           |        | $2.7 \text{ V} \leq \text{EV}_{\text{DD0}} < 4.0 \text{ V}, \\ 2.3 \text{ V} \leq \text{V}_{\text{b}} \leq 2.7 \text{ V}, \\ C_{\text{b}} = 100 \text{ pF},  R_{\text{b}} = 2.7 \text{ k}\Omega$                                      | 2400         |                | ns   |
|                           |        | $\begin{array}{c} 2.4 \; V \leq EV_{DD0} < 3.3 \; V, \\ 1.6 \; V \leq V_b \leq 2.0 \; V, \\ C_b = 100 \; pF, \; R_b = 5.5 \; k\Omega \end{array}$                                                                                     | 1830         |                | ns   |

(2) When reference voltage (+) = AVREFP/ANIO (ADREFP1 = 0, ADREFP0 = 1), reference voltage (-) = AVREFM/ANI1 (ADREFM = 1), target pin: ANI16 to ANI20

(TA = -40 to +105°C, 2.4 V  $\leq$  EVDD0 = EVDD1  $\leq$  VDD  $\leq$  5.5 V, 2.4 V  $\leq$  AVREFP  $\leq$  VDD  $\leq$  5.5 V, VSS = EVSS1 = 0 V, Reference voltage (+) = AVREFP, Reference voltage (-) = AVREFM = 0 V)

| Parameter                           | Symbol | Cond                                                                                     | itions                                             | MIN.   | TYP. | MAX.                   | Unit |
|-------------------------------------|--------|------------------------------------------------------------------------------------------|----------------------------------------------------|--------|------|------------------------|------|
| Resolution                          | RES    |                                                                                          |                                                    |        |      | 10                     | bit  |
| Overall error Note 1                | AINL   | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                             |        | 1.2  | ±5.0                   | LSB  |
| Conversion time                     | tconv  | 10-bit resolution                                                                        | $3.6 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 2.125  |      | 39                     | μs   |
|                                     |        | Target ANI pin: ANI16 to ANI20                                                           | $2.7 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 3.1875 |      | 39                     | μs   |
|                                     |        |                                                                                          | $2.4 \text{ V} \leq \text{Vdd} \leq 5.5 \text{ V}$ | 17     |      | 39                     | μs   |
| Zero-scale error Notes 1, 2         | Ezs    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                             |        |      | ±0.35                  | %FSR |
| Full-scale error Notes 1, 2         | Ers    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                             |        |      | ±0.35                  | %FSR |
| Integral linearity error Note 1     | ILE    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                             |        |      | ±3.5                   | LSB  |
| Differential linearity error Note 1 | DLE    | 10-bit resolution<br>EV <sub>DD0</sub> ≤ AV <sub>REFP</sub> = V <sub>DD</sub> Notes 3, 4 | 2.4 V ≤ AVREFP ≤ 5.5 V                             |        |      | ±2.0                   | LSB  |
| Analog input voltage                | Vain   | ANI16 to ANI20                                                                           |                                                    | 0      |      | AVREFP<br>and<br>EVDD0 | V    |

Note 1. Excludes quantization error (±1/2 LSB).

Note 2. This value is indicated as a ratio (%FSR) to the full-scale value.

**Note 3.** When  $EVDD0 \le AVREFP \le VDD$ , the MAX. values are as follows.

Overall error: Add  $\pm 1.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.05\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 0.5$  LSB to the MAX. value when AVREFP = VDD.

Note 4. When  $AV_{REFP} < EV_{DD0} \le V_{DD}$ , the MAX. values are as follows.

Overall error: Add  $\pm 4.0$  LSB to the MAX. value when AVREFP = VDD. Zero-scale error/Full-scale error: Add  $\pm 0.20\%$ FSR to the MAX. value when AVREFP = VDD. Integral linearity error/ Differential linearity error: Add  $\pm 2.0$  LSB to the MAX. value when AVREFP = VDD.

# 3.6.2 Temperature sensor characteristics/internal reference voltage characteristic

# (TA = -40 to +105°C, 2.4 V $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V, HS (high-speed main) mode)

| Parameter                         | Symbol  | Conditions                                         | MIN. | TYP. | MAX. | Unit  |
|-----------------------------------|---------|----------------------------------------------------|------|------|------|-------|
| Temperature sensor output voltage | VTMPS25 | Setting ADS register = 80H, Ta = +25°C             |      | 1.05 |      | V     |
| Internal reference voltage        | VBGR    | Setting ADS register = 81H                         | 1.38 | 1.45 | 1.5  | V     |
| Temperature coefficient           | FVTMPS  | Temperature sensor that depends on the temperature |      | -3.6 |      | mV/°C |
| Operation stabilization wait time | tamp    |                                                    | 5    |      |      | μs    |

#### 3.6.3 D/A converter characteristics

### (TA = -40 to +105°C, 2.4 V $\leq$ EVsso = EVss1 $\leq$ VDD $\leq$ 5.5 V, Vss = EVss0 = EVss1 = 0 V)

| Parameter     | Symbol | Conditions           |                                                  | MIN. | TYP. | MAX. | Unit |
|---------------|--------|----------------------|--------------------------------------------------|------|------|------|------|
| Resolution    | RES    |                      |                                                  |      |      | 8    | bit  |
| Overall error | AINL   | Rload = 4 M $\Omega$ | $2.4~V \leq V_{DD} \leq 5.5~V$                   |      |      | ±2.5 | LSB  |
|               |        | Rload = 8 MΩ         | $2.4 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ |      |      | ±2.5 | LSB  |
| Settling time | tset   | Cload = 20 pF        | $2.7 \text{ V} \le \text{Vdd} \le 5.5 \text{ V}$ |      |      | 3    | μs   |
|               |        |                      | 2.4 V ≤ V <sub>DD</sub> < 2.7 V                  |      |      | 6    | μs   |

# 4.2 32-pin products

R5F104BAANA, R5F104BCANA, R5F104BDANA, R5F104BEANA, R5F104BFANA, R5F104BGANA R5F104BADNA, R5F104BCDNA, R5F104BDNA, R5F104BEDNA, R5F104BFDNA, R5F104BGDNA R5F104BAGNA, R5F104BCGNA, R5F104BDGNA, R5F104BEGNA, R5F104BGNA, R5F104BGNA

| JEITA Package Code | RENESAS Code | Previous Code  | MASS (TYP.) [g] |
|--------------------|--------------|----------------|-----------------|
| P-HWQFN32-5x5-0.50 | PWQN0032KB-A | P32K8-50-3B4-4 | 0.06            |









| Referance | Dimension in Millimeters |      |      |  |  |  |
|-----------|--------------------------|------|------|--|--|--|
| Symbol    | Min                      | Nom  | Max  |  |  |  |
| D         | 4.95                     | 5.00 | 5.05 |  |  |  |
| Е         | 4.95                     | 5.00 | 5.05 |  |  |  |
| Α         | 0.70                     | 0.75 | 0.80 |  |  |  |
| b         | 0.18                     | 0.25 | 0.30 |  |  |  |
| е         |                          | 0.50 | _    |  |  |  |
| Lp        | 0.30                     | 0.40 | 0.50 |  |  |  |
| х         |                          | _    | 0.05 |  |  |  |
| у         | _                        | _    | 0.05 |  |  |  |

|  | ITEM                             |   | D2   |      | E2   |      |      |      |
|--|----------------------------------|---|------|------|------|------|------|------|
|  |                                  |   | MIN  | NOM  | MAX  | MIN  | MOM  | MAX  |
|  | EXPOSED<br>DIE PAD<br>VARIATIONS | Α | 3.45 | 3.50 | 3.55 | 3.45 | 3.50 | 3.55 |

© 2012 Renesas Electronics Corporation. All rights reserved.

R5F104GKAFB, R5F104GLAFB R5F104GKGFB, R5F104GLGFB



АЗ

-Lp

(UNIT:mm)

R5F104PFAFA, R5F104PGAFA, R5F104PHAFA, R5F104PJAFA R5F104PFDFA, R5F104PGDFA, R5F104PHDFA, R5F104PJDFA R5F104PFGFA, R5F104PGGFA, R5F104PHGFA, R5F104PJGFA R5F104PKAFA, R5F104PLAFA R5F104PKGFA, R5F104PLGFA

| JEITA Package Code   | RENESAS Code | Previous Code   | MASS (TYP.) [g] |
|----------------------|--------------|-----------------|-----------------|
| P-LQFP100-14x20-0.65 | PLQP0100JC-A | P100GF-65-GBN-1 | 0.92            |



©2012 Renesas Electronics Corporation. All rights reserved.

 $\theta$ е

У

ZD

ZΕ

0.65 0.13

0.10

0.575

0.825