Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------| | Product Status | Active | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 5 | | Program Memory Size | 1.5KB (1.5K x 8) | | Program Memory Type | FLASH | | EEPROM Size | • | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 8-SOIC (0.209", 5.30mm Width) | | Supplier Device Package | 8-SO | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908qt2acdwer | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong This page intentionally blank. 10.4 10.5 10.5.1 10.5.2 10.6 #### **Table of Contents** 8.4 8.5 8.5.1 8.5.2 8.6 8.7 8.7.1 8.8 **Chapter 9 Keyboard Interrupt Module (KBI)** 9.1 Introduction 9.2 9.3 9.3.1 9.3.1.1 9.3.1.2 9.3.2 9.4 9.5 9.5.1 9.5.2 9.6 9.7 9.7.1 9.8 9.8.1 Keyboard Status and Control Register (KBSCR)......87 9.8.2 Keyboard Interrupt Enable Register (KBIER)......88 9.8.3 Chapter 10 Low-Voltage Inhibit (LVI) 10.1 10.2 10.3 10.3.1 10.3.2 Forced Reset Operation......90 10.3.3 10.3.4 ### **Table of Contents** # Chapter 16 Electrical Specifications | 16.1 | Introduction | 155 | |------------------|---------------------------------------------------------|-----| | 16.2 | Absolute Maximum Ratings | 155 | | 16.3 | Functional Operating Range | 156 | | 16.4 | Thermal Characteristics | | | 16.5 | 5-V DC Electrical Characteristics | 157 | | 16.6 | Typical 5-V Output Drive Characteristics | 158 | | 16.7 | 5-V Control Timing | 159 | | 16.8 | 3-V DC Electrical Characteristics | | | 16.9 | Typical 3-V Output Drive Characteristics | 161 | | 16.10 | 3-V Control Timing | | | 16.11 | Oscillator Characteristics | 163 | | 16.12 | Supply Current Characteristics | | | 16.13 | ADC10 Characteristics | | | | Timer Interface Module Characteristics | | | | Memory Characteristics | | | | | | | | Chapter 17 | | | | Ordering Information and Mechanical Specifications | | | 17.1 | Introduction | | | 17.2 | Ordering Information | | | 17.3 | Orderable Part Numbering System | | | 17.3.1<br>17.3.2 | Consumer and Industrial Orderable Part Numbering System | | | 17.3.2<br>17.4 | Automotive Orderable Part Number System | | | 17.4 | Mechanical Drawings | 1/2 | | | Appendix A | | | | 908QTA/QYxA Conversion Guidelines | | | A.1 | Introduction | | | A.2 | Benefits of the Enhanced QYxA | | | A.2.1 | New Analog-to-Digital Converter Module (ADC) | | | A.2.1.1 | 3 | | | A.2.2<br>A.2.2.1 | Enhanced Oscillator Module (OSC) | | | A.2.3 | Improved Auto Wakeup Module (AWU) | 194 | | A.2.3.1 | | | | A.2.4 | New Power-on Reset Module (POR) | | | A.2.5 | Keyboard Interface Module (KBI) Functionality | | | A.2.5.1 | | | | A.2.6 | On-Chip Routine Enhancements | | | A.3 | Conversion Considerations | | | <b>A</b> .4 | Code Changes Checklist | | | A.5 | Development Tools | | | A.6 | Differences in Packaging | 197 | | | | | MC68HC908QYA/QTA Family Data Sheet, Rev. 3 ### Memory | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |----------------|----------------------------------|------------------|--------|------------|--------|--------|------------|----------|--------|-------| | | Break Status Register | Read: | R | R | R | R | R | R | SBSW | R | | \$FE00 | (BSR) | Write: | n | n | n | n | n | n | 0 | n | | | See page 143. | Reset: | | | | | | | 0 | | | | SIM Reset Status Register | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | \$FE01 | (SRSR) | Write: | | | | | | | | | | | See page 122. | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Auxiliary | Read: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BDCOP | | \$FE02 | Register (BRKAR) | Write: | | | | | | | | | | | See page 143. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Flag Control | Read: | BCFE | R | R | R | R | R | R | R | | \$FE03 | Register (BFCR) See page 143. | Write: | | | | | | | | | | | See page 143. | Reset: | 0 | T | T | T | T | T | | | | <b></b> | Interrupt Status Register 1 | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | (INT1)<br>See page 119. | Write: | R | R | R | R | R | R | R | R | | | Occ page 110. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | <b>45505</b> | Interrupt Status Register 2 | Read: | IF14 | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7 | | \$FE05 | (INT2)<br>See page 119. | Write: | R | R | R | R | R | R | R | R | | | 000 pago 110. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ф <b>Г</b> Г00 | Interrupt Status Register 3 | Read: | IF22 | IF21 | IF20 | IF19 | IF18 | IF17 | IF16 | IF15 | | \$FE06 | (INT3)<br>See page 119. | Write:<br>Reset: | R | R | R | R | R | R | R | R | | | | nesei. | 0 | 0<br>T | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE07 | Reserved | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | FLASH Control Register | Read: | 0 | 0 | 0 | 0 | HVEN | MASS | ERASE | PGM | | \$FE08 | (FLCR) | Write: | | | | | | | | | | | See page 29. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Address High | Read: | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | | \$FE09 | Register (BRKH)<br>See page 142. | Write: | | | | | | | | | | | See page 142. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Address low | Read: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | \$FE0A | Register (BRKL)<br>See page 142. | Write: | | | | | | | | | | | See page 142. | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | A==== | Break Status and Control | Read: | BRKE | BRKA | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0B | Register (BRKSCR) See page 143. | Write: | | | | | | | | | | | 200 pago 140. | Reset: | 0 | 0<br>T | 0 | 0 | 0<br>7 p | 0 | 0 | 0 | | | | | | = Unimplem | ented | R | = Reserved | U = Unaf | rected | | Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 5) ### Analog-to-Digital Converter (ADC10) Module clocks are too fast, then the clock must be divided to the appropriate frequency. This divider is specified by the ADIV[1:0] bits and can be divide-by 1, 2, 4, or 8. ## 3.3.2 Input Select and Pin Control Only one analog input may be used for conversion at any given time. The channel select bits in ADSCR are used to select the input signal for conversion. ### 3.3.3 Conversion Control Conversions can be performed in either 10-bit mode or 8-bit mode as determined by the MODE bits. Conversions can be initiated by either a software or hardware trigger. In addition, the ADC10 module can be configured for low power operation, long sample time, and continuous conversion. ### 3.3.3.1 Initiating Conversions A conversion is initiated: - Following a write to ADSCR (with ADCH bits not all 1s) if software triggered operation is selected. - Following a hardware trigger event if hardware triggered operation is selected. - Following the transfer of the result to the data registers when continuous conversion is enabled. If continuous conversions are enabled a new conversion is automatically initiated after the completion of the current conversion. In software triggered operation, continuous conversions begin after ADSCR is written and continue until aborted. In hardware triggered operation, continuous conversions begin after a hardware trigger event and continue until aborted. ## 3.3.3.2 Completing Conversions A conversion is completed when the result of the conversion is transferred into the data result registers, ADRH and ADRL. This is indicated by the setting of the COCO bit. An interrupt is generated if AIEN is high at the time that COCO is set. A blocking mechanism prevents a new result from overwriting previous data in ADRH and ADRL if the previous data is in the process of being read while in 10-bit mode (ADRH has been read but ADRL has not). In this case the data transfer is blocked, COCO is not set, and the new result is lost. When a data transfer is blocked, another conversion is initiated regardless of the state of ADCO (single or continuous conversions enabled). If single conversions are enabled, this could result in several discarded conversions and excess power consumption. To avoid this issue, the data registers must not be read after initiating a single conversion until the conversion completes. ### 3.3.3.3 Aborting Conversions Any conversion in progress will be aborted when: - A write to ADSCR occurs (the current conversion will be aborted and a new conversion will be initiated, if ADCH are not all 1s). - A write to ADCLK occurs. - The MCU is reset. - The MCU enters stop mode with ACLK not enabled. When a conversion is aborted, the contents of the data registers, ADRH and ADRL, are not altered but continue to be the values transferred after the completion of the last successful conversion. In the case that the conversion was aborted by a reset, ADRH and ADRL return to their reset states. MC68HC908QYA/QTA Family Data Sheet, Rev. 3 break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit. # 3.7 I/O Signals The ADC10 module shares its pins with general-purpose input/output (I/O) port pins. See Figure 3-1 for port location of these shared pins. The ADC10 on this MCU uses $V_{DD}$ and $V_{SS}$ as its supply and reference pins. This MCU does not have an external trigger source. ## 3.7.1 ADC10 Analog Power Pin (V<sub>DDA</sub>) The ADC10 analog portion uses $V_{DDA}$ as its power pin. In some packages, $V_{DDA}$ is connected internally to $V_{DD}$ . If externally available, connect the $V_{DDA}$ pin to the same voltage potential as $V_{DD}$ . External filtering may be necessary to ensure clean $V_{DDA}$ for good results. ### NOTE If externally available, route $V_{DDA}$ carefully for maximum noise immunity and place bypass capacitors as near as possible to the package. ## 3.7.2 ADC10 Analog Ground Pin (V<sub>SSA</sub>) The ADC10 analog portion uses $V_{SSA}$ as its ground pin. In some packages, $V_{SSA}$ is connected internally to $V_{SS}$ . If externally available, connect the $V_{SSA}$ pin to the same voltage potential as $V_{SS}$ . In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies should be at the $V_{SSA}$ pin. This should be the only ground connection between these supplies if possible. The $V_{SSA}$ pin makes a good single point ground location. # 3.7.3 ADC10 Voltage Reference High Pin (V<sub>REFH</sub>) $V_{REFH}$ is the power supply for setting the high-reference voltage for the converter. In some packages, $V_{REFH}$ is connected internally to $V_{DDA}$ . If externally available, $V_{REFH}$ may be connected to the same potential as $V_{DDA}$ , or may be driven by an external source that is between the minimum $V_{DDA}$ spec and the $V_{DDA}$ potential ( $V_{REFH}$ must never exceed $V_{DDA}$ ). ### NOTE Route V<sub>REFH</sub> carefully for maximum noise immunity and place bypass capacitors as near as possible to the package. AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the $V_{REFH}$ and $V_{REFL}$ loop. The best external component to meet this current demand is a 0.1 $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between $V_{REFH}$ and $V_{REFL}$ and must be placed as close as possible to the package pins. Resistance in the path is not recommended because the current will cause a voltage drop which could result in conversion errors. Inductance in this path must be minimum (parasitic only). # 3.7.4 ADC10 Voltage Reference Low Pin (V<sub>REFL</sub>) $V_{REFL}$ is the power supply for setting the low-reference voltage for the converter. In some packages, $V_{REFL}$ is connected internally to $V_{SSA}$ . If externally available, connect the $V_{REFL}$ pin to the same voltage potential as $V_{SSA}$ . There will be a brief current associated with $V_{REFL}$ when the sampling capacitor is If the bus frequency is less than the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in short-sample mode (ADLSMP = 0). If the bus frequency is less than 1/11th of the ADCK frequency, precise sample time for continuous conversions cannot be guaranteed in long-sample mode (ADLSMP = 1). When clear, the ADC10 will perform a single conversion (single conversion mode) each time ADSCR is written (assuming the ADCH[4:0] bits do not decode all 1s). - 1 = Continuous conversion following a write to ADSCR - 0 = One conversion following a write to ADSCR ### ADCH[4:0] — Channel Select Bits The ADCH[4:0] bits form a 5-bit field that is used to select one of the input channels. The input channels are detailed in Table 3-2. The successive approximation converter subsystem is turned off when the channel select bits are all set to 1. This feature allows explicit disabling of the ADC10 and isolation of the input channel from the I/O pad. Terminating continuous conversion mode this way will prevent an additional, single conversion from being performed. It is not necessary to set the channel select bits to all 1s to place the ADC10 in a low-power state, however, because the module is automatically placed in a low-power state when a conversion completes. | ADCH4 | ADCH3 | ADCH2 | ADCH1 | ADCH0 | Input Select <sup>(1)</sup> | |-------|-------|---------------|-------|-------|-----------------------------| | 0 | 0 | 0 | 0 | 0 | AD0 | | 0 | 0 | 0 | 0 | 1 | AD1 | | 0 | 0 | 0 | 1 | 0 | AD2 | | 0 | 0 | 0 | 1 | 1 | AD3 | | 0 | 0 | 1 | 0 | 0 | AD4 | | 0 | 0 | 1 | 0 | 1 | AD5 | | 0 | 0 | 1 | 1 | 0 | Unused | | | Cor | ntinuing thro | ugh | | Unused | | 1 | 1 | 0 | 0 | 1 | Unused | | 1 | 1 | 0 | 1 | 0 | BANDGAP REF <sup>(2)</sup> | | 1 | 1 | 0 | 1 | 1 | Reserved | | 1 | 1 | 1 | 0 | 0 | Reserved | | 1 | 1 | 1 | 0 | 1 | V <sub>REFH</sub> | | 1 | 1 | 1 | 1 | 0 | V <sub>REFL</sub> | | 1 | 1 | 1 | 1 | 1 | Low-power state | **Table 3-2. Input Channel Select** ## 3.8.2 ADC10 Result High Register (ADRH) This register holds the MSBs of the result and is updated each time a conversion completes. All other bits read as 0s. Reading ADRH prevents the ADC10 from transferring subsequent conversion results into the result registers until ADRL is read. If ADRL is not read until the after next conversion is completed, then the intermediate conversion result will be lost. In 8-bit mode, this register contains no interlocking with ADRL. If any unused or reserved channels are selected, the resulting conversion will be unknown. <sup>2.</sup> Requires LVI to be powered (LVIPWRD =0, in CONFIG1) Analog-to-Digital Converter (ADC10) Module **Configuration Register (CONFIG)** # Central Processor Unit (CPU) Table 7-1. Instruction Set Summary (Sheet 5 of 6) | Source | Operation | Description | | | Effect<br>on CCR | | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|------------------|----|---|---|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | Form | оролинен | 2000ро | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | PULA | Pull A from Stack | $SP \leftarrow (SP + 1); Pull (A)$ | _ | - | _ | - | _ | - | INH | 86 | | 2 | | PULH | Pull H from Stack | $SP \leftarrow (SP + 1); Pull (H)$ | _ | _ | _ | - | _ | - | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull(X)$ | _ | _ | _ | - | _ | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | 1 | ı | _ | ţ | ţ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | ‡ | - | _ | ‡ | ‡ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | $SP \leftarrow \$FF$ | - | _ | - | - | - | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | t | 1 | ţ | ţ | ţ | ţ | INH | 80 | | 7 | | RTS | Return from Subroutine | $SP \leftarrow SP + 1$ ; Pull (PCH)<br>$SP \leftarrow SP + 1$ ; Pull (PCL) | - | - | _ | - | - | _ | INH | 81 | | 4 | | SBC #opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC opr,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | 1 | _ | _ | 1 | 1 | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff | 23443245 | | SEC | Set Carry Bit | C ← 1 | 1- | _ | _ | - | _ | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask | I ← 1 | 1- | _ | 1 | - | _ | - | INH | 9B | | 2 | | STA opr<br>STA opr,<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | $M \leftarrow (A)$ | 0 | _ | _ | ‡ | ţ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | $(M:M+1) \leftarrow (H:X)$ | 0 | - | - | \$ | ‡ | - | DIR | 35 | dd | 4 | | STOP | Enable Interrupts, Stop Processing, Refer to MCU Documentation | $I \leftarrow 0$ ; Stop Processing | - | - | 0 | - | - | - | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | _ | _ | 1 | 1 | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3 4 4 3 2 4 5 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | $A \leftarrow (A) - (M)$ | 1 | _ | _ | 1 | 1 | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>s</sub> (optional) ### **NOTE** The series resistor ( $R_s$ ) is included in the diagram to follow strict Pierce oscillator guidelines and may not be required for all ranges of operation, especially with high frequency crystals. Refer to the oscillator characteristics table in the Electricals section for more information. Figure 11-2. XTAL Oscillator External Connections Input/Output Ports (PORTS) ## 12.3.4 Port A Summary Table The following table summarizes the operation of the port A pins when used as a general-purpose input/output pins. Table 12-1. Port A Pin Functions | PTAPUE | DDRA | PTA | I/O Pin | I/O Pin Accesses to DDRA | | ses to PTA | |--------|------|------------------|---------------------------------------|--------------------------|-----------|--------------------------| | Bit | Bit | Bit | Mode | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(2)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(4)</sup> | DDRA5-DDRA0 | Pin | PTA5-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA5-DDRA0 | PTA5-PTA0 | PTA5-PTA0 <sup>(5)</sup> | - 1. X = don't care - 2. I/O pin pulled to $V_{DD}$ by internal pullup. - 3. Writing affects data register, but does not affect input. - 4. Hi-Z = high impedance - 5. Output does not apply to PTA2 ### 12.4 Port B Port B is an 8-bit special function port that shares two of its pins with the 10-bit ADC (see Chapter 3 Analog-to-Digital Converter (ADC10) Module). Each port B pin also has a software configurable pullup device if the corresponding port pin is configured as an input port. ## 12.4.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the port B pins. Figure 12-5. Port B Data Register (PTB) ### PTB[7:0] — Port B Data Bits These read/write bits are software programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. # **Chapter 14 Timer Interface Module (TIM)** ### 14.1 Introduction This section describes the timer interface module (TIM). The TIM module is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. The TIM module shares its pins with general-purpose input/output (I/O) port pins. See Figure 14-1 for port location of these shared pins. ### 14.2 Features Features include the following: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered output compare pulse-width modulation (PWM) signal generation - Programmable clock input - 7-frequency internal bus clock prescaler selection - External clock input pin if available, See Figure 14-1 - Free-running or modulo up-count operation - Toggle any channel pin on overflow - Counter stop and reset bits # 14.3 Functional Description Figure 14-2 shows the structure of the TIM. The central component of the TIM is the 16-bit counter that can operate as a free-running counter or a modulo up-counter. The counter provides the timing reference for the input capture and output compare functions. The counter modulo registers, TMODH:TMODL, control the modulo value of the counter. Software can read the counter value, TCNTH:TCNTL, at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. ### 14.3.1 TIM Counter Prescaler The TIM clock source is one of the seven prescaler outputs or the external clock input pin, TCLK if available. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the clock source. # Chapter 15 Development Support ### 15.1 Introduction This section describes the break module, the monitor module (MON), and the monitor mode entry methods. ## 15.2 Break Module (BRK) The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. Features include: - Accessible input/output (I/O) registers during the break Interrupt - Central processor unit (CPU) generated break interrupts - Software-generated break interrupts - Computer operating properly (COP) disabling during break interrupts ## 15.2.1 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal (BKPT) to the system integration module (SIM). The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI). The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a 1 to the BRKA bit in the break status and control register. When a CPU generated address matches the contents of the break address registers, the break interrupt is generated. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the microcontroller unit (MCU) to normal operation. Figure 15-2 shows the structure of the break module. When the internal address bus matches the value written in the break address registers or when software writes a 1 to the BRKA bit in the break status and control register, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) 139 ### **Electrical Specifications** # 16.3 Functional Operating Range | Characteristic | Symbol | Value | Unit | Temperature<br>Code | | |-----------------------------|-------------------------------------------------------|------------------------------------------|------|---------------------|--| | Operating temperature range | T <sub>A</sub><br>(T <sub>L</sub> to T <sub>H</sub> ) | -40 to +125<br>-40 to +105<br>-40 to +85 | °C | M > C | | | Operating voltage range | $V_{DD}$ | 2.7 to 5.5 | V | _ | | ## 16.4 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |-------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------|------| | Thermal resistance 8-pin PDIP 8-pin SOIC 16-pin PDIP 16-pin SOIC 16-pin TSSOP | θ <sub>ЈА</sub> | 105<br>142<br>76<br>90<br>133 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD})$<br>+ $P_{I/O} = K/(T_J + 273^{\circ}C)$ | W | | Constant <sup>(2)</sup> | К | $P_{D} x (T_{A} + 273^{\circ}C) + P_{D}^{2} x \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D x \theta_{JA})$ | °C | | Maximum junction temperature | T <sub>JM</sub> | 150 | °C | <sup>1.</sup> Power dissipation is a function of temperature. <sup>2.</sup> K constant unique to the device. K can be determined for a known $T_A$ and measured $P_D$ . With this value of K, $P_D$ and $T_J$ can be determined for any value of $T_A$ . # **16.6 Typical 5-V Output Drive Characteristics** Figure 16-1. Typical 5-Volt Output High Voltage versus Output High Current (25°C) Figure 16-2. Typical 5-Volt Output Low Voltage versus Output Low Current (25°C) MC68HC908QYA/QTA Family Data Sheet, Rev. 3 ## **Ordering Information and Mechanical Specifications** Case 626 page 2 of 3 ## **Ordering Information and Mechanical Specifications** Case 1452 page 2 of 4 ### How to Reach Us: ### Home Page: www.freescale.com #### E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com ### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a> Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007–2010. All rights reserved.