# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                              |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | HC08                                                                  |
| Core Size                  | 8-Bit                                                                 |
| Speed                      | 8MHz                                                                  |
| Connectivity               | -                                                                     |
| Peripherals                | LVD, POR, PWM                                                         |
| Number of I/O              | 5                                                                     |
| Program Memory Size        | 4KB (4K x 8)                                                          |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 128 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | A/D 6x10b                                                             |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 8-VDFN Exposed Pad                                                    |
| Supplier Device Package    | 8-DFN-EP (4x4)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc908qt4acfqe |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Memory

| Addr.         | Register Name                                        |                 | Bit 7  | 6                                | 5       | 4                           | 3                | 2      | 1                | Bit 0            |  |
|---------------|------------------------------------------------------|-----------------|--------|----------------------------------|---------|-----------------------------|------------------|--------|------------------|------------------|--|
| \$001D        | IRQ Status and Control                               | Read:           | 0      | 0                                | 0       | 0                           | IRQF             | 0      | IMASK            | MODE             |  |
|               | Register (INTSCR)                                    | Write:          |        |                                  |         |                             |                  | ACK    | IIVIAGA          | NODE             |  |
|               | See page 81.                                         | Reset:          | 0      | 0                                | 0       | 0                           | 0                | 0      | 0                | 0                |  |
| \$001E        | Configuration Register 2<br>(CONFIG2) <sup>(1)</sup> | Read:<br>Write: | IRQPUD | IRQEN                            | R       | R                           | R                | R      | OSCENIN-<br>STOP | RSTEN            |  |
|               | See page 57.                                         | Reset:          | 0      | 0                                | 0       | 0                           | 0                | 0      | 0                | 0 <sup>(2)</sup> |  |
|               |                                                      |                 |        | writable regis<br>eset to 0 by a |         | reset.<br>et (POR) only     |                  |        |                  |                  |  |
| \$001F        | Configuration Register 1<br>(CONFIG1) <sup>(1)</sup> | Read:<br>Write: | COPRS  | LVISTOP                          | LVIRSTD | LVIPWRD                     | LVITRIP          | SSREC  | STOP             | COPD             |  |
|               | See page 58.                                         | Reset:          | 0      | 0                                | 0       | 0                           | 0 <sup>(2)</sup> | 0      | 0                | 0                |  |
|               |                                                      |                 |        | writable regis<br>eset to 0 by a |         | reset.<br>set (POR) only    | y.               |        |                  |                  |  |
|               | TIM Status and Control                               | Read:           | TOF    | TOIL                             | TOTOD   | 0                           | 0                | DCO    | D01              | DCO              |  |
| \$0020        | Register (TSC)                                       | Write:          | 0      | TOIE                             | TSTOP   | TRST                        |                  | PS2    | PS1              | PS0              |  |
|               | See page 132.                                        | Reset:          | 0      | 0                                | 1       | 0                           | 0                | 0      | 0                | 0                |  |
|               | TIM Counter Register High                            | Read:           | Bit 15 | Bit 14                           | Bit 13  | Bit 12                      | Bit 11           | Bit 10 | Bit 9            | Bit 8            |  |
| \$0021        | (TCNTH)<br>See page 134.                             | Write:          |        |                                  |         |                             |                  |        |                  |                  |  |
|               |                                                      | Reset:          | 0      | 0                                | 0       | 0                           | 0                | 0      | 0                | 0                |  |
|               | TIM Counter Register Low<br>(TCNTL)                  | Read:           | Bit 7  | Bit 6                            | Bit 5   | Bit 4                       | Bit 3            | Bit 2  | Bit 1            | Bit 0            |  |
| \$0022        |                                                      | Write:          |        |                                  |         |                             |                  |        |                  |                  |  |
|               | See page 134.                                        | Reset:          | 0      | 0                                | 0       | 0                           | 0                | 0      | 0                | 0                |  |
| \$0023        | TIM Counter Modulo<br>Register High (TMODH)          | Read:<br>Write: | Bit 15 | Bit 14                           | Bit 13  | Bit 12                      | Bit 11           | Bit 10 | Bit 9            | Bit 8            |  |
|               | See page 134.                                        | Reset:          | 1      | 1                                | 1       | 1                           | 1                | 1      | 1                | 1                |  |
| \$0024        | TIM Counter Modulo<br>Register Low (TMODL)           | Read:<br>Write: | Bit 7  | Bit 6                            | Bit 5   | Bit 4                       | Bit 3            | Bit 2  | Bit 1            | Bit 0            |  |
|               | See page 134.                                        | Reset:          | 1      | 1                                | 1       | 1                           | 1                | 1      | 1                | 1                |  |
|               | TIM Channel 0 Status and                             | Read:           | CH0F   | CHOIE                            | MS0B    | MS0A                        | ELS0B            | ELS0A  | TOV0             | CH0MAX           |  |
| \$0025        | Control Register (TSC0)                              | Write:          | 0      | CITUL                            | NISOB   | MOUA                        | EL30D            | ELSUA  | 1000             | CITOWAX          |  |
|               | See page 135.                                        | Reset:          | 0      | 0                                | 0       | 0                           | 0                | 0      | 0                | 0                |  |
|               | TIM Channel 0                                        | Read:           | Bit 15 | Bit 14                           | Bit 13  | Bit 12                      | Bit 11           | Bit 10 | Bit 9            | Bit 8            |  |
| \$0026        | Register High (TCH0H)                                | Write:          |        |                                  |         |                             |                  |        |                  |                  |  |
|               | See page 137.                                        | Reset:          |        | Γ                                | [       | Indeterminat                | e after reset    |        |                  |                  |  |
| \$0027        | TIM Channel 0<br>Register Low (TCH0L)                | Read:<br>Write: | Bit 7  | Bit 6                            | Bit 5   | Bit 4                       | Bit 3            | Bit 2  | Bit 1            | Bit 0            |  |
| Ψυυ <i>Σ1</i> | See page 137.                                        | Reset:          |        |                                  |         | Indeterminate after reset   |                  |        |                  |                  |  |
|               |                                                      | nesel.          |        | – Unimplem                       | ented   | R = Reserved U = Unaffected |                  |        | facted           |                  |  |
|               |                                                      | = Unimplemented |        |                                  |         |                             |                  |        |                  |                  |  |





#### **Direct Page Registers**

| Addr.                 | Register Name                                     |                  | Bit 7   | 6                         | 5      | 4           | 3              | 2      | 1      | Bit 0  |  |  |
|-----------------------|---------------------------------------------------|------------------|---------|---------------------------|--------|-------------|----------------|--------|--------|--------|--|--|
|                       | TIM Channel 1 Status and                          | Read:            | CH1F    | CH1IE                     | 0      | MS1A        | ELS1B          | ELS1A  | TOV1   | CH1MAX |  |  |
| \$0028                | Control Register (TSC1)                           | Write:<br>Reset: | 0       |                           |        |             |                |        |        | •••••  |  |  |
|                       | See page 135.                                     |                  | 0       | 0                         | 0      | 0           | 0              | 0      | 0      | 0      |  |  |
| \$0029                | TIM Channel 1<br>Register High (TCH1H)            | Read:<br>Write:  | Bit 15  | Bit 14                    | Bit 13 | Bit 12      | Bit 11         | Bit 10 | Bit 9  | Bit 8  |  |  |
|                       | See page 137.                                     | Reset:           |         |                           |        | Indetermina | te after reset |        |        |        |  |  |
| \$002A                | TIM Channel 1<br>Register Low (TCH1L)             | Read:<br>Write:  | Bit 7   | Bit 6                     | Bit 5  | Bit 4       | Bit 3          | Bit 2  | Bit 1  | Bit 0  |  |  |
|                       | See page 137.                                     | Reset:           |         | Indeterminate after reset |        |             |                |        |        |        |  |  |
| \$002B<br>↓<br>\$0035 | Reserved                                          |                  |         |                           |        |             |                |        |        |        |  |  |
| \$0036                | Oscillator Status and<br>Control Register (OSCSC) | Read:<br>Write:  | OSCOPT1 | OSCOPT0                   | ICFS1  | ICFS0       | ECFS1          | ECFS0  | ECGON  | ECGST  |  |  |
|                       | See page 100.                                     | Reset:           | 0       | 0                         | 1      | 0           | 0              | 0      | 0      | 0      |  |  |
| \$0037                | Reserved                                          |                  |         |                           |        |             |                |        |        |        |  |  |
| \$0038                | Oscillator Trim Register<br>(OSCTRIM)             | Read:<br>Write:  | TRIM7   | TRIM6                     | TRIM5  | TRIM4       | TRIM3          | TRIM2  | TRIM1  | TRIM0  |  |  |
|                       | See page 101.                                     | Reset:           | 1       | 0                         | 0      | 0           | 0              | 0      | 0      | 0      |  |  |
| \$0039<br>↓<br>\$003B | Reserved                                          |                  |         |                           |        |             |                |        |        |        |  |  |
| \$003C                | ADC10 Status and Control<br>Register (ADSCR)      | Read:<br>Write:  | COCO    | AIEN                      | ADCO   | ADCH4       | ADCH3          | ADCH2  | ADCH1  | ADCH0  |  |  |
|                       | See page 46.                                      | Reset:           | 0       | 0                         | 0      | 1           | 1              | 1      | 1      | 1      |  |  |
|                       | ADC10 Data Register High                          | Read:            | 0       | 0                         | 0      | 0           | 0              | 0      | AD9    | AD8    |  |  |
| \$003D                | (ADRH)<br>See page 48.                            | Write:           | R       | R                         | R      | R           | R              | R      | R      | R      |  |  |
|                       | See page 40.                                      | Reset:           | 0       | 0                         | 0      | 0           | 0              | 0      | 0      | 0      |  |  |
|                       | ADC10 Data Register Low                           | Read:            | AD7     | AD6                       | AD5    | AD4         | AD3            | AD2    | AD1    | AD0    |  |  |
| \$003E                | (ADRL)<br>See page 48.                            | Write:           | R       | R                         | R      | R           | R              | R      | R      | R      |  |  |
|                       | See paye 40.                                      | Reset:           | 0       | 0                         | 0      | 0           | 0              | 0      | 0      | 0      |  |  |
| \$003F                | ADC10 Clock Register<br>(ADCLK)                   | Read:<br>Write:  | ADLPC   | ADIV1                     | ADIV0  | ADICLK      | MODE1          | MODE0  | ADLSMP | ACLKEN |  |  |
|                       | See page 48.                                      | Reset:           | 0       | 0                         | 0      | 0           | 0              | 0      | 0      | 0      |  |  |
|                       | = Unimplemented R = Reserved U = Unaffected       |                  |         |                           |        |             |                |        |        |        |  |  |





#### FLASH Memory (FLASH)









#### Figure 3-2. ADC10 Block Diagram

The ADC10 can perform an analog-to-digital conversion on one of the software selectable channels. The output of the input multiplexer (ADVIN) is converted by a successive approximation algorithm into a 10-bit digital result. When the conversion is completed, the result is placed in the data registers (ADRH and ADRL). In 8-bit mode, the result is rounded to 8 bits and placed in ADRL. The conversion complete flag is then set and an interrupt is generated if the interrupt has been enabled.

## 3.3.1 Clock Select and Divide Circuit

The clock select and divide circuit selects one of three clock sources and divides it by a configurable value to generate the input clock to the converter (ADCK). The clock can be selected from one of the following sources:

- The asynchronous clock source (ACLK) This clock source is generated from a dedicated clock source which is enabled when the ADC10 is converting and the clock source is selected by setting the ACLKEN bit. When the ADLPC bit is clear, this clock operates from 1–2 MHz; when ADLPC is set it operates at 0.5–1 MHz. This clock is not disabled in STOP and allows conversions in stop mode for lower noise operation.
- Alternate Clock Source This clock source is equal to the external oscillator clock or a four times the bus clock. The alternate clock source is MCU specific, see 3.1 Introduction to determine source and availability of this clock source option. This clock is selected when ADICLK and ACLKEN are both low.
- The bus clock This clock source is equal to the bus frequency. This clock is selected when ADICLK is high and ACLKEN is low.

Whichever clock is selected, its frequency must fall within the acceptable frequency range for ADCK. If the available clocks are too slow, the ADC10 will not perform according to specifications. If the available



#### Auto Wakeup Module (AWU)

# COPRS (In Stop Mode) — Auto Wakeup Period Selection Bit, depends on OSCSTOPEN in CONFIG2 and bus clock source (BUSCLKX2).

1 = Auto wakeup short cycle =  $512 \times (INTRCOSC \text{ or BUSCLKX2})$ 

0 = Auto wakeup long cycle =  $16,384 \times (INTRCOSC \text{ or BUSCLKX2})$ 

#### SSREC — Short Stop Recovery Bit

SSREC enables the CPU to exit stop mode with a delay of 32 BUSCLKX4 cycles instead of a 4096 BUSCLKX4 cycle delay.

1 = Stop mode recovery after 32 BUSCLKX4 cycles

0 = Stop mode recovery after 4096 BUSCLKX4 cycles

### NOTE

LVISTOP, LVIRST, LVIPWRD, LVITRIP, and COPD bits are not used in conjuction with the auto wakeup feature. To see a description of these bits, see Chapter 5 Configuration Register (CONFIG)



# Chapter 5 Configuration Register (CONFIG)

# 5.1 Introduction

This section describes the configuration registers (CONFIG1 and CONFIG2). The configuration registers enable or disable the following options:

- Stop mode recovery time (32 × BUSCLKX4 cycles or 4096 × BUSCLKX4 cycles)
- STOP instruction
- Computer operating properly module (COP)
- COP reset period (COPRS): 8176 × BUSCLKX4 or 262,128 × BUSCLKX4
- Low-voltage inhibit (LVI) enable and trip voltage selection
- Auto wakeup timeout period
- Allow clock source to remain enabled in STOP
- Enable IRQ pin
- Disable IRQ pin pullup device
- Enable RST pin

# 5.2 Functional Description

The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. Most of the configuration register bits are cleared during reset. Since the various options affect the operation of the microcontroller unit (MCU) it is recommended that this register be written immediately after reset. The configuration registers are located at \$001E and \$001F, and may be read at anytime.

**NOTE** The CONFIG registers are one-time writable by the user after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 5-1 and Figure 5-2.



Figure 5-1. Configuration Register 2 (CONFIG2)



#### **Oscillator (OSC) Module**

copy the trim value from \$FFC0 or \$FFC1 into OSCTRIM if needed. The factory trim value provides the accuracy required for communication using forced monitor mode. Some production programmers erase the factory trim values, so confirm with your programmer vendor that the trim values at \$FFC0 and \$FFC1 are preserved, or are re-trimmed. Trimming the device in the user application board will provide the most accurate trim value.

### 11.3.2.2 Internal to External Clock Switching

When external clock source (external OSC, RC, or XTAL) is desired, the user must perform the following steps:

- 1. For external crystal circuits only, configure OSCOPT[1:0] to external crystal. To help precharge an external crystal oscillator, momentarily configure OSC2 as an output and drive it high for several cycles. This can help the crystal circuit start more robustly.
- Configure OSCOPT[1:0] and ECFS[1:0] according to 11.8.1 Oscillator Status and Control Register. The oscillator module control logic will then enable OSC1 as an external clock input and, if the external crystal option is selected, OSC2 will also be enabled as the clock output. If RC oscillator option is selected, enabling the OSC2 output may change the bus frequency.
- 3. Create a software delay to provide the stabilization time required for the selected clock source (crystal, resonator, RC). A good rule of thumb for crystal oscillators is to wait 4096 cycles of the crystal frequency; i.e., for a 4-MHz crystal, wait approximately 1 ms.
- 4. After the stabilization delay has elapsed, set ECGON.

After ECGON set is detected, the OSC module checks for oscillator activity by waiting two external clock rising edges. The OSC module then switches to the external clock. Logic provides a coherent transition. The OSC module first sets ECGST and then stops the internal oscillator.

#### 11.3.2.3 External to Internal Clock Switching

After following the procedures to switch to an external clock source, it is possible to go back to the internal source. By clearing the OSCOPT[1:0] bits and clearing the ECGON bit, the external circuit will be disengaged. The bus clock will be derived from the selected internal clock source based on the ICFS[1:0] bits.

## 11.3.3 External Oscillator

The external oscillator option is designed for use when a clock signal is available in the application to provide a clock source to the MCU. The OSC1 pin is enabled as an input by the oscillator module. The clock signal is used directly to create BUSCLKX4 and also divided by two to create BUSCLKX2.

In this configuration, the OSC2 pin cannot output BUSCLKX4. The OSC2EN bit will be forced clear to enable alternative functions on the pin.

## 11.3.4 XTAL Oscillator

The XTAL oscillator circuit is designed for use with an external crystal or ceramic resonator to provide an accurate clock source. In this configuration, the OSC2 pin is dedicated to the external crystal circuit. The OSC2EN bit has no effect when this clock mode is selected.

In its typical configuration, the XTAL oscillator is connected in a Pierce oscillator configuration, as shown in Figure 11-2. This figure shows only the logical representation of the internal components and may not represent actual circuitry.







Figure 12-3 does not apply to PTA2

When DDRAx is a 1, reading PTA reads the PTAx data latch. When DDRAx is a 0, reading PTA reads the logic level on the PTAx pin. The data latch can always be written, regardless of the state of its data direction bit.

# 12.3.3 Port A Input Pullup Enable Register

The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each of the port A pins. Each bit is individually configurable and requires the corresponding data direction register, DDRAx, to be configured as input. Each pullup device is automatically and dynamically disabled when its corresponding DDRAx bit is configured as output.





## OSC2EN — Enable PTA4 on OSC2 Pin

This read/write bit configures the OSC2 pin function when internal oscillator or RC oscillator option is selected. This bit has no effect for the XTAL or external oscillator options.

- 1 = OSC2 pin outputs the internal or RC oscillator clock (BUSCLKX4)
- 0 = OSC2 pin configured for PTA4 I/O, having all the interrupt and pullup functions

## PTAPUE[5:0] — Port A Input Pullup Enable Bits

These read/write bits are software programmable to enable pullup devices on port A pins.

- 1 = Corresponding port A pin configured to have internal pullup if its DDRA bit is set to 0
- 0 = Pullup device is disconnected on the corresponding port A pin regardless of the state of its DDRA bit



System Integration Module (SIM)

## 13.4.2 Active Resets from Internal Sources

The RST pin is initially setup as a general-purpose input after a POR. Setting the RSTEN bit in the CONFIG2 register enables the pin for the reset function. This section assumes the RSTEN bit is set when describing activity on the RST pin.

**NOTE** For POR and LVI resets, the SIM cycles through 4096 BUSCLKX4 cycles. The internal reset signal then follows the sequence from the falling edge of RST shown in Figure 13-4.

The COP reset is asynchronous to the bus clock.

The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU.

All internal reset sources actively pull the RST pin low for 32 BUSCLKX4 cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see Figure 13-4). An internal reset can be caused by an illegal address, illegal opcode, COP time out, LVI, or POR (see Figure 13-5).



Figure 13-4. Internal Reset Timing



Figure 13-5. Sources of Internal Reset

| Reset Recovery Type | Actual Number of Cycles |
|---------------------|-------------------------|
| POR/LVI             | 4163 (4096 + 64 + 3)    |
| All others          | 67 (64 + 3)             |



In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode can also be exited by a reset (or break in emulation mode). A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the configuration register is 0, then the computer operating properly module (COP) is enabled and remains active in wait mode.

Figure 13-15 and Figure 13-16 show the timing for wait recovery.



#### 13.7.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the oscillator signals (BUSCLKX2 and BUSCLKX4) in stop mode, stopping the CPU and peripherals. If OSCENINSTOP is set, BUSCLKX2 will remain running in STOP and can be used to run the AWU. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32. This is ideal for the internal oscillator, RC oscillator, and external oscillator options which do not require long start-up times from stop mode.

#### NOTE

External crystal applications should use the full stop recovery time by clearing the SSREC bit.



System Integration Module (SIM)



Development Support

## 15.2.2.1 Break Status and Control Register

The break status and control register (BRKSCR) contains break module enable and status bits.



Figure 15-3. Break Status and Control Register (BRKSCR)

#### BRKE — Break Enable Bit

This read/write bit enables breaks on break address register matches. Clear BRKE by writing a 0 to bit 7. Reset clears the BRKE bit.

- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled

#### BRKA — Break Active Bit

This read/write status and control bit is set when a break address match occurs. Writing a 1 to BRKA generates a break interrupt. Clear BRKA by writing a 0 to it before exiting the break routine. Reset clears the BRKA bit.

1 = Break address match

0 = No break address match

#### 15.2.2.2 Break Address Registers

The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.



Figure 15-4. Break Address Register High (BRKH)

|                 | Bit 7 | 6     | 5     | 4     | 3     | 2     | 1     | Bit 0 |  |
|-----------------|-------|-------|-------|-------|-------|-------|-------|-------|--|
| Read:<br>Write: | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |  |
| Reset:          | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |  |

Figure 15-5. Break Address Register Low (BRKL)





Figure 15-10. Monitor Mode Circuit (External Clock, with High Voltage)











The monitor code has been updated from previous versions of the monitor code to allow enabling the internal oscillator to generate the internal clock. This addition, which is enabled when  $\overline{IRQ}$  is held low out of reset, is intended to support serial communication/programming at 9600 baud in monitor mode by using the internal oscillator, and the internal oscillator user trim value OSCTRIM (FLASH location \$FFC0, if programmed) to generate the desired internal frequency (3.2 MHz). Since this feature is enabled only when  $\overline{IRQ}$  is held low out of reset, it cannot be used when the reset vector is programmed (i.e., the value is not \$FFFF) because entry into monitor mode in this case requires V<sub>TST</sub> on  $\overline{IRQ}$ . The  $\overline{IRQ}$  pin must remain low during this monitor session in order to maintain communication.

Table 15-1 shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a power-on reset (POR) and will allow communication at 9600 baud provided one of the following sets of conditions is met:

- If \$FFFE and \$FFFF do not contain \$FF (programmed state):
  - The external clock is 9.8304 MHz
  - IRQ = V<sub>TST</sub>
- If \$FFFE and \$FFFF contain \$FF (erased state):
  - The external clock is 9.8304 MHz
  - IRQ = V<sub>DD</sub> (this can be implemented through the internal IRQ pullup)
- If \$FFFE and \$FFFF contain \$FF (erased state):
  - $\overline{IRQ} = V_{SS}$  (internal oscillator is selected, no external clock required)

The rising edge of the internal RST signal latches the monitor mode. Once monitor mode is latched, the values on PTA1 and PTA4 pins can be changed.

Once out of reset, the MCU waits for the host to send eight security bytes (see 15.3.2 Security). After the security bytes, the MCU sends a break signal (10 consecutive 0s) to the host, indicating that it is ready to receive a command.



**Mechanical Drawings** 

Case 626 page 3 of 3



**Ordering Information and Mechanical Specifications** 

Case 1452 page 2 of 4



**Mechanical Drawings** 

Case 648 page 1 of 3



**Ordering Information and Mechanical Specifications** 

Case 648 page 2 of 3



# A.2.2 Enhanced Oscillator Module (OSC)

The QYxA contains a much enhanced oscillator module that allows more options than the QYx Classic.

- The ICFS bits in the Oscillator Status and Control Register (OSCSC) allow the Internal Oscillator to be configured for 1-, 2-, or 3.2-MHz operation. Also, the ECFS bits in the same register allow a low, medium, or high crystal frequency range to be selected for the source of the system clock. With this option you can choose to use a 32-kHz (low range) or a 16-MHz (high range) crystal.
- Another improvement to the Oscillator Module design is that you can switch between internal
  oscillator and external oscillator options at any time. For example, if you wanted the low power
  advantage of running from a 32-kHz crystal but still needed some processing power to perform
  math calculations you could switch back and forth between internal and external clock. The same
  is true for switching between 1-, 2-, and 3.2-MHz internal oscillator options.

## A.2.2.1 Registers Affected

|        | Bit 7           | 6       | 5     | 4     | 3     | 2     | 1     | Bit 0 |  |
|--------|-----------------|---------|-------|-------|-------|-------|-------|-------|--|
| Read:  | OSCOPT1         | OSCOPT0 | ICFS1 | ICFS0 | ECFS1 | ECFS0 | ECGON | ECGST |  |
| Write: | 0300F11         | 0300F10 | 10131 | 10-30 | LOFST | LOFSU | LCGON |       |  |
| Reset: | 0               | 0       | 1     | 0     | 0     | 0     | 0     | 0     |  |
|        | = Unimplemented |         |       |       |       |       |       |       |  |

#### Figure A-4. Oscillator Status and Control Register (OSCSC)

The OSCOPT bits are no longer in the CONFIG2 register and now reside in the OSCSC register. Also, the ICFSx and ECFSx bits now reside in this register.

The IFS bits are used to select different Internal Oscillator speeds.

The ECFS bits are used to select the range of crystal that should be used to provide the reference clock.



## A.2.3 Improved Auto Wakeup Module (AWU)

The QYxA contains an AWU that has improved accuracy across voltage and temperature for typical testing.

- A new feature provides ability to run the AWU from an alternate source (internal oscillator or external crystal). This is an advantage for an application that needs more accurate AWU operation.
- On the QYxA AWU approximate time out will be 16 ms for short time out and 512 ms for long time out when running from the internal 32-kHz RC source.
- Finally, at lower voltages typical measurements have shown lower power consumption by the QYxA AWU.



A.2.3.1 Registers Affected



Setting the OSCENINSTOP bit forces the AWU to use BUSCLKX2 as the source to this timeout.

## A.2.4 New Power-on Reset Module (POR)

The QYxA POR re-arm voltage will have a minimum specification of 0.7 V while the QYx Classic POR re-arm was 0.1 V. The higher POR re-arm voltage provides added protection against brown out conditions.