Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Product Status | Active | |----------------------------|------------------------------------------------------------| | | | | Core Processor | HC08 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | - | | Peripherals | LVD, POR, PWM | | Number of I/O | 13 | | Program Memory Size | 4KB (4K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 128 x 8 | | Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V | | Data Converters | A/D 6x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 16-TSSOP (0.173", 4.40mm Width) | | Supplier Device Package | 16-TSSOP | | Purchase URL | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mc908qy4amdte | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong This page intentionally blank. | Tak | | _£ | _ | | | |-----|-----|----|-----|-----|-----| | ıar | Ne. | OΤ | L.O | nte | nrs | | 3.3.4 | Sources of Error | 42 | |---------|-------------------------------------------------------|----| | 3.3.4.1 | Sampling Error | | | 3.3.4.2 | | | | 3.3.4.3 | | | | 3.3.4.4 | | | | 3.3.4.5 | | | | 3.3.4.6 | | | | 3.4 | Interrupts | | | | Low-Power Modes | | | 3.5.1 | Wait Mode | | | 3.5.2 | Stop Mode | | | | ADC10 During Break Interrupts | | | | | | | 3.7 | I/O Signals | | | 3.7.1 | ADC10 Analog Power Pin (V <sub>DDA</sub> ) | | | 3.7.2 | ADC10 Analog Ground Pin (V <sub>SSA</sub> ) | | | 3.7.3 | ADC10 Voltage Reference High Pin (V <sub>REFH</sub> ) | | | 3.7.4 | ADC10 Voltage Reference Low Pin (V <sub>REFL</sub> ) | | | 3.7.5 | ADC10 Channel Pins (ADn) | | | 3.8 | Registers | | | 3.8.1 | ADC10 Status and Control Register | | | 3.8.2 | ADC10 Result High Register (ADRH) | | | 3.8.3 | ADC10 Result Low Register (ADRL) | | | 3.8.4 | ADC10 Clock Register (ADCLK) | 48 | | | Chapter 4 | | | | Auto Wakeup Module (AWU) | | | 4.1 | Introduction | 51 | | 4.2 | Features | 51 | | 4.3 | Functional Description | | | 4.4 | | | | | Interrupts | | | | Low-Power Modes | | | 4.5.1 | Wait Mode | | | 4.5.2 | Stop Mode | | | | Registers | | | 4.6.1 | Port A I/O Register | | | 4.6.2 | Keyboard Status and Control Register | | | 4.6.3 | Keyboard Interrupt Enable Register | | | 4.6.4 | Configuration Register 2 | | | 4.6.5 | Configuration Register 1 | 55 | | | Chapter 5 | | | | Configuration Register (CONFIG) | | | 5.1 | Introduction | 57 | | 5.2 | Functional Description | 57 | ## **Table of Contents** # Chapter 13 System Integration Module (SIM) | | - · · · · · · · · · · · · · · · · · · · | | |------------------|-----------------------------------------|-----| | 13.1 | Introduction | 109 | | 13.2 | RST and IRQ Pins Initialization | 109 | | 13.3 | SIM Bus Clock Control and Generation | | | 13.3.1 | Bus Timing | 111 | | 13.3.2 | Clock Start-Up from POR | | | 13.3.3 | Clocks in Stop Mode and Wait Mode | | | 13.4 | Reset and System Initialization | 111 | | 13.4.1 | External Pin Reset | | | 13.4.2 | Active Resets from Internal Sources | 112 | | 13.4.2. | | | | 13.4.2. | | | | 13.4.2. | | | | 13.4.2. | | | | 13.4.2. | 5 Low-Voltage Inhibit (LVI) Reset | 114 | | 13.5 | SIM Counter | | | 13.5.1 | SIM Counter During Power-On Reset | | | 13.5.2 | SIM Counter During Stop Mode Recovery | | | 13.5.3 | SIM Counter and Reset States | | | 13.6 | Exception Control. | | | 13.6.1 | Interrupts | | | 13.6.1. | | | | 13.6.1. | | | | 13.6.2 | Interrupt Status Registers | | | 13.6.2. | · · · · · · · · · · · · · · · · · · · | | | 13.6.2. | | | | 13.6.2. | · · · · · · · · · · · · · · · · · · · | | | 13.6.3 | Reset | | | 13.6.4<br>13.6.5 | Break Interrupts | | | | | | | 13.7<br>13.7.1 | Low-Power Modes | | | 13.7.1 | Stop Mode | | | _ | • | | | 13.8 | SIM Registers | | | 13.8.1 | SIM Reset Status Register | | | 13.8.2 | Break Flag Control Register | 123 | | | Chapter 14 | | | | Timer Interface Module (TIM) | | | 14.1 | Introduction | 125 | | 14.2 | Features | | | 14.3 | Functional Description | | | 14.3.1 | TIM Counter Prescaler. | | | 14.3.2 | Input Capture | | #### 3.3.4.4 Code Width and Quantization Error The ADC10 quantizes the ideal straight-line transfer function into 1024 steps (in 10-bit mode). Each step ideally has the same height (1 code) and width. The width is defined as the delta between the transition points from one code to the next. The ideal code width for an N bit converter (in this case N can be 8 or 10), defined as 1LSB, is: $$1LSB = (V_{REEH} - V_{REEI}) / 2^N$$ Because of this quantization, there is an inherent quantization error. Because the converter performs a conversion and then rounds to 8 or 10 bits, the code will transition when the voltage is at the midpoint between the points where the straight line transfer function is exactly represented by the actual transfer function. Therefore, the quantization error will be $\pm$ 1/2LSB in 8- or 10-bit mode. As a consequence, however, the code width of the first (\$000) conversion is only 1/2LSB and the code width of the last (\$FF or \$3FF) is 1.5LSB. ## 3.3.4.5 Linearity Errors The ADC10 may also exhibit non-linearity of several forms. Every effort has been made to reduce these errors but the user should be aware of them because they affect overall accuracy. These errors are: - Zero-Scale Error (E<sub>ZS</sub>) (sometimes called offset) This error is defined as the difference between the actual code width of the first conversion and the ideal code width (1/2LSB). Note, if the first conversion is \$001, then the difference between the actual \$001 code width and its ideal (1LSB) is used. - Full-Scale Error (E<sub>FS</sub>) This error is defined as the difference between the actual code width of the last conversion and the ideal code width (1.5LSB). Note, if the last conversion is \$3FE, then the difference between the actual \$3FE code width and its ideal (1LSB) is used. - Differential Non-Linearity (DNL) This error is defined as the worst-case difference between the actual code width and the ideal code width for all conversions. - Integral Non-Linearity (INL) This error is defined as the highest-value the (absolute value of the) running sum of DNL achieves. More simply, this is the worst-case difference of the actual transition voltage to a given code and its corresponding ideal transition voltage, for all codes. - Total Unadjusted Error (TUE) This error is defined as the difference between the actual transfer function and the ideal straight-line transfer function, and therefore includes all forms of error. #### 3.3.4.6 Code Jitter, Non-Monotonicity and Missing Codes Analog-to-digital converters are susceptible to three special forms of error. These are code jitter, non-monotonicity, and missing codes. - Code jitter is when, at certain points, a given input voltage converts to one of two values when sampled repeatedly. Ideally, when the input voltage is infinitesimally smaller than the transition voltage, the converter yields the lower code (and vice-versa). However, even very small amounts of system noise can cause the converter to be indeterminate (between two codes) for a range of input voltages around the transition voltage. This range is normally around ±1/2LSB but will increase with noise. - Non-monotonicity is defined as when, except for code jitter, the converter converts to a lower code for a higher input voltage. Non-monotonicity is present if the apparent code jitter covers three codes (when the converter's output is indeterminate between three values for a given input voltage) or is greater than 1LSB. - Missing codes are those which are never converted for any input value. In 8-bit or 10-bit mode, the ADC10 is guaranteed to be monotonic and to have no missing codes. MC68HC908QYA/QTA Family Data Sheet, Rev. 3 break, the bit cannot change during the break state as long as BCFE is cleared. After the break, doing the second step clears the status bit. # 3.7 I/O Signals The ADC10 module shares its pins with general-purpose input/output (I/O) port pins. See Figure 3-1 for port location of these shared pins. The ADC10 on this MCU uses $V_{DD}$ and $V_{SS}$ as its supply and reference pins. This MCU does not have an external trigger source. # 3.7.1 ADC10 Analog Power Pin (V<sub>DDA</sub>) The ADC10 analog portion uses $V_{DDA}$ as its power pin. In some packages, $V_{DDA}$ is connected internally to $V_{DD}$ . If externally available, connect the $V_{DDA}$ pin to the same voltage potential as $V_{DD}$ . External filtering may be necessary to ensure clean $V_{DDA}$ for good results. #### NOTE If externally available, route $V_{DDA}$ carefully for maximum noise immunity and place bypass capacitors as near as possible to the package. ## 3.7.2 ADC10 Analog Ground Pin (V<sub>SSA</sub>) The ADC10 analog portion uses $V_{SSA}$ as its ground pin. In some packages, $V_{SSA}$ is connected internally to $V_{SS}$ . If externally available, connect the $V_{SSA}$ pin to the same voltage potential as $V_{SS}$ . In cases where separate power supplies are used for analog and digital power, the ground connection between these supplies should be at the $V_{SSA}$ pin. This should be the only ground connection between these supplies if possible. The $V_{SSA}$ pin makes a good single point ground location. # 3.7.3 ADC10 Voltage Reference High Pin (V<sub>REFH</sub>) $V_{REFH}$ is the power supply for setting the high-reference voltage for the converter. In some packages, $V_{REFH}$ is connected internally to $V_{DDA}$ . If externally available, $V_{REFH}$ may be connected to the same potential as $V_{DDA}$ , or may be driven by an external source that is between the minimum $V_{DDA}$ spec and the $V_{DDA}$ potential ( $V_{REFH}$ must never exceed $V_{DDA}$ ). #### NOTE Route V<sub>REFH</sub> carefully for maximum noise immunity and place bypass capacitors as near as possible to the package. AC current in the form of current spikes required to supply charge to the capacitor array at each successive approximation step is drawn through the $V_{REFH}$ and $V_{REFL}$ loop. The best external component to meet this current demand is a 0.1 $\mu$ F capacitor with good high frequency characteristics. This capacitor is connected between $V_{REFH}$ and $V_{REFL}$ and must be placed as close as possible to the package pins. Resistance in the path is not recommended because the current will cause a voltage drop which could result in conversion errors. Inductance in this path must be minimum (parasitic only). # 3.7.4 ADC10 Voltage Reference Low Pin (V<sub>REFL</sub>) $V_{REFL}$ is the power supply for setting the low-reference voltage for the converter. In some packages, $V_{REFL}$ is connected internally to $V_{SSA}$ . If externally available, connect the $V_{REFL}$ pin to the same voltage potential as $V_{SSA}$ . There will be a brief current associated with $V_{REFL}$ when the sampling capacitor is **Auto Wakeup Module (AWU)** # 4.3 Functional Description The function of the auto wakeup logic is to generate periodic wakeup requests to bring the microcontroller unit (MCU) out of stop mode. The wakeup requests are treated as regular keyboard interrupt requests, with the difference that instead of a pin, the interrupt signal is generated by an internal logic. Entering stop mode will enable the auto wakeup generation logic. Writing the AWUIE bit in the keyboard interrupt enable register enables or disables the auto wakeup interrupt input (see Figure 4-1). A 1 applied to the AWUIREQ input with auto wakeup interrupt request enabled, latches an auto wakeup interrupt request. Auto wakeup latch, AWUL, can be read directly from the bit 6 position of port A data register (PTA). This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data direction or PTA6 pullup exist for this bit. There are two clock sources for the AWU. An internal RC oscillator (INTRCOSC, exclusive for the auto wakeup feature) drives the wakeup request generator provided the OSCENINSTOP bit in the CONFIG2 register Figure 4-1 is cleared. More accurate wakeup periods are possible using the BUSCLKX2 signal (from the oscillator module) which is selected by setting OSCENINSTOP. Once the overflow count is reached in the generator counter, a wakeup request, AWUIREQ, is latched and sent to the KBI logic. See Figure 4-1. Wakeup interrupt requests will only be serviced if the associated interrupt enable bit, AWUIE, in KBIER is set. The AWU shares the keyboard interrupt vector. The overflow count can be selected from two options defined by the COPRS bit in CONFIG1. This bit was "borrowed" from the computer operating properly (COP) using the fact that the COP feature is idle (no MCU clock available) in stop mode. COPRS = 1 selects the short wakeup period while COPRS = 0 selects the long wakeup period. The auto wakeup RC oscillator (INTRCOSC) is highly dependent on operating voltage and temperature. This feature is not recommended for use as a time-keeping function. The wakeup request is latched to allow the interrupt source identification. The latched value, AWUL, can be read directly from the bit 6 position of PTA data register. This is a read-only bit which is occupying an empty bit position on PTA. No PTA associated registers, such as PTA6 data, PTA6 direction, and PTA6 pullup exist for this bit. The latch can be cleared by writing to the ACKK bit in the KBSCR register. Reset also clears the latch. AWUIE bit in KBI interrupt enable register (see Figure 4-1) has no effect on AWUL reading. The AWU oscillator and counters are inactive in normal operating mode and become active only upon entering stop mode. # 4.4 Interrupts The AWU can generate an interrupt request: AWU Latch (AWUL) — The AWUL bit is set when the AWU counter overflows. The auto wakeup interrupt mask bit, AWUIE, is used to enable or disable AWU interrupt requests. The AWU shares its interrupt with the KBI vector. **Central Processor Unit (CPU)** ## 7.3.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to 1. The following paragraphs describe the functions of the condition code register. Figure 7-6. Condition Code Register (CCR) #### V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. - 1 = Overflow - 0 = No overflow ## H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. - 1 = Carry between bits 3 and 4 - 0 = No carry between bits 3 and 4 #### I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. - 1 = Interrupts disabled - 0 = Interrupts enabled #### **NOTE** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). ## N — Negative Flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. - 1 = Negative result - 0 = Non-negative result # Table 7-1. Instruction Set Summary (Sheet 6 of 6) | Source | Operation | Description - | | Effect on CCR | | | | | Address<br>Mode | Opcode | Operand | les | |--------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------------|---|----------|---|---|---------------------------------------|------------------------------------|----------------|--------| | Form | operation. | | | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | 1 | 1 | 1 | ‡ | 1 | 1 | INH | 84 | | 2 | | TAX | Transfer A to X | X ← (A) | - | - | _ | - | - | - | INH | 97 | | 1 | | TPA | Transfer CCR to A | $A \leftarrow (CCR)$ | - | - | _ | - | - | - | INH | 85 | | 1 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | 1 | ı | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 311324 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | - | - | - | - | INH | 95 | | 2 | | TXA | Transfer X to A | A ← (X) | - | - | _ | - | - | - | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | _ | _ | _ | - | INH | 94 | | 2 | | WAIT | Enable Interrupts; Wait for Interrupt | I bit ← 0; Inhibit CPU clocking until interrupted | - | - | 0 | - | - | _ | INH | 8F | | 1 | | Α | Accumulator | n | Any bit | |-------|---------------------------------------------------------------------|-----------------|---------------------------------------------| | С | Carry/borrow bit | opr | Operand (one or two bytes) | | CCR | Condition code register | PC | Program counter | | dd | Direct address of operand | PCH | Program counter high byte | | dd rr | Direct address of operand and relative offset of branch instruction | PCL | Program counter low byte | | DD | Direct to direct addressing mode | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | DIX+ | Direct to indexed with post increment addressing mode | rr | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | SP1 | Stack pointer, 8-bit offset addressing mode | | EXT | Extended addressing mode | SP2 | Stack pointer 16-bit offset addressing mode | | ff | Offset byte in indexed, 8-bit offset addressing | SP | Stack pointer | | Н | Half-carry bit | U | Undefined | | Н | Index register high byte | V | Overflow bit | | hh II | High and low bytes of operand address in extended addressing | Χ | Index register low byte | | I | Interrupt mask | Z | Zero bit | | ii | Immediate operand byte | & | Logical AND | | IMD | Immediate source to direct destination addressing mode | 1 | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | <del>-</del> () | Negation (two's complement) | | IX+ | Indexed, no offset, post increment addressing mode | #`´ | Immediate value | | IX+D | Indexed with post increment to direct addressing mode | ** | Sign extend | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX1+ | Indexed, 8-bit offset, post increment addressing mode | ? | If | | IX2 | Indexed, 16-bit offset addressing mode | : | Concatenated with | | M | Memory location | ‡ | Set or cleared | | N | Negative bit | _ | Not affected | | | | | | # 7.8 Opcode Map See Table 7-2. Figure 9-2. Keyboard Interrupt Block Diagram The KBI vector fetch or software clear and the return of all enabled keyboard interrupt pins to a deasserted level may occur in any order. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt input stays asserted. #### $9.3.1.2 \; MODEK = 0$ If the MODEK bit is clear, the keyboard interrupt inputs are edge sensitive. The KBIPx bit will determine whether an edge sensitive pin detects rising or falling edges. A KBI vector fetch or software clear immediately clears the KBI latch. The keyboard flag bit (KEYF) in KBSCR can be read to check for pending interrupts. The KEYF bit is not affected by IMASKK, which makes it useful in applications where polling is preferred. #### NOTE Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a 0 for software to read the pin. Oscillator (OSC) Module # 11.8 Registers The oscillator module contains two registers: - Oscillator status and control register (OSCSC) - Oscillator trim register (OSCTRIM) ## 11.8.1 Oscillator Status and Control Register The oscillator status and control register (OSCSC) contains the bits for switching between internal and external clock sources. If the application uses an external crystal, bits in this register are used to select the crystal oscillator amplifier necessary for the desired crystal. While running off the internal clock source, the user can use bits in this register to select the internal clock source frequency. Figure 11-4. Oscillator Status and Control Register (OSCSC) #### OSCOPT1:OSCOPT0 — OSC Option Bits These read/write bits allow the user to change the clock source for the MCU. The default reset condition has the bus clock being derived from the internal oscillator. See 11.3.2.2 Internal to External Clock Switching for information on changing clock sources. | OSCOPT1 | OSCOPT0 | Oscillator Modes | |---------|---------|-----------------------------------------------------------| | 0 | 0 | Internal oscillator (frequency selected using ICFSx bits) | | 0 | 1 | External oscillator clock | | 1 | 0 | External RC | | 1 | 1 | External crystal (range selected using ECFSx bits) | ## ICFS1:ICFS0 — Internal Clock Frequency Select Bits These read/write bits enable the frequency to be increased for applications requiring a faster bus clock when running off the internal oscillator. The WAIT instruction has no effect on the oscillator logic. BUSCLKX2 and BUSCLKX4 continue to drive to the SIM module. | ICFS1 | ICFS0 | Internal Clock Frequency | |-------|-------|------------------------------------| | 0 | 0 | 4.0 MHz | | 0 | 1 | 8.0 MHz | | 1 | 0 | 12.8 MHz — default reset condition | | 1 | 1 | Reserved | ## 12.4.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a 0 disables the output buffer. Figure 12-6. Data Direction Register B (DDRB) #### DDRB[7:0] — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input #### NOTE Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 12-7 shows the port B I/O logic. Figure 12-7. Port B I/O Circuit When DDRBx is a 1, reading PTB reads the PTBx data latch. When DDRBx is a 0, reading PTB reads the logic level on the PTBx pin. The data latch can always be written, regardless of the state of its data direction bit. ## **System Integration Module (SIM)** Figure 13-7. Interrupt Processing #### **System Integration Module (SIM)** #### 13.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. #### NOTE A software interrupt pushes PC onto the stack. A software interrupt does **not** push PC - 1, as a hardware interrupt does. ## 13.6.2 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. Table 13-3 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 13-3. Interrupt Sources** | Priority | Source | Flag | Mask <sup>(1)</sup> | INT<br>Register<br>Flag | Vector<br>Address | |----------|-----------------------------------|------|---------------------|-------------------------|-------------------| | Highest | Reset | _ | _ | _ | \$FFFE-\$FFFF | | <b>A</b> | SWI instruction | _ | _ | _ | \$FFFC-\$FFFD | | l T | ĪRQ pin | IRQF | IMASK | IF1 | \$FFFA-\$FFFB | | | Timer channel 0 interrupt | CH0F | CH0IE | IF3 | \$FFF6-\$FFF7 | | | Timer channel 1 interrupt | CH1F | CH1IE | IF4 | \$FFF4-\$FFF5 | | | Timer overflow interrupt | TOF | TOIE | IF5 | \$FFF2-\$FFF3 | | ▼ | Keyboard interrupt | KEYF | IMASKK | IF14 | \$FFE0-\$FFE1 | | Lowest | ADC conversion complete interrupt | coco | AIEN | IF15 | \$FFDE-\$FFDF | <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. Wait mode can also be exited by a reset (or break in emulation mode). A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the break status register (BSR). If the COP disable bit, COPD, in the configuration register is 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. Figure 13-15 and Figure 13-16 show the timing for wait recovery. NOTE: EXITSTOPWAIT = $\overline{RST}$ pin OR CPU interrupt Figure 13-15. Wait Recovery from Interrupt Figure 13-16. Wait Recovery from Internal Reset #### **13.7.2 Stop Mode** In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the oscillator signals (BUSCLKX2 and BUSCLKX4) in stop mode, stopping the CPU and peripherals. If OSCENINSTOP is set, BUSCLKX2 will remain running in STOP and can be used to run the AWU. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 BUSCLKX4 cycles down to 32. This is ideal for the internal oscillator, RC oscillator, and external oscillator options which do not require long start-up times from stop mode. #### NOTE External crystal applications should use the full stop recovery time by clearing the SSREC bit. MC68HC908QYA/QTA Family Data Sheet, Rev. 3 # **Chapter 14 Timer Interface Module (TIM)** ## 14.1 Introduction This section describes the timer interface module (TIM). The TIM module is a 2-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. The TIM module shares its pins with general-purpose input/output (I/O) port pins. See Figure 14-1 for port location of these shared pins. ### 14.2 Features Features include the following: - Two input capture/output compare channels - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered output compare pulse-width modulation (PWM) signal generation - Programmable clock input - 7-frequency internal bus clock prescaler selection - External clock input pin if available, See Figure 14-1 - Free-running or modulo up-count operation - Toggle any channel pin on overflow - Counter stop and reset bits # 14.3 Functional Description Figure 14-2 shows the structure of the TIM. The central component of the TIM is the 16-bit counter that can operate as a free-running counter or a modulo up-counter. The counter provides the timing reference for the input capture and output compare functions. The counter modulo registers, TMODH:TMODL, control the modulo value of the counter. Software can read the counter value, TCNTH:TCNTL, at any time without affecting the counting sequence. The two TIM channels are programmable independently as input capture or output compare channels. #### 14.3.1 TIM Counter Prescaler The TIM clock source is one of the seven prescaler outputs or the external clock input pin, TCLK if available. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register (TSC) select the clock source. ## TOVx — Toggle-On-Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the counter overflows. When channel x is an input capture channel, TOVx has no effect. - 1 = Channel x pin toggles on TIM counter overflow. - 0 = Channel x pin does not toggle on TIM counter overflow. #### NOTE When TOVx is set, a counter overflow takes precedence over a channel x output compare if both occur at the same time. ### CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 14-11 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 14-11. CHxMAX Latency ## 14.8.5 TIM Channel Registers These read/write registers contain the captured counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Figure 14-12. TIM Channel x Register High (TCHxH) Figure 14-13. TIM Channel Register Low (TCHxL) MC68HC908QYA/QTA Family Data Sheet, Rev. 3 ## 15.2.2.3 Break Auxiliary Register The break auxiliary register (BRKAR) contains a bit that enables software to disable the COP while the MCU is in a state of break interrupt with monitor mode. Figure 15-6. Break Auxiliary Register (BRKAR) #### **BDCOP** — Break Disable COP Bit This read/write bit disables the COP during a break interrupt. Reset clears the BDCOP bit. - 1 = COP disabled during break interrupt - 0 = COP enabled during break interrupt ## 15.2.2.4 Break Status Register The break status register (BSR) contains a flag to indicate that a break caused an exit from wait mode. This register is only used in emulation mode. Figure 15-7. Break Status Register (BSR) #### SBSW — SIM Break Stop/Wait SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. - 1 = Wait mode was exited by break interrupt - 0 = Wait mode was not exited by break interrupt #### 15.2.2.5 Break Flag Control Register The break control register (BFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 15-8. Break Flag Control Register (BFCR) ## **Electrical Specifications** Figure 16-7. RC versus Frequency (5 Volts @ 25°C) Figure 16-8. RC versus Frequency (3 Volts @ 25°C) MC68HC908QYA/QTA Family Data Sheet, Rev. 3 Case 968 page 2 of 3