# E·XFL



#### Welcome to E-XFL.COM

#### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

#### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

#### Details

| Product Status                  | Obsolete                                                             |
|---------------------------------|----------------------------------------------------------------------|
| Core Processor                  | 68020                                                                |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                                       |
| Speed                           | 33MHz                                                                |
| Co-Processors/DSP               | -                                                                    |
| RAM Controllers                 | -                                                                    |
| Graphics Acceleration           | No                                                                   |
| Display & Interface Controllers | -                                                                    |
| Ethernet                        | -                                                                    |
| SATA                            | -                                                                    |
| USB                             | -                                                                    |
| Voltage - I/O                   | 5.0V                                                                 |
| Operating Temperature           | 0°C ~ 70°C (TA)                                                      |
| Security Features               | -                                                                    |
| Package / Case                  | 132-BQFP Bumpered                                                    |
| Supplier Device Package         | 132-PQFP (46x46)                                                     |
| Purchase URL                    | https://www.e-xfl.com/product-detail/nxp-semiconductors/mc68020eh33e |
|                                 |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Semiconductor, Inc.

reescale

LL.

# TABLE OF CONTENTS

Paragraph Number

Title

Page Number

#### Section 1 Introduction

| 1.1   | Features                                    | 1-2   |
|-------|---------------------------------------------|-------|
| 1.2   | Programming Model                           | .1-4  |
| 1.3   | Data Types and Addressing Modes Overview    | 1-8   |
| 1.4   | Instruction Set Overview                    | .1-10 |
| 1.5   | Virtual Memory and Virtual Machine Concepts | .1-10 |
| 1.5.1 | Virtual Memory                              | .1-10 |
| 1.5.2 | Virtual Machine                             | .1-12 |
| 1.6   | Pipelined Architecture                      | 1-12  |
| 1.7   | Cache Memory                                | .1-13 |

#### Section 2 Processing States

| 2.1   | Privilege Levels           | 2-2 |
|-------|----------------------------|-----|
| 2.1.1 | Supervisor Privilege Level | 2-2 |
| 2.1.2 | User Privilege Level       | 2-3 |
| 2.1.3 | Changing Privilege Level   |     |
| 2.2   | Address Space Types        | 2-4 |
| 2.3   | Exception Processing       | 2-5 |
| 2.3.1 | Exception Vectors          | 2-5 |
| 2.3.2 | Exception Stack Frame      | 2-6 |
|       | •                          |     |

#### Section 3 Signal Description

| 3.1  | Signal Index                                     | 3-2 |
|------|--------------------------------------------------|-----|
| 3.2  | Function Code Signals (FC2–FC0)                  | 3-2 |
| 3.3  | Address Bus (A31–A0, MC68020)(A23–A0, MC68EC020) | 3-2 |
| 3.4  | Data Bus (D31–D0)                                | 3-2 |
| 3.5  | Transfer Size Signals (SIZ1, SIZ0)               | 3-2 |
| 3.6  | Asynchronous Bus Control Signals                 | 3-4 |
| 3.7  | Interrupt Control Signals                        | 3-5 |
| 3.8  | Bus Arbitration Control Signals                  | 3-6 |
| 3.9  | Bus Exception Control Signals                    | 3-6 |
| 3.10 | Emulator Support Signal                          | 3-7 |
| 3.11 | Clock (CLK)                                      | 3-7 |
|      |                                                  |     |





\* 24-Bit for MC68EC020





Table 5-5 lists the combinations of SIZ1, SIZ0, A1, and A0 and the corresponding pattern of the data transfer for write cycles from the internal multiplexer of the MC68020/EC020 to the external data bus.

| Transfer<br>Size | Si   | ze   | Add | ress | External Data Bus<br>Connection |    |
|------------------|------|------|-----|------|---------------------------------|----|
|                  | SIZ1 | SIZ0 | A1  | A0   | D31–D24 D23–D16 D15–D8 D7–D0    | l. |
| Byte             | 0    | 1    | x   | x    | OP3 OP3 OP3 OP3                 |    |
| Word             | 1    | 0    | х   | 0    | OP2 OP3 OP2 OP3                 |    |
|                  | 1    | 0    | х   | 1    | OP2 OP2 OP3 OP2                 |    |
| 3 Bytes          | 1    | 1    | 0   | 0    | OP1 OP2 OP3 OP0*                |    |
|                  | 1    | 1    | 0   | 1    | OP1 OP1 OP2 OP3                 |    |
|                  | 1    | 1    | 1   | 0    | OP1 OP2 OP1 OP2                 |    |
|                  | 1    | 1    | 1   | 1    | OP1 OP1 OP2* OP1                |    |
| Long Word        | 0    | 0    | 0   | 0    | OP0 OP1 OP2 OP3                 |    |
|                  | 0    | 0    | 0   | 1    | OP0 OP0 OP1 OP2                 |    |
|                  | 0    | 0    | 1   | 0    | OP0 OP1 OP0 OP1                 |    |
|                  | 0    | 0    | 1   | 1    | OP0 OP0 OP1* OP0                |    |

# Table 5-5. MC68020/EC020 Internal to External Data Bus Multiplexer—Write Cycles

\*Due to the current implementation, this byte is output but never used.

x = Don't care

NOTE: The OP tables on the external data bus refer to a particular byte of the operand that is written on that section of the data bus.





\* For the MC68EC020, A23–A2. This signal does not apply to the MC68EC020.

## Figure 5-10. Misaligned Long-Word Operand Write to Word Port Timing

M68020 USER'S MANUAL

#### For More Information On This Product, Go to: www.freescale.com



|               |      |      |    |    | Data Bus Active Sections<br>Byte (B), Word (W) , Long-Word (L) Ports |         |        |       |
|---------------|------|------|----|----|----------------------------------------------------------------------|---------|--------|-------|
| Transfer Size | SIZ1 | SIZ0 | A1 | A0 | D31–D24                                                              | D23–D16 | D15–D8 | D7-D0 |
| Byte          | 0    | 1    | 0  | 0  | BWL                                                                  | _       | _      | —     |
|               | 0    | 1    | 0  | 1  | В                                                                    | WL      | —      | —     |
|               | 0    | 1    | 1  | 0  | BW                                                                   | —       | L      | —     |
|               | 0    | 1    | 1  | 1  | В                                                                    | W       | _      | L     |
| Word          | 1    | 0    | 0  | 0  | BWL                                                                  | WL      | _      | _     |
|               | 1    | 0    | 0  | 1  | В                                                                    | WL      | L      | —     |
|               | 1    | 0    | 1  | 0  | ВW                                                                   | W       | L      | L     |
|               | 1    | 0    | 1  | 1  | В                                                                    | W       | _      | L     |
| 3 Bytes       | 1    | 1    | 0  | 0  | BWL                                                                  | WL      | L      | —     |
|               | 1    | 1    | 0  | 1  | В                                                                    | WL      | L      | L     |
|               | 1    | 1    | 1  | 0  | BW                                                                   | W       | L      | L     |
|               | 1    | 1    | 1  | 1  | В                                                                    | W       | _      | L     |
| Long Word     | 0    | 0    | 0  | 0  | BWL                                                                  | WL      | L      | L     |
|               | 0    | 0    | 0  | 1  | В                                                                    | WL      | L      | L     |
|               | 0    | 0    | 1  | 0  | ВW                                                                   | W       | L      | L     |
|               | 0    | 0    | 1  | 1  | В                                                                    | W       |        | L     |

Table 5-7. Data Bus Byte Enable Signals for Byte, Word, and Long-Word Ports

Figure 5-18 shows a logic diagram of one method for generating byte enable signals for 16- and 32-bit ports from the SIZ1, SIZ0, A1, and A0 encodings and the R/W signal.

# 5.2.5 Cache Interactions

The organization and requirements of the on-chip instruction cache affect the interpretation of DSACK1 and DSACK0. Since the MC68020/EC020 attempts to load all instructions into the on-chip cache, the bus may operate differently when caching is enabled. Specifically, on read cycles that terminate normally, the A1, A0, SIZ1, and SIZ0 signals do not apply.

The cache can also affect the assertion of  $\overline{AS}$  and the operation of a read cycle. The search of the cache by the processor begins when the sequencer requires an instruction. At this time, the bus controller may also initiate an external bus cycle in case the requested item is not resident in the instruction cache. If an internal cache hit occurs, the external cycle aborts, and  $\overline{AS}$  is not asserted.

For the MC68020, if the bus is not occupied with another read or write cycle, the bus controller asserts the  $\overline{\text{ECS}}$  signal (and the  $\overline{\text{OCS}}$  signal, if appropriate). It is possible to have  $\overline{\text{ECS}}$  asserted on multiple consecutive clock cycles. Note that there is a minimum time specified from the negation of  $\overline{\text{ECS}}$  to the next assertion of  $\overline{\text{ECS}}$  (refer to **Section 10 Electrical Characteristics**). Instruction prefetches can occur every other clock so that if, after an aborted cycle due to an instruction cache hit, the bus controller asserts  $\overline{\text{ECS}}$  on the next clock, this second cycle is for a data fetch. Note that, if the bus controller is executing other cycles, these aborted cycles due to cache hits may not be seen externally.

5-22





\* For the MC68EC020, A23–A4. \*\* This signal does not apply to the MC68EC020.

#### Figure 5-34. Autovector Operation Timing

M68020 USER'S MANUAL

#### For More Information On This Product, Go to: www.freescale.com



Semiconductor, Inc

reescale

The acceptable bus cycle terminations for asynchronous cycles are summarized in relation to DSACK1/DSACK0 assertion as follows (case numbers refer to Table 5-8):

#### Normal Termination:

DSACK1/DSACK0 is asserted; BERR and HALT remain negated (case 1).

Halt Termination:

HALT is asserted at same time or before DSACK1/DSACK0, and BERR remains negated (case 2).

**Bus Error Termination:** 

BERR is asserted in lieu of, at the same time, or before DSACK1/DSACK0 (case 3) or after DSACK1/DSACK0 (case 4), and HALT remains negated; BERR is negated at the same time or after DSACK1/DSACK0.

**Retry Termination:** 

HALT and BERR are asserted in lieu of, at the same time, or before DSACK1/DSACK0 (case 5) or after DSACK1/DSACK0 (case 6); BERR is negated at the same time or after DSACK1/DSACK0; HALT may be negated at the same time or after BERR.

|          |                               | Asserted on Rising<br>Edge of State |             |                                                              |
|----------|-------------------------------|-------------------------------------|-------------|--------------------------------------------------------------|
| Case No. | Control Signal                | n                                   | n+2         | Result                                                       |
| 1        | DSACK1/DSACK0<br>BERR<br>HALT | A Z Z                               | ω z ×       | Normal cycle terminate and continue.                         |
| 2        | DSACK1/DSACK0<br>BERR<br>HALT | A<br>N<br>A/S                       | w Z w       | Normal cycle terminate and halt. Continue when HALT negated. |
| 3        | DSACK1/DSACK0<br>BERR<br>HALT | N/A<br>A<br>N                       | X<br>S<br>N | Terminate and take bus error exception, possibly deferred.   |
| 4        | DSACK1/DSACK0<br>BERR<br>HALT | ZZZ                                 | X<br>A<br>N | Terminate and take bus error exception, possibly deferred.   |
| 5        | DSACK1/DSACK0<br>BERR<br>HALT | N/A<br>A<br>A/S                     | X<br>S<br>S | Terminate and retry when HALT negated.                       |
| 6        | DSACK1/DSACK0<br>BERR<br>HALT | A<br>N<br>N                         | X<br>A<br>A | Terminate and retry when HALT negated.                       |

# Table 5-8. DSACK1/DSACK0, BERR, HALT Assertion Results

Legend:

n-The number of current even bus state (e.g., S2, S4, etc.)

A—Signal is asserted in this bus state

N-Signal is not asserted and/or remains negated in this bus state

X—Don't care

S—Signal was asserted in previous state and remains asserted in this state

MOTOROLA



State changes occur on the next rising edge of the clock after the internal signal is recognized as valid. The BG signal transitions on the falling edge of the clock after a state is reached during which G changes. The bus control signals (controlled by T) are driven by the processor immediately following a state change when bus mastership is returned to the MC68020.

State 0, at the top center of the diagram, in which both G and T are negated, is the state of the bus arbiter while the processor is bus master. Request R and acknowledge A keep the arbiter in state 0 as long as they are both negated. When a request R is received, both grant G and signal T are asserted (in state 1 at the top left). The next clock causes a change to state 2, at the lower left, in which G and T are held. The bus arbiter remains in that state until acknowledge A is asserted or request R is negated. Once either occurs, the arbiter changes to the center state, state 3, and negates grant G. The next clock takes the arbiter to state 4, at the upper right, in which grant G remains negated and signal T remains asserted. With acknowledge A asserted, the arbiter remains in state 4 until A is negated or request R is again asserted. When A is negated, the arbiter returns to the original state, state 0, and negates signal T. This sequence of states follows the normal sequence of signals for relinquishing the bus to an external bus master. Other states apply to other possible sequences of combinations of R and A.

The MC68020 does not allow arbitration of the external bus during the read-modify-write sequence. For the duration of this sequence, the MC68020 ignores the BR input. If mastership of the MC68020 bus is required during a read-modify-write operation, BERR must be used to abort the read-modify-write sequence. The bus arbitration sequence while the bus is inactive (i.e., executing internal operations such as a multiply instruction) is shown in Figure 5-45.





Figure 5-45. MC68020 Bus Arbitration Operation Timing—Bus Inactive



stack for stage B of the pipe are accepted as valid; the processor assumes that there is no prefetch pending for stage B and that software has repaired or filled the image of stage B, if necessary.

- 1 = Rerun faulted bus cycle or run pending prefetch
- 0 = Do not rerun bus cycle

Bits 11–9—Reserved by Motorola

## DF—Fault/Rerun Flag

If the DF bit is set, a data fault has occurred and caused the exception. If the DF bit is set when the processor reads the stack frame, it reruns the faulted data access; otherwise, it assumes that the data input buffer value on the stack is valid for a read or that the data has been correctly written to memory for a write (or that no data fault occurred).

1 = Rerun faulted bus cycle or run pending prefetch

0 = Do not rerun bus cycle

## RM—Read-Modify-Write

- 1 = Read-modify-write operation on data cycle
- 0 = Not a read-modify-write operation

## RW-Read/Write

1 = Read on data cycle

0 = Write on data cycle

## SIZE—Size Code

The SIZE field indicates the size of the operand access for the data cycle.

Bit 3—Reserved by Motorola

FC2–FC0—Specifies the address space for data cycle

# 6.2.2 Using Software to Complete the Bus Cycles

One method of completing a faulted bus cycle is to use a software handler to emulate the cycle. This is the only method for correcting address errors. The handler should emulate the faulted bus cycle in a manner that is transparent to the instruction that caused the fault. For instruction stream faults, the handler may need to run bus cycles for both the B and C stages of the instruction pipe. The RB and RC bits of the SSW identify the stages that may require a bus cycle; the FB and FC bits of the SSW indicate that a stage was invalid when an attempt was made to use its contents. Those stages must be repaired. For each faulted stage, the software handler should copy the instruction word from the proper address space as indicated by the S-bit of the copy of the SR saved on the stack to the image of the appropriate stage in the stack frame. In addition, the handler must clear the RB or RC bit associated with the stage that it has corrected. The handler should not change the FB and FC bits.

MOTOROLA



information to the main processor during the execution of these instructions. These coprocessor format codes are discussed in detail in **7.2.3.2 Coprocessor Format Words**.

**7.2.3.1 COPROCESSOR INTERNAL STATE FRAMES.** The context save (cpSAVE) and context restore (cpRESTORE) instructions transfer an internal coprocessor state frame between memory and a coprocessor. This internal coprocessor state frame represents the state of coprocessor operations. Using the cpSAVE and cpRESTORE instructions, it is possible to interrupt coprocessor operation, save the context associated with the current operation, and initiate coprocessor operations with a new context.

A cpSAVE instruction stores a coprocessor internal state frame as a sequence of longword entries in memory. Figure 7-14 shows the format of a coprocessor state frame. The format and length fields of the coprocessor state frame format comprise the format word. During execution of the cpSAVE instruction, the MC68020/EC020 calculates the state frame effective address from information in the operation word of the instruction and stores a format word at this effective address. The processor writes the long words that form the coprocessor state frame to descending memory addresses, beginning with the address specified by the sum of the effective address and the length field multiplied by four. During execution of the cpRESTORE instruction, the MC68020/EC020 reads the state frame from ascending addresses beginning with the effective address specified in the instruction operation word.



## Figure 7-14. Coprocessor State Frame Format in Memory

The processor stores the coprocessor format word at the lowest address of the state frame in memory, and this word is the first word transferred for both the cpSAVE and cpRESTORE instructions. The word following the format word does not contain information relevant to the coprocessor state frame, but serves to keep the information in the state frame a multiple of four bytes in size. The number of entries following the format word length for a given coprocessor state.

MOTOROLA



| 15                    | 2 | 1  | 0  |
|-----------------------|---|----|----|
| (UNDEFINED, RESERVED) |   | XA | AB |

## Figure 7-19. Control CIR Format

When the MC68020/EC020 receives one of the three take exception coprocessor response primitives, it acknowledges the primitive by setting the exception acknowledge bit (XA) in the control CIR. The MC68020/EC020 sets the abort bit (AB) in the control CIR to abort any coprocessor instruction in progress. (The 14 most significant bits of both masks are undefined.) The MC68020/EC020 aborts a coprocessor instruction when it detects one of the following exception conditions:

- An F-line emulator exception condition after reading a response primitive
- A privilege violation exception as it performs a supervisor check in response to a supervisor check primitive
- A format error exception when it receives an invalid format word or a valid format word that contains an invalid length

# 7.3.3 Save CIR

The coprocessor uses the 16-bit save CIR to communicate status and state frame format information to the main processor while executing a cpSAVE instruction. The main processor reads the save CIR to initiate execution of the cpSAVE instruction by the coprocessor. The offset from the base address of the CIR set for the save CIR is \$04. Refer to **7.2.3.2 Coprocessor Format Words** for more information on the save CIR.

# 7.3.4 Restore CIR

The main processor initiates the cpRESTORE instruction by writing a coprocessor format word to the 16-bit restore register. During the execution of the cpRESTORE instruction, the coprocessor communicates status and state frame format information to the main processor through the restore CIR. The offset from the base address of the CIR set for the restore CIR is \$06. Refer to **7.2.3.2 Coprocessor Format Words** for more information on the restore CIR.

# 7.3.5 Operation Word CIR

The main processor writes the F-line operation word of the instruction in progress to the 16-bit operation word CIR in response to a transfer operation word coprocessor response primitive (refer to **7.4.6 Transfer Operation Word Primitive**). The offset from the base address of the CIR set for the operation word CIR is \$08.

# 7.3.6 Command CIR

The main processor initiates a coprocessor general category instruction by writing the instruction command word, which follows the instruction F-line operation word in the instruction stream, to the 16-bit command CIR. The offset from the base address of the CIR set for the command CIR is \$0A.

M68020 USER'S MANUAL



and PF = 1, and then performs trace exception processing. When IA = 1, the main processor services pending interrupts before reading the response CIR again.

A coprocessor can be designed to execute a cpGEN instruction concurrently with the execution of main processor instructions and, also, buffer one write operation to either its command or condition CIR. This type of coprocessor issues a null primitive with CA = 1 when it is concurrently executing a cpGEN instruction, and the main processor initiates another general or conditional coprocessor instruction. This primitive indicates that the coprocessor is busy and the main processor should read the response CIR again without reinitiating the instruction. The IA bit of this null primitive usually should be set to minimize interrupt latency while the main processor is waiting for the coprocessor to complete the general category instruction.

Table 7-3 summarizes the encodings of the null primitive.

| CA | PC | IA | PF | TF | General Instructions                                                                                                                    | Conditional Instructions                                           |
|----|----|----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| x  | 1  | x  | x  | x  | Pass Program Counter to Instruction<br>Address CIR, Clear PC Bit, and Proceed<br>with Operation Specified by CA, IA, PF,<br>and TF Bits | Same as General Category                                           |
| 1  | 0  | 0  | х  | х  | Reread Response CIR, Do Not Service<br>Pending Interrupts                                                                               | Same as General Category                                           |
| 1  | 0  | 1  | х  | х  | Service Pending Interrupts and Reread the Response CIR                                                                                  | Same as General Category                                           |
| 0  | 0  | 0  | 0  | с  | If (Trace Pending) Reread Response CIR;<br>Else, Execute Next Instruction                                                               | Main Processor Completes Instruction<br>Execution Based on TF = c  |
| 0  | 0  | 1  | 0  | С  | If (Trace Pending) Service Pending<br>Interrupts and Reread Response CIR;<br>Else, Execute Next Instruction                             | Main Processor Completes Instruction<br>Execution Based on TF = c  |
| 0  | 0  | x  | 1  | с  | Coprocessor Instruction Completed;<br>Service Pending Exceptions or Execute<br>Next Instruction                                         | Main Processor Completes Instruction<br>Execution Based on TF = c. |

 Table 7-3. Null Coprocessor Response Primitive Encodings

x = Don't Care

c = 1 or 0 Depending on Coprocessor Condition Evaluation



| Primitive                                                                                                                                                                                                                                                                                                                                                                  | Protocol | F-Line                                | Other |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------|-------|
| Busy                                                                                                                                                                                                                                                                                                                                                                       |          |                                       |       |
| Null                                                                                                                                                                                                                                                                                                                                                                       |          |                                       |       |
| Supervisory Check*<br>Other: Privilege Violation if S-Bit in the SR = 0                                                                                                                                                                                                                                                                                                    |          |                                       | х     |
| Transfer Operation Word*                                                                                                                                                                                                                                                                                                                                                   |          |                                       |       |
| Transfer from Instruction Stream*<br>Protocol: If Length Field Is Odd (Zero Length Legal)                                                                                                                                                                                                                                                                                  | x        |                                       |       |
| Evaluate and Transfer Effective Address<br>Protocol: If Used with Conditional Instruction<br>F-Line: If EA in Opword Is NOT Control Alterable                                                                                                                                                                                                                              | х        | Х                                     |       |
| Evaluate Effective Address and Transfer Data<br>Protocol:<br>1. If Used with Conditional Instructions<br>2. Length Is Not 1, 2, or 4 and EA = Register Direct<br>3. If EA = Immediate and Length Odd and Greater Than 1<br>4. Attempt to Write to Unalterable Address<br>Even if Address Declared Legal in Primitive<br>F-Line: Valid EA Field Does Not Match EA in Opword | x        | x                                     |       |
| Write to Previously Evaluated Effective Address<br>Protocol: If Used with Conditional Instruction                                                                                                                                                                                                                                                                          | x        |                                       |       |
| Take Address and Transfer Data*                                                                                                                                                                                                                                                                                                                                            |          |                                       |       |
| Transfer to/from Top of Stack*<br>Protocol: Length Field Other Than 1, 2, or 4                                                                                                                                                                                                                                                                                             | x        |                                       |       |
| Transfer Single Main Processor Register*                                                                                                                                                                                                                                                                                                                                   |          |                                       |       |
| Transfer Main Processor Control Register<br>Protocol: Invalid Control Register Select Code                                                                                                                                                                                                                                                                                 | x        |                                       |       |
| Transfer Multiple Main Processor Registers*                                                                                                                                                                                                                                                                                                                                |          |                                       |       |
| Transfer Multiple Coprocessor Registers<br>Protocol:<br>1. If Used with Conditional Instructions<br>2. Odd Length Value                                                                                                                                                                                                                                                    | x        | , , , , , , , , , , , , , , , , , , , |       |
| <ul> <li>1. EA Not Control Alterable or (An)+ for CP to Memory Transfer</li> <li>2. EA Not Control Alterable or –(An) for Memory to CP Transfer</li> </ul>                                                                                                                                                                                                                 |          | X                                     |       |
| Transfer Status and ScanPC<br>Protocol: If Used with Conditional Instruction<br>Other:<br>1. Trace—Trace Made Pending if MC68020/EC020 in "Trace on Change of<br>Flow" Mode and DR = 1<br>2. Address Error—If Odd Value Written to ScanPC                                                                                                                                  | x        |                                       | х     |
| Take Preinstruction, Midinstruction, or Postinstruction Exception<br>Exception Depends on Vector Supplies in Primitive                                                                                                                                                                                                                                                     | X        | Х                                     | х     |

#### Table 7-6. Exceptions Related to Primitive Processing

\*Use of this primitive with CA = 0 will cause protocol violation on conditional instructions. Abbreviations:

EA—Effective Address

CP-Coprocessor



counter field of the saved stack frame to point to the next instruction operation word and executes the RTE instruction. The MC68020/EC020 then executes the instruction following the instruction that was emulated.

The exception handler should also check the copy of the SR on the stack to determine whether tracing is enabled. If tracing is enabled, the trace exception processing should also be emulated. Refer to **Section 6 Exception Processing** for additional information.

**7.5.2.3 PRIVILEGE VIOLATIONS.** Privilege violations can result from the cpSAVE and cpRESTORE instructions and from the supervisor check coprocessor response primitive. The MC68020/EC020 initiates privilege violation exception processing if it attempts to execute either the cpSAVE or cpRESTORE instruction when it is in the user state (S = 0 in the SR). The main processor initiates this exception processing prior to any communication with the coprocessor associated with the cpSAVE or cpRESTORE instructions.

If the main processor is executing a coprocessor instruction in the user state when it reads the supervisor check primitive, it aborts the coprocessor instruction in progress by writing an abort mask to the control CIR (refer to **7.3.2 Control CIR**). The main processor then performs privilege violation exception processing.

If a privilege violation occurs, the main processor initiates exception processing using the four-word preinstruction stack frame (refer to Figure 7-41) and the privilege violation exception vector number 8. Thus, if the exception handler does not modify the stack frame, the main processor attempts to restart the instruction during which the exception occurred after it executes an RTE to return from the handler.

**7.5.2.4 cpTRAPcc INSTRUCTION TRAPS.** If, during the execution of a cpTRAPcc instruction, the coprocessor returns the TRUE condition indicator to the main processor with a null primitive, the main processor initiates trap exception processing. The main processor uses the six-word postinstruction exception stack frame (refer to Figure 7-45) and the trap exception vector number 7. The scanPC field of this stack frame contains the address of the instruction following the cpTRAPcc instruction. The processing associated with the cpTRAPcc instruction can then proceed, and the exception handler can locate any immediate operand words encoded in the cpTRAPcc instruction using the information contained in the six-word stack frame. If the exception handler does not modify the stack frame, the main processor executes the instruction following the cpTRAPcc instruction after it executes an RTE instruction to exit from the handler.

**7.5.2.5 TRACE EXCEPTIONS.** The MC68020/EC020 supports two modes of instruction tracing, as discussed in **Section 6 Exception Processing**. In the trace on instruction execution mode, the MC68020/EC020 takes a trace exception after completing each instruction. In the trace on change of flow mode, the MC68020/EC020 takes a trace exception after each instruction that alters the SR or places an address other than the address of the next instruction in the PC.



# 8.2.10 Binary-Coded Decimal Operations

The binary-coded decimal operations table indicates the number of clock periods needed for the processor to perform the specified operation using the given addressing modes, with complete execution times given. No additional tables are needed to calculate total effective execution time for these instructions. The total number of clock cycles is outside the parentheses; the number of read, prefetch, and write cycles is given inside the parentheses as (r/p/w). These cycles are included in the total clock cycle number.

|      | Instruction                 | Best Case         | Cache Case        | Worst Case        |
|------|-----------------------------|-------------------|-------------------|-------------------|
| ABCD | Dn,Dn                       | 4(0/0/0)          | 4(0/0/0)          | 5(0/1/0)          |
| ABCD | –(An),–(An)                 | <b>14</b> (2/0/1) | <b>16</b> (2/0/1) | <b>17</b> (2/1/1) |
| SBCD | Dn,Dn                       | 4(0/0/0)          | <b>4</b> (0/0/0)  | 5(0/1/0)          |
| SBCD | –(An),–(An)                 | <b>14</b> (2/0/1) | <b>16</b> (2/0/1) | <b>17</b> (2/1/1) |
| ADDX | Dn,Dn                       | 2(0/0/0)          | <b>2</b> (0/0/0)  | <b>3</b> (0/1/0)  |
| ADDX | –(An),–(An)                 | <b>10</b> (2/0/1) | <b>12</b> (2/0/1) | <b>13</b> (2/1/1) |
| SUBX | Dn,Dn                       | 2(0/0/0)          | 2(0/0/0)          | <b>3</b> (0/1/0)  |
| SUBX | –(An),–(An)                 | <b>10</b> (2/0/1) | <b>12</b> (2/0/1) | <b>13</b> (2/1/1) |
| CMPM | (An)+,(An)+                 | <b>8</b> (2/0/0)  | <b>9</b> (2/0/0)  | <b>10</b> (2/1/0) |
| PACK | Dn,Dn,# <data></data>       | 3(0/0/0)          | 6(0/0/0)          | 7(0/1/0)          |
| PACK | -(An),-(An),# <data></data> | <b>11</b> (1/0/1) | <b>13</b> (1/0/1) | <b>13</b> (1/1/1) |
| UNPK | Dn,Dn,# <data></data>       | 5(0/0/0)          | 8(0/0/0)          | <b>9</b> (0/1/0)  |
| UNPK | -(An),-(An),# <data></data> | <b>11</b> (1/0/1) | 13(1/0/1)         | 13(1/1/1)         |



# 8.2.13 Bit Manipulation Instructions

The bit manipulation instructions table indicates the number of clock periods needed for the processor to perform the specified bit operation on the given addressing mode. Footnotes indicate when it is necessary to add another table entry to calculate the total effective execution time for the instruction. The total number of clock cycles is outside the parentheses; the number of read, prefetch, and write cycles is given inside the parentheses as (r/p/w). These cycles are included in the total clock cycle number.

|    |      | Instruction         | Best Case        | Cache Case       | Worst Case       |
|----|------|---------------------|------------------|------------------|------------------|
|    | BTST | # <data>,Dn</data>  | 1(0/0/0)         | 4(0/0/0)         | 5(0/1/0)         |
|    | BTST | Dn,Dn               | 1(0/0/0)         | 4(0/0/0)         | <b>5</b> (0/1/0) |
| ** | BTST | # <data>,Mem</data> | <b>4</b> (0/0/0) | 4(0/0/0)         | <b>5</b> (0/1/0) |
| *  | BTST | Dn,Mem              | 4(0/0/0)         | 4(0/0/0)         | 5(0/1/0)         |
|    | BCHG | # <data>,Dn</data>  | 1(0/0/0)         | 4(0/0/0)         | <b>5</b> (0/1/0) |
|    | BCHG | Dn,Dn               | 1(0/0/0)         | 4(0/0/0)         | <b>5</b> (0/1/0) |
| ** | BCHG | # <data>,Mem</data> | <b>4</b> (0/0/1) | <b>4</b> (0/0/1) | 5(0/1/1)         |
| *  | BCHG | Dn,Mem              | <b>4</b> (0/0/1) | <b>4</b> (0/0/1) | 5(0/1/1)         |
|    | BCLR | # <data>,Dn</data>  | 1(0/0/0)         | 4(0/0/0)         | <b>5</b> (0/1/0) |
|    | BCLR | Dn,Dn               | 1(0/0/0)         | 4(0/0/0)         | 5(0/1/0)         |
| ** | BCLR | # <data>,Mem</data> | <b>4</b> (0/0/1) | <b>4</b> (0/0/1) | 5(0/1/1)         |
| *  | BCLR | Dn,Mem              | <b>4</b> (0/0/1) | <b>4</b> (0/0/1) | 5(0/1/1)         |
|    | BSET | # <data>,Dn</data>  | 1(0/0/0)         | 4(0/0/0)         | 5(0/1/0)         |
|    | BSET | Dn,Dn               | 1(0/0/0)         | 4(0/0/0)         | <b>5</b> (0/1/0) |
| ** | BSET | # <data>,Mem</data> | <b>4</b> (0/0/1) | <b>4</b> (0/0/1) | 5(0/1/1)         |
| *  | BSET | Dn,Mem              | 4(0/0/1)         | <b>4</b> (0/0/1) | 5(0/1/1)         |

\*Add Fetch Effective Address Time

\*\* Add Fetch Immediate Address Time



# **8.2.15 Conditional Branch Instructions**

The conditional branch instructions table indicates the number of clock periods needed for the processor to perform the specified branch on the given branch size, with complete execution times given. No additional tables are needed to calculate total effective execution time for these instructions. The total number of clock cycles is outside the parentheses; the number of read, prefetch, and write cycles is given inside the parentheses as (r/p/w). These cycles are included in the total clock cycle number.

| Instruction                          | Best Case        | Cache Case        | Worst Case        |  |
|--------------------------------------|------------------|-------------------|-------------------|--|
| Bcc (Taken)                          | <b>3</b> (0/0/0) | <b>6</b> (0/0/0)  | <b>9</b> (0/2/0)  |  |
| Bcc.B (Not Taken)                    | 1(0/0/0)         | 4(0/0/0)          | <b>5</b> (0/1/0)  |  |
| Bcc.W (Not Taken)                    | <b>3</b> (0/0/0) | <b>6</b> (0/0/0)  | <b>7</b> (0/1/0)  |  |
| Bcc.L (Not Taken)                    | <b>3</b> (0/0/0) | 6(0/0/0)          | <b>9</b> (0/2/0)  |  |
| DBcc (cc = False, Count Not Expired) | <b>3</b> (0/0/0) | <b>6</b> (0/0/0)  | <b>9</b> (0/2/0)  |  |
| DBcc (cc = False, Count Expired)     | 7(0/0/0)         | <b>10</b> (0/0/0) | <b>10</b> (0/3/0) |  |
| DBcc (cc = True)                     | <b>3</b> (0/0/0) | 6(0/0/0)          | <b>7</b> (0/1/0)  |  |



| PAL16L8     |                                |             |                         |              |       |           |                                                           |                                                |               |                |          |          |  |
|-------------|--------------------------------|-------------|-------------------------|--------------|-------|-----------|-----------------------------------------------------------|------------------------------------------------|---------------|----------------|----------|----------|--|
| BYTE_SELEC  | т                              |             |                         |              |       |           |                                                           |                                                |               |                |          |          |  |
| MC68020/EC0 | 020 BYTE                       | DATA        | SELECT GE               | ENERATION    | N FOR | 32-BIT PO | RTS, MAPPE                                                | ED AND                                         | UNMAPF        | PED.           |          |          |  |
| MOTOROLA I  | NC., AUS                       | TIN, T      | EXAS                    |              |       |           |                                                           |                                                |               |                |          |          |  |
| INPUTS:     | AO                             | A1          | SIZ0                    | SIZ1         | RW    | A18       | A19                                                       | A20                                            | A21           | ~CPU           |          |          |  |
| OUTPUTS:    | ~UUD/                          | Ą           | ~UMDA                   | ~LMDA        |       | ~LLDA     | ~UUDA                                                     | ~U                                             | MDB           | ~LMDB          | ~LLDE    | 6        |  |
| !~UUDA      | = RW                           |             |                         |              |       |           | ;enable upper byte on read of 32-bit port                 |                                                |               |                |          |          |  |
|             | +!A0 *!A1                      |             |                         |              |       |           | ;directly addressed, any size                             |                                                |               |                |          |          |  |
| !~UMDA      | = RW                           |             |                         |              |       |           | ;enable up                                                | per mide                                       | dle byte o    | n read of 32-b | pit port |          |  |
|             | +A0 *!/                        | +A0 *!A1    |                         |              |       |           |                                                           | ;directly addressed, any size                  |               |                |          |          |  |
|             | +!A1 *!                        | +!A1 *!SIZ0 |                         |              |       |           |                                                           | ;even word aligned, size word or long word     |               |                |          |          |  |
|             | +!A1 *\$                       | +!A1 *SIZ1  |                         |              |       |           |                                                           | ;even word aligned, size is word or three byte |               |                |          |          |  |
| !~LMDA      | = RW                           |             |                         |              |       |           | ;enable lower middle byte on read of 32-bit port +!A0 *A1 |                                                |               |                |          | +!A0 *A1 |  |
|             | ;directl                       | y addre     | essed, any si           | ze           |       |           |                                                           |                                                |               |                |          |          |  |
|             | +!A1 *!                        | SIZ0 *      | !SIZ1                   |              |       |           | ;even word aligned, size is long word                     |                                                |               |                |          |          |  |
|             | +!A1 *\$                       | SIZ0 *S     | SIZ1                    |              |       |           | ;even word                                                | d aligned                                      | l, size is t  | nree byte      |          |          |  |
|             | +!A1 */                        | A0 *!SI     | Z0                      |              |       |           | ;even word                                                | d aligned                                      | l, size is v  | vord or long w | /ord     |          |  |
| !~LLDA      | = RW                           |             |                         |              |       |           | ;enable lov                                               | wer byte                                       | on read o     | of 32-bit port |          |          |  |
|             | +A0 *A                         | \1          |                         |              |       |           | ;directly ac                                              | dressed                                        | l, any size   | •              |          |          |  |
|             | +A0 *S                         | SIZ0 *S     | IZ1                     |              |       |           | ;odd byte a                                               | alignmer                                       | nt, three b   | yte size       |          |          |  |
|             | +!SIZ0                         | *!SIZ1      |                         |              |       |           | size is lon;                                              | ig word,                                       | any addre     | ess            |          |          |  |
|             | +A1 *S                         | SIZ1        |                         |              |       |           | ;odd word                                                 | aligned,                                       | word or t     | hree byte size | 9        |          |  |
| !~UUDB      | = RW                           | *!~CPL      | J * (addressb           | )            |       |           | ;enable up                                                | per byte                                       | on read       | of 32-bit port |          |          |  |
|             | +!A0 *!                        | A1 *!~      | CPU * (addre            | essb)        |       |           | ;directly ac                                              | dressec                                        | l, any size   | •              |          |          |  |
| !~UMDB      | = RW                           | *!~CPl      | J * (addressb           | )            |       |           | ;enable up                                                | per mide                                       | dle byte o    | n read of 32-b | pit port |          |  |
|             | + A0 *!                        | A1 *!~      | CPU * (addre            | essb)        |       |           | ;directly ac                                              | dressec                                        | l, any size   | •              |          |          |  |
|             | +!A1 *!                        | SIZ0 *      | <pre>!~CPU * (add</pre> | dressb)      |       |           | ;even word                                                | d aligned                                      | l, size wo    | rd or long wor | ď        |          |  |
|             | +!A1 *SIZ1 *!~CPU * (addressb) |             |                         |              |       |           | ;even word aligned, size is word or three byte            |                                                |               |                |          |          |  |
| !~LMDB      | =RW *                          | !~CPU       | * (addressb)            | )            |       |           | ;enable lov                                               | wer mide                                       | lle byte o    | n read of 32-b | oit port |          |  |
|             | +!A0 *                         | A1 *!~      | CPU * (addre            | essb)        |       |           | ;directly ac                                              | dressec                                        | l, any size   | •              |          |          |  |
|             | +!A1 *!                        | SIZ0 *      | !SIZ1 *!~CPl            | J * (address | b)    |           | ;even word                                                | d aligned                                      | l, size is le | ong word       |          |          |  |
|             | +!A1 *                         | SIZ0 *      | SIZ1 *!~CPU             | J * (address | b)    |           | ;even word                                                | d aligned                                      | l, size is t  | nree byte      |          |          |  |
|             | +!A1 *                         | A0 *!S      | IZ0 *!~CPU '            | (addressb)   |       |           | ;even word                                                | d aligned                                      | l, size is v  | vord or long w | vord     |          |  |
| !~LLDB      | =RW *                          | !~CPU       | * (addressb)            | )            |       |           | ;enable lov                                               | wer byte                                       | on read o     | of 32-bit port |          |          |  |
|             | +A0 * /                        | A1 *!~C     | CPU * (addre            | ssb)         |       |           | ;directly ac                                              | dressed                                        | , any size    | •              |          |          |  |
|             | + A0 *                         | SIZ0 *      | SIZ1 *!~CPU             | J * (address | b)    |           | ;odd byte a                                               | alignmer                                       | nt, three b   | yte size       |          |          |  |
|             | +!SIZ0                         | *!SIZ1      | *!~CPU * (a             | ddressb)     |       |           | size is lon;                                              | ig word,                                       | any addre     | ess            |          |          |  |
|             | +A1 * \$                       | SIZ1 *!     | ~CPU * (add             | ressb)       |       |           | ;odd word                                                 | aligned,                                       | word or t     | hree byte size | e        |          |  |
|             |                                |             |                         |              |       |           |                                                           |                                                |               |                |          |          |  |

DESCRIPTION: Byte select signals for writing. On reads, all byte selects are asserted if the respective memory block is addressed. The input signal CPU prevents byte select assertion during CPU space cycles and is derived from NANDing FC1–FC0 or FC2–FC0. The label (addressb) is a designer-selectable combination of address lines used to generate the proper address decode for the system's memory bank. With the address lines given here, the decode block size is 256 Kbytes to 2 Mbytes. A similar address might be included in the equations for UUDA, UMDA, etc. if the designer wishes them to be memory mapped also.

### Figure 9-6. MC68020/EC020 Byte Select PAL Equations

#### For More Information On This Product, Go to: www.freescale.com

M68020 USER'S MANUAL





\*\*This signal does not apply to the MC68EC020.

NOTE: Timing measurements are referenced to and from a low voltage of 0.8 V and a high voltage of 2.0 V, unless otherwise noted. The voltage swing through this range should start outside and pass through the range such that the rise or fall will be linear between 0.8 V and 2.0 V.

> FIGURE 10-4 MC68020UM

### Figure 10-4. Write Cycle Timing Diagram

#### M68020 USER'S MANUAL

MOTOROLA

For More Information On This Product, Go to: www.freescale.com