

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

## Details

E·XFL

| Product Status             | Obsolete                                                                           |
|----------------------------|------------------------------------------------------------------------------------|
| Core Processor             | C166SV2                                                                            |
| Core Size                  | 16/32-Bit                                                                          |
| Speed                      | 128MHz                                                                             |
| Connectivity               | CANbus, EBI/EMI, FlexRay, I <sup>2</sup> C, LINbus, SPI, SSC, UART/USART, USI      |
| Peripherals                | DMA, I <sup>2</sup> S, POR, PWM, WDT                                               |
| Number of I/O              | 76                                                                                 |
| Program Memory Size        | 1MB (1M x 8)                                                                       |
| Program Memory Type        | FLASH                                                                              |
| EEPROM Size                | -                                                                                  |
| RAM Size                   | 90K x 8                                                                            |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 5.5V                                                                          |
| Data Converters            | A/D 16x12b                                                                         |
| Oscillator Type            | Internal                                                                           |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                 |
| Mounting Type              | Surface Mount                                                                      |
| Package / Case             | 100-LQFP Exposed Pad                                                               |
| Supplier Device Package    | PG-LQFP-100-8                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/xc2269i136f128laakxuma1 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### Summary of Features

- Multi-functional general purpose timer unit with 5 timers
- 16-channel general purpose capture/compare unit (CAPCOM2)
- Up to four capture/compare units for flexible PWM signal generation (CCU6x)
- Two synchronizable 12-bit A/D Converters with up to 24 channels, conversion time below 1 μs, optional data preprocessing (data reduction, range check), broken wire detection
- Up to 10 serial interface channels to be used as UART, LIN, high-speed synchronous channel (SPI), IIC bus interface (10-bit addressing, 400 kbit/s), IIS interface
- On-chip MultiCAN interface (Rev. 2.0B active) with up to 256 message objects (Full CAN/Basic CAN) on up to 6 CAN nodes and gateway functionality
- FlexRay™ module (E-Ray) according to protocol specification V2.1, 2 nodes
- On-chip system timer and on-chip real time clock
- Up to 12 Mbytes external address space for code and data
  - Programmable external bus characteristics for different address ranges
  - Multiplexed or demultiplexed external address/data buses
  - Selectable address bus width
  - 16-bit or 8-bit data bus width
  - Five programmable chip-select signals
- Single power supply from 3.0 V to 5.5 V
- · Power reduction and wake-up modes with flexible power management
- Programmable watchdog timer and oscillator watchdog
- Up to 75 general purpose I/O lines
- On-chip bootstrap loaders
- Supported by a full range of development tools including C compilers, macroassembler packages, emulators, evaluation boards, HLL debuggers, simulators, logic analyzer disassemblers, programming boards
- · On-chip debug support via Device Access Port (DAP) or JTAG interface
- 100-pin Green LQFP package, 0.5 mm (19.7 mil) pitch



#### **General Device Information**

| Table | Table 6         Pin Definitions and Functions (cont'd) |            |      |                                                                                                                                                 |  |  |  |
|-------|--------------------------------------------------------|------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin   | Symbol                                                 | Ctrl.      | Туре | Function                                                                                                                                        |  |  |  |
| 37    | P2.11                                                  | O0 / I     | St/B | Bit 11 of Port 2, General Purpose Input/Output                                                                                                  |  |  |  |
|       | U0C0_SELO<br>2                                         | 01         | St/B | USIC0 Channel 0 Select/Control 2 Output                                                                                                         |  |  |  |
|       | U0C1_SELO<br>2                                         | O2         | St/B | USIC0 Channel 1 Select/Control 2 Output                                                                                                         |  |  |  |
|       | U3C1_DOUT                                              | O3         | St/B | USIC3 Channel 1 Shift Data Output                                                                                                               |  |  |  |
|       | BHE/WRH                                                | ОН         | St/B | <b>External Bus Interf. High-Byte Control Output</b><br>Can operate either as Byte High Enable (BHE) or<br>as Write strobe for High Byte (WRH). |  |  |  |
| 39    | P2.0                                                   | O0 / I     | St/B | Bit 0 of Port 2, General Purpose Input/Output                                                                                                   |  |  |  |
|       | TxDC5                                                  | 01         | St/B | CAN Node 5 Transmit Data Output                                                                                                                 |  |  |  |
|       | CCU63_CC6<br>0                                         | O2         | St/B | CCU63 Channel 0 Output                                                                                                                          |  |  |  |
|       | AD13                                                   | OH /<br>IH | St/B | External Bus Interface Address/Data Line 13                                                                                                     |  |  |  |
|       | RxDC0C                                                 | I          | St/B | CAN Node 0 Receive Data Input                                                                                                                   |  |  |  |
|       | CCU63_CC6<br>0INB                                      | I          | St/B | CCU63 Channel 0 Input                                                                                                                           |  |  |  |
|       | T5INB                                                  | Ι          | St/B | GPT12E Timer T5 Count/Gate Input                                                                                                                |  |  |  |
| 40    | P2.1                                                   | O0 / I     | St/B | Bit 1 of Port 2, General Purpose Input/Output                                                                                                   |  |  |  |
|       | TxDC0                                                  | 01         | St/B | CAN Node 0 Transmit Data Output                                                                                                                 |  |  |  |
|       | CCU63_CC6<br>1                                         | O2         | St/B | CCU63 Channel 1 Output                                                                                                                          |  |  |  |
|       | AD14                                                   | OH /<br>IH | St/B | External Bus Interface Address/Data Line 14                                                                                                     |  |  |  |
|       | RxDC5C                                                 | I          | St/B | CAN Node 5 Receive Data Input                                                                                                                   |  |  |  |
|       | CCU63_CC6<br>1INB                                      | I          | St/B | CCU63 Channel 1 Input                                                                                                                           |  |  |  |
|       | T5EUDB                                                 | I          | St/B | GPT12E Timer T5 External Up/Down Control<br>Input                                                                                               |  |  |  |
|       | ESR1_5                                                 | I          | St/B | ESR1 Trigger Input 5                                                                                                                            |  |  |  |
|       | ERU_0A0                                                | I          | St/B | External Request Unit Channel 0 Input A0                                                                                                        |  |  |  |



## **General Device Information**

| Table | Table 6         Pin Definitions and Functions (cont'd) |        |      |                                                                                                                                                                                                                                                                                               |  |  |
|-------|--------------------------------------------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Pin   | Symbol                                                 | Ctrl.  | Туре | Function                                                                                                                                                                                                                                                                                      |  |  |
| 56    | P2.8                                                   | O0 / I | DP/B | Bit 8 of Port 2, General Purpose Input/Output                                                                                                                                                                                                                                                 |  |  |
|       | U0C1_SCLK<br>OUT                                       | 01     | DP/B | USIC0 Channel 1 Shift Clock Output                                                                                                                                                                                                                                                            |  |  |
|       | EXTCLK                                                 | 02     | DP/B | Programmable Clock Signal Output                                                                                                                                                                                                                                                              |  |  |
|       | CC2_CC21                                               | O3 / I | DP/B | CAPCOM2 CC21IO Capture Inp./ Compare Out.                                                                                                                                                                                                                                                     |  |  |
|       | A21                                                    | OH     | DP/B | External Bus Interface Address Line 21                                                                                                                                                                                                                                                        |  |  |
|       | U0C1_DX1D                                              | I      | DP/B | USIC0 Channel 1 Shift Clock Input                                                                                                                                                                                                                                                             |  |  |
| 57    | P2.9                                                   | O0 / I | St/B | Bit 9 of Port 2, General Purpose Input/Output                                                                                                                                                                                                                                                 |  |  |
|       | U0C1_DOUT                                              | 01     | St/B | USIC0 Channel 1 Shift Data Output                                                                                                                                                                                                                                                             |  |  |
|       | TxDC1                                                  | 02     | St/B | CAN Node 1 Transmit Data Output                                                                                                                                                                                                                                                               |  |  |
|       | CC2_CC22                                               | O3 / I | St/B | CAPCOM2 CC22IO Capture Inp./ Compare Out.                                                                                                                                                                                                                                                     |  |  |
|       | A22                                                    | OH     | St/B | External Bus Interface Address Line 22                                                                                                                                                                                                                                                        |  |  |
|       | CLKIN1                                                 | I      | St/B | Clock Signal Input 1                                                                                                                                                                                                                                                                          |  |  |
|       | TCK_A                                                  | IH     | St/B | DAP0/JTAG Clock Input<br>If JTAG pos. A is selected during start-up, an<br>internal pull-up device will hold this pin high when<br>nothing is driving it.<br>If DAP pos. 0 is selected during start-up, an<br>internal pull-down device will hold this pin low<br>when nothing is driving it. |  |  |
| 58    | P0.2                                                   | O0 / I | St/B | Bit 2 of Port 0, General Purpose Input/Output                                                                                                                                                                                                                                                 |  |  |
|       | U1C0_SCLK<br>OUT                                       | 01     | St/B | USIC1 Channel 0 Shift Clock Output                                                                                                                                                                                                                                                            |  |  |
|       | TxDC0                                                  | 02     | St/B | CAN Node 0 Transmit Data Output                                                                                                                                                                                                                                                               |  |  |
|       | CCU61_CC6<br>2                                         | O3     | St/B | CCU61 Channel 2 Output                                                                                                                                                                                                                                                                        |  |  |
|       | A2                                                     | ОН     | St/B | External Bus Interface Address Line 2                                                                                                                                                                                                                                                         |  |  |
|       | U1C0_DX1B                                              | I      | St/B | USIC1 Channel 0 Shift Clock Input                                                                                                                                                                                                                                                             |  |  |
|       | CCU61_CC6<br>2INA                                      | I      | St/B | CCU61 Channel 2 Input                                                                                                                                                                                                                                                                         |  |  |



#### **General Device Information**

| Table | able 6 Pin Definitions and Functions (cont'd) |            |      |                                                |  |  |
|-------|-----------------------------------------------|------------|------|------------------------------------------------|--|--|
| Pin   | Symbol                                        | Ctrl.      | Туре | Function                                       |  |  |
| 59    | P10.0                                         | O0 / I     | St/B | Bit 0 of Port 10, General Purpose Input/Output |  |  |
|       | U0C1_DOUT                                     | 01         | St/B | USIC0 Channel 1 Shift Data Output              |  |  |
|       | CCU60_CC6<br>0                                | O2         | St/B | CCU60 Channel 0 Output                         |  |  |
|       | AD0                                           | OH /<br>IH | St/B | External Bus Interface Address/Data Line 0     |  |  |
|       | CCU60_CC6<br>0INA                             | 1          | St/B | CCU60 Channel 0 Input                          |  |  |
|       | ESR1_2                                        | I          | St/B | ESR1 Trigger Input 2                           |  |  |
|       | U0C0_DX0A                                     | I          | St/B | USIC0 Channel 0 Shift Data Input               |  |  |
|       | U0C1_DX0A                                     | I          | St/B | USIC0 Channel 1 Shift Data Input               |  |  |
| 60    | P10.1                                         | O0 / I     | St/B | Bit 1 of Port 10, General Purpose Input/Output |  |  |
|       | U0C0_DOUT                                     | 01         | St/B | USIC0 Channel 0 Shift Data Output              |  |  |
|       | CCU60_CC6<br>1                                | O2         | St/B | CCU60 Channel 1 Output                         |  |  |
|       | AD1                                           | OH /<br>IH | St/B | External Bus Interface Address/Data Line 1     |  |  |
|       | CCU60_CC6<br>1INA                             | I          | St/B | CCU60 Channel 1 Input                          |  |  |
|       | U0C0_DX1A                                     | I          | St/B | USIC0 Channel 0 Shift Clock Input              |  |  |
|       | U0C0_DX0B                                     | I          | St/B | USIC0 Channel 0 Shift Data Input               |  |  |
| 61    | P0.3                                          | O0 / I     | St/B | Bit 3 of Port 0, General Purpose Input/Output  |  |  |
|       | U1C0_SELO<br>0                                | O1         | St/B | USIC1 Channel 0 Select/Control 0 Output        |  |  |
|       | U1C1_SELO<br>1                                | O2         | St/B | USIC1 Channel 1 Select/Control 1 Output        |  |  |
|       | CCU61_COU<br>T60                              | O3         | St/B | CCU61 Channel 0 Output                         |  |  |
|       | A3                                            | OH         | St/B | External Bus Interface Address Line 3          |  |  |
|       | U1C0_DX2A                                     | I          | St/B | USIC1 Channel 0 Shift Control Input            |  |  |
|       | RxDC0B                                        | I          | St/B | CAN Node 0 Receive Data Input                  |  |  |



## **General Device Information**

| Table 6         Pin Definitions and Functions (cont'd) |                   |            |      |                                                                                                                                                                                                                                                                                                      |  |  |  |
|--------------------------------------------------------|-------------------|------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Pin                                                    | Symbol            | Ctrl.      | Туре | Function                                                                                                                                                                                                                                                                                             |  |  |  |
| 80                                                     | P10.9             | O0 / I     | DP/B | Bit 9 of Port 10, General Purpose Input/Output                                                                                                                                                                                                                                                       |  |  |  |
|                                                        | U0C0_SELO<br>4    | 01         | DP/B | USIC0 Channel 0 Select/Control 4 Output                                                                                                                                                                                                                                                              |  |  |  |
|                                                        | U0C1_MCLK<br>OUT  | 02         | DP/B | USIC0 Channel 1 Master Clock Output                                                                                                                                                                                                                                                                  |  |  |  |
|                                                        | ERAY_TxDA         | O3         | DP/B | ERAY Transmit Data Output Channel A                                                                                                                                                                                                                                                                  |  |  |  |
|                                                        | AD9               | OH /<br>IH | DP/B | External Bus Interface Address/Data Line 9                                                                                                                                                                                                                                                           |  |  |  |
|                                                        | CCU60_CCP<br>OS2A | I          | DP/B | CCU60 Position Input 2                                                                                                                                                                                                                                                                               |  |  |  |
|                                                        | ТСК_В             | IH         | DP/B | <b>DAP0/JTAG Clock Input</b><br>If JTAG pos. B is selected during start-up, an<br>internal pull-up device will hold this pin high when<br>nothing is driving it.<br>If DAP pos. 1 is selected during start-up, an<br>internal pull-down device will hold this pin low<br>when nothing is driving it. |  |  |  |
|                                                        | T3INB             | I          | DP/B | GPT12E Timer T3 Count/Gate Input                                                                                                                                                                                                                                                                     |  |  |  |
| 81                                                     | P1.1              | O0 / I     | St/B | Bit 1 of Port 1, General Purpose Input/Output                                                                                                                                                                                                                                                        |  |  |  |
|                                                        | CCU62_COU<br>T62  | 01         | St/B | CCU62 Channel 2 Output                                                                                                                                                                                                                                                                               |  |  |  |
|                                                        | U1C0_SELO<br>5    | 02         | St/B | USIC1 Channel 0 Select/Control 5 Output                                                                                                                                                                                                                                                              |  |  |  |
|                                                        | U2C1_DOUT         | O3         | St/B | USIC2 Channel 1 Shift Data Output                                                                                                                                                                                                                                                                    |  |  |  |
|                                                        | A9                | ОН         | St/B | External Bus Interface Address Line 9                                                                                                                                                                                                                                                                |  |  |  |
|                                                        | ESR2_3            | I          | St/B | ESR2 Trigger Input 3                                                                                                                                                                                                                                                                                 |  |  |  |
|                                                        | ERU_1B0           | I          | St/B | External Request Unit Channel 1 Input B0                                                                                                                                                                                                                                                             |  |  |  |
|                                                        | U2C1_DX0C         | I          | St/B | USIC2 Channel 1 Shift Data Input                                                                                                                                                                                                                                                                     |  |  |  |



Up to 24 Kbytes of on-chip Data SRAM (DSRAM) are used for storage of general user data. The DSRAM is accessed via a separate interface and is optimized for data access.

**2 Kbytes of on-chip Dual-Port RAM (DPRAM)** provide storage for user-defined variables, for the system stack, and for general purpose register banks. A register bank can consist of up to 16 word-wide (R0 to R15) and/or byte-wide (RL0, RH0, ..., RL7, RH7) General Purpose Registers (GPRs).

The upper 256 bytes of the DPRAM are directly bit addressable. When used by a GPR, any location in the DPRAM is bit addressable.

**8 Kbytes of on-chip Stand-By SRAM (SBRAM)** provide storage for system-relevant user data that must be preserved while the major part of the device is powered down. The SBRAM is accessed via a specific interface and is powered in domain M.

**1024 bytes (2** × **512 bytes)** of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are word-wide registers which are used to control and monitor functions of the different on-chip units. Unused SFR addresses are reserved for future members of the XC2000 Family. In order to ensure upward compatibility they should either not be accessed or written with zeros.

In order to meet the requirements of designs where more memory is required than is available on chip, up to 12 Mbytes (approximately, see **Table 8**) of external RAM and/or ROM can be connected to the microcontroller. The External Bus Interface also provides access to external peripherals.

**The on-chip Flash memory** stores code, constant data, and control data. The 1 088 Kbytes of on-chip Flash memory consist of 1 module of 64 Kbytes (preferably for data storage) and 4 modules of 256 Kbytes. Each module is organized in 4-Kbyte sectors.

The uppermost 4-Kbyte sector of segment 0 (located in Flash module 0) is used internally to store operation control parameters and protection information.

Note: The actual size of the Flash memory depends on the chosen device type.

Each sector can be separately write protected<sup>1)</sup>, erased and programmed (in blocks of 128 Bytes). The complete Flash area can be read-protected. A user-defined password sequence temporarily unlocks protected areas. The Flash modules combine 128-bit read access with protected and efficient writing algorithms for programming and erasing. Dynamic error correction provides extremely high read data security for all read access operations. Access to different Flash modules can be executed in parallel. For Flash parameters, please see Section 4.6.

To save control bits, sectors are clustered for protection purposes, they remain separate for programming/erasing.

to a dedicated vector table location). The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts.

Depending on the package option up to 3 External Service Request (ESR) pins are provided. The ESR unit processes their input values and allows to implement user controlled trap functions (System Requests SR0 and SR1). In this way reset, wakeup and power control can be efficiently realized.

Software interrupts are supported by the 'TRAP' instruction in combination with an individual trap (interrupt) number. Alternatively to emulate an interrupt by software a program can trigger interrupt requests by writing the Interrupt Request (IR) bit of an interrupt control register.

# 3.7 On-Chip Debug Support (OCDS)

The On-Chip Debug Support system built into the XC2269I provides a broad range of debug and emulation features. User software running on the XC2269I can be debugged within the target system environment.

The OCDS is controlled by an external debugging device via the debug interface. This either consists of the 2-pin Device Access Port (DAP) or of the JTAG port conforming to IEEE-1149. The debug interface can be completed with an optional break interface.

The debugger controls the OCDS with a set of dedicated registers accessible via the debug interface (DAP or JTAG). In addition the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU.

Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported, as is the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU halt, a monitor call, a data transfer, or/and the activation of an external signal.

Tracing of data can be obtained via the debug interface, or via the external bus interface for increased performance.

Tracing of program execution is supported by the XC2000 Family emulation device. With this device the DAP can operate on clock rates of up to 20 MHz.

The DAP interface uses two interface signals, the JTAG interface uses four interface signals, to communicate with external circuitry. The debug interface can be amended with two optional break lines.



# 3.8 Capture/Compare Unit (CC2)

CAPCOM unit supports generation and control of timing sequences on up to 16 channels with a maximum resolution of one system clock cycle (eight cycles in staggered mode). The CAPCOM unit is typically used to handle high-speed I/O tasks such as pulse and waveform generation, pulse width modulation (PWM), digital to analog (D/A) conversion, software timing, or time recording with respect to external events.

Two 16-bit timers with reload registers provide two independent time bases for the capture/compare register array.

The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, external count inputs allow event scheduling for the capture/compare registers relative to external events.

The capture/compare register array contains 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer and programmed for capture or compare function.

All registers have each one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event.

When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('captured') into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event.

The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers.

When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode.

| Compare Modes | Function                                                                                   |
|---------------|--------------------------------------------------------------------------------------------|
| Mode 0        | Interrupt-only compare mode;<br>Several compare interrupts per timer period are possible   |
| Mode 1        | Pin toggles on each compare match;<br>Several compare events per timer period are possible |

Table 9 Compare Modes



# 3.11 Real Time Clock

The Real Time Clock (RTC) module of the XC2269I can be clocked with a clock signal selected from internal sources or external sources (pins).

The RTC basically consists of a chain of divider blocks:

- Selectable 32:1 and 8:1 dividers (on off)
- The reloadable 16-bit timer T14
- The 32-bit RTC timer block (accessible via registers RTCH and RTCL) consisting of: – a reloadable 10-bit timer
  - a reloadable 6-bit timer
  - a reloadable 6-bit timer
  - a reloadable 10-bit timer

All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request.



## Figure 7 RTC Block Diagram

Note: The registers associated with the RTC are only affected by a power reset.



## **Target Protocols**

Each USIC channel can receive and transmit data frames with a selectable data word width from 1 to 16 bits in each of the following protocols:

- UART (asynchronous serial channel)
  - module capability: maximum baud rate =  $f_{SYS}$  / 4
  - data frame length programmable from 1 to 63 bits
  - MSB or LSB first
- LIN Support (Local Interconnect Network)
  - module capability: maximum baud rate =  $f_{SYS}$  / 16
  - checksum generation under software control
  - baud rate detection possible by built-in capture event of baud rate generator
- SSC/SPI (synchronous serial channel with or without data buffer)
  - module capability: maximum baud rate =  $f_{SYS}$  / 2, limited by loop delay
  - number of data bits programmable from 1 to 63, more with explicit stop condition
  - MSB or LSB first
  - optional control of slave select signals
- IIC (Inter-IC Bus)
  - supports baud rates of 100 kbit/s and 400 kbit/s
- **IIS** (Inter-IC Sound Bus)
  - module capability: maximum baud rate =  $f_{SYS}$  / 2
- Note: Depending on the selected functions (such as digital filters, input synchronization stages, sample point adjustment, etc.), the maximum achievable baud rate can be limited. Please note that there may be additional delays, such as internal or external propagation delays and driver delays (e.g. for collision detection in UART mode, for IIC, etc.).



## 4.2.3 Power Consumption

The power consumed by the XC2269I depends on several factors such as supply voltage, operating frequency, active circuits, and operating temperature. The power consumption specified here consists of two components:

- The switching current  $I_{\rm S}$  depends on the device activity
- The leakage current  $I_{LK}$  depends on the device temperature

To determine the actual power consumption, always both components, switching current  $I_{\rm S}$  and leakage current  $I_{\rm LK}$  must be added:

 $I_{\text{DDP}} = I_{\text{S}} + I_{\text{LK}}.$ 

Note: The power consumption values are not subject to production test. They are verified by design/characterization.

To determine the total power consumption for dimensioning the external power supply, also the pad driver currents must be considered.

The given power consumption parameters and their values refer to specific operating conditions:

Active mode:

Regular operation, i.e. peripherals are active, code execution out of Flash.

Stopover mode:

Crystal oscillator and PLL stopped, Flash switched off, clock in domain DMP\_1 stopped.

Standby mode:

Voltage domain DMP\_1 switched off completely, power supply control switched off. Voltage domain DMP\_M is supplied by the ultra low power embedded voltage regulator (ULPEVR). The standard regulator (EVR\_M) is switched off.

Note: The maximum values cover the complete specified operating range of all manufactured devices.

The typical values refer to average devices under typical conditions, such as nominal supply voltage, room temperature, application-oriented activity.

After a power reset, the decoupling capacitors for  $V_{\rm DDIM}$  and  $V_{\rm DDI1}$  are charged with the maximum possible current.

For additional information, please refer to Section 5.2, Thermal Considerations.

Note: Operating Conditions apply.





Figure 11 Supply Current in Active Mode as a Function of Frequency

Note: Operating Conditions apply.





Figure 12 Leakage Supply Current as a Function of Temperature



## **Direct Drive**

When direct drive operation is selected (SYSCON0.CLKSEL =  $11_B$ ), the system clock is derived directly from the input clock signal CLKIN1:

 $f_{SYS} = f_{IN}$ .

The frequency of  $f_{SYS}$  is the same as the frequency of  $f_{IN}$ . In this case the high and low times of  $f_{SYS}$  are determined by the duty cycle of the input clock  $f_{IN}$ .

Selecting Bypass Operation from the XTAL1<sup>1)</sup> input and using a divider factor of 1 results in a similar configuration.

## Prescaler Operation

When prescaler operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $1_B$ ), the system clock is derived either from the crystal oscillator (input clock signal XTAL1) or from the internal clock source through the output prescaler K1 (= K1DIV+1):

 $f_{\text{SYS}} = f_{\text{OSC}} / \text{K1}.$ 

If a divider factor of 1 is selected, the frequency of  $f_{\rm SYS}$  equals the frequency of  $f_{\rm OSC}$ . In this case the high and low times of  $f_{\rm SYS}$  are determined by the duty cycle of the input clock  $f_{\rm OSC}$  (external or internal).

The lowest system clock frequency results from selecting the maximum value for the divider factor K1:

 $f_{\rm SYS} = f_{\rm OSC} / 1024.$ 

# 4.6.2.1 Phase Locked Loop (PLL)

When PLL operation is selected (SYSCON0.CLKSEL =  $10_B$ , PLLCON0.VCOBY =  $0_B$ ), the on-chip phase locked loop is enabled and provides the system clock. The PLL multiplies the input frequency by the factor **F** ( $f_{SYS} = f_{IN} \times F$ ).

**F** is calculated from the input divider P (= PDIV+1), the multiplication factor N (= NDIV+1), and the output divider K2 (= K2DIV+1):

 $(F = N / (P \times K2)).$ 

The input clock can be derived either from an external source at XTAL1 or from the onchip clock source.

The PLL circuit synchronizes the system clock to the input clock. This synchronization is performed smoothly so that the system clock frequency does not change abruptly.

Adjustment to the input clock continuously changes the frequency of  $f_{\text{SYS}}$  so that it is locked to  $f_{\text{IN}}$ . The slight variation causes a jitter of  $f_{\text{SYS}}$  which in turn affects the duration of individual TCSs.

<sup>1)</sup> Voltages on XTAL1 must comply to the core supply voltage  $V_{\text{DDIM}}$ .



# 4.6.3 External Clock Input Parameters

These parameters specify the external clock generation for the XC2269I. The clock can be generated in two ways:

- By connecting a crystal or ceramic resonator to pins XTAL1/XTAL2
- By supplying an external clock signal
  - This clock signal can be supplied either to pin XTAL1 (core voltage domain) or to pin CLKIN1 (IO voltage domain)

If connected to CLKIN1, the input signal must reach the defined input levels  $V_{\rm IL}$  and  $V_{\rm IH}$ . If connected to XTAL1, a minimum amplitude  $V_{\rm AX1}$  (peak-to-peak voltage) is sufficient for the operation of the on-chip oscillator.

Note: The given clock timing parameters  $(t_1 \dots t_4)$  are only valid for an external clock input signal.

Note: Operating Conditions apply.

| Parameter                                      | Symbol                |                             | Values |      | Unit | Note /                                                   |
|------------------------------------------------|-----------------------|-----------------------------|--------|------|------|----------------------------------------------------------|
|                                                |                       | Min.                        | Тур.   | Max. |      | Test Condition                                           |
| Oscillator frequency <sup>1)</sup>             | $f_{\rm OSC}{\rm SR}$ | 4                           | -      | 40   | MHz  | Input = clock<br>signal                                  |
|                                                |                       | 4                           | -      | 20   | MHz  | Input = crystal<br>or ceramic<br>resonator <sup>2)</sup> |
| XTAL1 input current absolute value             | $ I_{\rm IL} $ CC     | -                           | -      | 20   | μA   |                                                          |
| Input clock high time                          | $t_1$ SR              | 6                           | -      | -    | ns   |                                                          |
| Input clock low time                           | t <sub>2</sub> SR     | 6                           | -      | -    | ns   |                                                          |
| Input clock rise time                          | t <sub>3</sub> SR     | -                           | -      | 8    | ns   |                                                          |
| Input clock fall time                          | t <sub>4</sub> SR     | -                           | -      | 8    | ns   |                                                          |
| Input voltage amplitude on XTAL1 <sup>3)</sup> | $V_{AX1}SR$           | 0.3 х<br>V <sub>DDIM</sub>  | -      | -    | V    | 4 to 16 MHz                                              |
|                                                |                       | 0.4 x<br>V <sub>DDIM</sub>  | -      | -    | V    | 16 to 25 MHz                                             |
|                                                |                       | 0.5 х<br>V <sub>DDIM</sub>  | -      | -    | V    | 25 to 40 MHz                                             |
| Input voltage range limits for signal on XTAL1 | $V_{\rm IX1}{ m SR}$  | -1.7 +<br>V <sub>DDIM</sub> | -      | 1.7  | V    | 4)                                                       |

Table 30 External Clock Input Characteristics



## 4.6.4 Pad Properties

The output pad drivers of the XC2269I can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad reduces electromagnetic emissions (EME). In strong driver mode, selecting a slower edge reduces EME.

The dynamic behavior, i.e. the rise time and fall time, depends on the applied external capacitance that must be charged and discharged. Timing values are given for a capacitance of 20 pF, unless otherwise noted.

In general, the performance of a pad driver depends on the available supply voltage  $V_{\rm DDP}$ . Therefore the following tables list the pad parameters for the upper voltage range and the lower voltage range, respectively.

- Note: These parameters are not subject to production test but verified by design and/or characterization.
- Note: Operating Conditions apply.



 Table 31
 is valid under the following conditions:

 $V_{\text{DDP}} \ge 4.5 \text{ V}; V_{\text{DDPtyp}} = 5 \text{ V}; V_{\text{DDP}} \le 5.5 \text{ V}; C_{\text{L}} \ge 20 \text{ pF}; C_{\text{L}} \le 100 \text{ pF};$ 

### Table 31 Standard Pad Parameters for Upper Voltage Range

| Parameter                              | Symbol             |      | Values | ;                              | Unit | Note /<br>Test Condition      |
|----------------------------------------|--------------------|------|--------|--------------------------------|------|-------------------------------|
|                                        |                    | Min. | Тур.   | Max.                           |      |                               |
| Maximum output driver                  | I <sub>Omax</sub>  | -    | -      | 10                             | mA   | Strong driver                 |
| current (absolute value) <sup>1)</sup> | CC                 | -    | -      | 4.0                            | mA   | Medium driver                 |
|                                        |                    | -    | -      | 0.5                            | mA   | Weak driver                   |
| Nominal output driver                  | I <sub>Onom</sub>  | -    | -      | 2.5                            | mA   | Strong driver                 |
| current (absolute value)               | CC                 | -    | -      | 1.0                            | mA   | Medium driver                 |
|                                        |                    | -    | -      | 0.1                            | mA   | Weak driver                   |
| Rise and Fall times (10% -<br>90%)     | t <sub>RF</sub> CC | -    | -      | 4.2 +<br>0.14 x<br><i>C</i> L  | ns   | Strong driver;<br>Sharp edge  |
|                                        |                    | -    | -      | 11.6 +<br>0.22 x<br><i>C</i> L | ns   | Strong driver;<br>Medium edge |
|                                        |                    | _    | -      | 20.6 +<br>0.22 x<br><i>C</i> L | ns   | Strong driver;<br>Slow edge   |
|                                        |                    | -    | -      | 23 +<br>0.6 x<br><i>C</i> L    | ns   | Medium driver                 |
|                                        |                    | _    | -      | 212 +<br>1.9 x<br><i>C</i> L   | ns   | Weak driver                   |

 The total output current that may be drawn at a given time must be limited to protect the supply rails from damage. For any group of 16 neighboring output pins, the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA.



## Table 35 EBC External Bus Timing for Upper Voltage Range

| Parameter                                                                     | Symbol                    |      | Values |      | Unit | Note /         |
|-------------------------------------------------------------------------------|---------------------------|------|--------|------|------|----------------|
|                                                                               |                           | Min. | Тур.   | Max. |      | Test Condition |
| $\frac{\text{Output valid delay for } \overline{\text{RD}},}{\text{WR}(L/H)}$ | <i>t</i> <sub>10</sub> CC | -    | 7      | 13   | ns   |                |
| Output valid delay for BHE, ALE                                               | <i>t</i> <sub>11</sub> CC | -    | 7      | 14   | ns   |                |
| Address output valid delay for A23 A0                                         | <i>t</i> <sub>12</sub> CC | -    | 8      | 14   | ns   |                |
| Address output valid delay<br>for AD15 AD0 (MUX<br>mode)                      | <i>t</i> <sub>13</sub> CC | -    | 8      | 15   | ns   |                |
| Output valid delay for CS                                                     | <i>t</i> <sub>14</sub> CC | -    | 7      | 13   | ns   |                |
| Data output valid delay for<br>AD15 AD0 (write data,<br>MUX mode)             | <i>t</i> <sub>15</sub> CC | _    | 8      | 15   | ns   |                |
| Data output valid delay for<br>D15 D0 (write data,<br>DEMUX mode)             | <i>t</i> <sub>16</sub> CC | _    | 8      | 15   | ns   |                |
| Output hold time for $\overline{RD}$ , WR(L/H)                                | <i>t</i> <sub>20</sub> CC | -2   | 6      | 8    | ns   |                |
| Output hold time for $\overline{BHE}$ , ALE                                   | <i>t</i> <sub>21</sub> CC | -2   | 6      | 10   | ns   |                |
| Address output hold time for AD15 AD0                                         | <i>t</i> <sub>23</sub> CC | -3   | 6      | 8    | ns   |                |
| Output hold time for CS                                                       | t <sub>24</sub> CC        | -3   | 6      | 11   | ns   |                |
| Data output hold time for<br>D15 D0 and AD15<br>AD0                           | <i>t</i> <sub>25</sub> CC | -3   | 6      | 8    | ns   |                |
| Input setup time for<br>READY, D15 D0, AD15<br>AD0                            | <i>t</i> <sub>30</sub> SR | 25   | 15     | -    | ns   |                |
| Input hold time READY,<br>D15 D0, AD15 AD0 <sup>1)</sup>                      | <i>t</i> <sub>31</sub> SR | 0    | -7     | -    | ns   |                |

 Read data are latched with the same internal clock edge that triggers the address change and the rising edge of RD. Address changes before the end of RD have no impact on (demultiplexed) read cycles. Read data can change after the rising edge of RD.



|                                                   | U                         |                  |        |      |      |                        |  |  |  |  |  |
|---------------------------------------------------|---------------------------|------------------|--------|------|------|------------------------|--|--|--|--|--|
| Parameter                                         | Symbol                    |                  | Values | 5    | Unit | Note /                 |  |  |  |  |  |
|                                                   |                           | Min.             | Тур.   | Max. |      | Test Condition         |  |  |  |  |  |
| DAP0 clock period                                 | t <sub>11</sub> SR        | 25 <sup>1)</sup> | -      | _    | ns   |                        |  |  |  |  |  |
| DAP0 high time                                    | t <sub>12</sub> SR        | 8                | -      | -    | ns   |                        |  |  |  |  |  |
| DAP0 low time                                     | t <sub>13</sub> SR        | 8                | -      | _    | ns   |                        |  |  |  |  |  |
| DAP0 clock rise time                              | t <sub>14</sub> SR        | -                | -      | 4    | ns   |                        |  |  |  |  |  |
| DAP0 clock fall time                              | t <sub>15</sub> SR        | -                | -      | 4    | ns   |                        |  |  |  |  |  |
| DAP1 setup to DAP0 rising edge                    | <i>t</i> <sub>16</sub> SR | 6                | -      | -    | ns   | pad_type= stan<br>dard |  |  |  |  |  |
| DAP1 hold after DAP0 rising edge                  | <i>t</i> <sub>17</sub> SR | 6                | -      | -    | ns   | pad_type= stan<br>dard |  |  |  |  |  |
| DAP1 valid per DAP0<br>clock period <sup>2)</sup> | <i>t</i> <sub>19</sub> CC | 12               | 17     | -    | ns   | pad_type= stan<br>dard |  |  |  |  |  |

### Table 43 DAP Interface Timing for Lower Voltage Range

1) The debug interface cannot operate faster than the overall system, therefore  $t_{11} \ge t_{SYS}$ .

2) The Host has to find a suitable sampling point by analyzing the sync telegram response.



Figure 25 Test Clock Timing (DAP0)



### Package and Reliability

## 5.3 Quality Declarations

The operation lifetime of the XC2269I depends on the applied temperature profile in the application. For a typical example, please refer to **Table 48**; for other profiles, please contact your Infineon counterpart to calculate the specific lifetime within your application.

| Parameter                                                    | Symbol                 |      | Values |       | Unit | Note /                       |
|--------------------------------------------------------------|------------------------|------|--------|-------|------|------------------------------|
|                                                              |                        | Min. | Тур.   | Max.  |      | Test Condition               |
| Operation lifetime                                           | t <sub>OP</sub> CC     | -    | -      | 20    | а    | See Table 48<br>and Table 49 |
| ESD susceptibility<br>according to Human Body<br>Model (HBM) | $V_{\rm HBM}$ SR       | -    | -      | 2 000 | V    | AEC-Q100-002                 |
| ESD susceptibility                                           | V <sub>CDM</sub><br>SR | -    | -      | 500   | V    | JESD22-C101                  |
| according to Charged<br>Device Model (CDM)                   |                        | _    | -      | 750   | V    | Corner Pins,<br>JESD22-C101  |
| Moisture sensitivity level                                   | MSL CC                 | -    | -      | 3     | -    | JEDEC<br>J-STD-020C          |

### Table 47 Quality Parameters

### Table 48 Typical Usage Temperature Profile

| Operating Time (Sum = 20 years) | Operating Temperat.                       | Notes            |
|---------------------------------|-------------------------------------------|------------------|
| 1 200 h                         | <i>T</i> <sub>J</sub> = 150°C             | Normal operation |
| 3 600 h                         | <i>T</i> <sub>J</sub> = 125°C             | Normal operation |
| 7 200 h                         | <i>T</i> <sub>J</sub> = 110°C             | Normal operation |
| 12 000 h                        | <i>T</i> <sub>J</sub> = 100°C             | Normal operation |
| 7 × 21 600 h                    | <i>T</i> <sub>J</sub> = 010°C,,<br>6070°C | Power reduction  |

| Table 49 | Long Time Storage Temperature Profile |
|----------|---------------------------------------|
|----------|---------------------------------------|

| Operating Time (Sum = 20 years) | Operating Temperat.                | Notes            |
|---------------------------------|------------------------------------|------------------|
| 2 000 h                         | <i>T</i> <sub>J</sub> = 150°C      | Normal operation |
| 16 000 h                        | <i>T</i> <sub>J</sub> = 125°C      | Normal operation |
| 6 000 h                         | <i>T</i> <sub>J</sub> = 110°C      | Normal operation |
| 151 200 h                       | $T_{\rm J} \le 150^{\circ}{\rm C}$ | No operation     |