

#### Welcome to E-XFL.COM

### **Understanding Embedded - Microprocessors**

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

E·XFI

| Product Status                  | Active                                                    |
|---------------------------------|-----------------------------------------------------------|
| Core Processor                  | MPC8xx                                                    |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                            |
| Speed                           | 80MHz                                                     |
| Co-Processors/DSP               | Communications; CPM                                       |
| RAM Controllers                 | DRAM                                                      |
| Graphics Acceleration           | No                                                        |
| Display & Interface Controllers | ·                                                         |
| Ethernet                        | 10Mbps (1)                                                |
| SATA                            |                                                           |
| USB                             | ·                                                         |
| Voltage - I/O                   | 3.3V                                                      |
| Operating Temperature           | 0°C ~ 95°C (TA)                                           |
| Security Features               | ·                                                         |
| Package / Case                  | 256-BBGA                                                  |
| Supplier Device Package         | 256-PBGA (23x23)                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc852tvr80a |
|                                 |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Features

- Two baud rate generators
  - Independent (can be connected to any SCC3/4 or SMC1)
  - Allows changes during operation
  - Autobaud support option
- Two SCCs (serial communication controllers)
  - Ethernet/IEEE 802.3<sup>®</sup> standard optional on SCC3 and SCC4, supporting full 10-Mbps operation
  - HDLC/SDLC
  - HDLC bus (implements an HDLC-based local area network (LAN))
  - Universal asynchronous receiver transmitter (UART)
  - Totally transparent (bit streams)
  - Totally transparent (frame-based with optional cyclic redundancy check (CRC))
- One SMC (serial management channel)
  - UART
- One SPI (serial peripheral interface)
  - Supports master and slave modes
  - Supports multimaster operation on the same bus
- PCMCIA interface
  - Master (socket) interface, release 2.1 compliant
  - Supports one independent PCMCIA socket; 8-memory or I/O windows supported
- Debug interface
  - Eight comparators: four operate on instruction address, two operate on data address, and two
    operate on data
  - Supports conditions:  $= \neq < >$
  - Each watchpoint can generate a break point internally
- Normal high and normal low power modes to conserve power
- 1.8 V core and 3.3-V I/O operation with 5-V TTL compatibility. Refer to Table 5 for a listing of the 5-V tolerant pins.

Figure 1 shows the MPC852T block diagram.



Power Supply and Power Sequencing

# 9 Power Supply and Power Sequencing

This section provides design considerations for the MPC852T power supply. The MPC852T has a core voltage ( $V_{DDL}$ ) and PLL voltage ( $V_{DDSYN}$ ) that operates at a lower voltage than the I/O voltage  $V_{DDH}$ . The I/O section of the MPC852T is supplied with 3.3 V across  $V_{DDH}$  and  $V_{SS}$  (GND).

The signals PA[0:3], PA[8:11], PB15, PB[24:25]; PB[28:31], PC[4:7], PC[12:13], PC15] PD[3:15], TDI, TDO, TCK, TRST, TMS, MII\_TXEN, MII\_MDIO are 5-V tolerant. All inputs cannot be more than 2.5 V greater than V<sub>DDH</sub>. In addition, 5-V tolerant pins can not exceed 5.5 V, and the remaining input pins cannot exceed 3.465 V. This restriction applies to power-on reset or power down and normal operation.

One consequence of multiple power supplies is that when power is initially applied, the voltage rails ramp up at different rates. The rates depend on the nature of the power supply, the type of load on each power supply, and the manner in which different voltages are derived. The following restrictions apply:

- $V_{DDL}$  must not exceed  $V_{DDH}$  during power-on reset or power down.
- V<sub>DDL</sub> must not exceed 1.9 V, and V<sub>DDH</sub> must not exceed 3.465.

These cautions are necessary for the long-term reliability of the part. If they are violated, the electrostatic discharge (ESD) protection diodes are forward-biased, and excessive current can flow through these diodes. If the system power supply design does not control the voltage sequencing, the circuit shown in Figure 3 can be added to meet these requirements. The MUR420 Schottky diodes control the maximum potential difference between the external bus and core power supplies on power-on reset, and the 1N5820 diodes regulate the maximum potential difference on power-down.



Figure 3. Example Voltage Sequencing Circuit

# **10 Mandatory Reset Configurations**

The MPC852T requires a mandatory configuration during reset.

If hardware reset configuration word (HRCW) is enabled, by asserting the RSTCONF during HRESET assertion, the HRCW[DBGC] value that is needed to be set to binary X1 in the hardware reset configuration word (HRCW) and the SIUMCR[DBGC] should be programmed with the same value in the boot code after reset.

If hardware reset configuration word (HRCW) is disabled, by negating the  $\overline{\text{RSTCONF}}$  during the HRESET assertion, the SIUMCR[DBGC] should be programmed with binary X1 in the boot code after reset.



\_\_\_\_\_

| Nissaa | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 33 MHz 40 MHz |       | MHz   | 50 MHz |       | 66 MHz |       | 11    |      |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------|-------|--------|-------|--------|-------|-------|------|
| Num    | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min           | Max   | Min   | Мах    | Min   | Мах    | Min   | Max   | Unit |
| B30b   | $eq:weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_$ | 43.50         |       | 35.50 |        | 28.00 |        | 20.70 |       | ns   |
| B30c   | $\label{eq:weighted_states} \hline \hline WE(0:3)/BS_B[0:3] negated to A(0:31), \\ BADDR(28:30) invalid GPCM write \\ access, TRLX = 0, CSNT = 1. \overline{CS} negated to A(0:31) invalid GPCM write access, \\ TRLX = 0, CSNT = 1 ACS = 10, \\ ACS == 11, EBDF = 1 \\ (MIN = 0.375 \times B1 - 3.00) \\ \hline \hline \\ \hline \hline \\ \hline \hline \\ \hline \\ \hline \\ \hline \\ \hline \\ \hline $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8.40          | _     | 6.40  | _      | 4.50  | _      | 2.70  | _     | ns   |
| B30d   | $eq:weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_weighted_$ | 38.67         | _     | 31.38 | _      | 24.50 |        | 17.83 |       | ns   |
| B31    | CLKOUT falling edge to $\overline{CS}$ valid - as<br>requested by control bit CST4 in the<br>corresponding word in the UPM<br>(MAX = $0.00 \times B1 + 6.00$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00  | ns   |
| B31a   | CLKOUT falling edge to $\overline{\text{CS}}$ valid - as<br>requested by control bit CST1 in the<br>corresponding word in the UPM<br>(MAX = $0.25 \times \text{B1} + 6.80$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7.60          | 14.30 | 6.30  | 13.00  | 5.00  | 11.80  | 3.80  | 10.50 | ns   |
| B31b   | CLKOUT rising edge to $\overline{\text{CS}}$ valid - as<br>requested by control bit CST2 in the<br>corresponding word in the UPM<br>(MAX = $0.00 \times \text{B1} + 8.00$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.50          | 8.00  | 1.50  | 8.00   | 1.50  | 8.00   | 1.50  | 8.00  | ns   |
| B31c   | CLKOUT rising edge to $\overline{\text{CS}}$ valid- as<br>requested by control bit CST3 in the<br>corresponding word in the UPM<br>(MAX = 0.25 × B1 + 6.30)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 7.60          | 13.80 | 6.30  | 12.50  | 5.00  | 11.30  | 3.80  | 10.00 | ns   |
| B31d   | CLKOUT falling edge to $\overline{CS}$ valid, as<br>requested by control bit CST1 in the<br>corresponding word in the UPM EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 13.30         | 18.00 | 11.30 | 16.00  | 9.40  | 14.10  | 7.60  | 12.30 | ns   |
| B32    | CLKOUT falling edge to $\overline{\text{BS}}$ valid- as<br>requested by control bit BST4 in the<br>corresponding word in the UPM<br>(MAX = $0.00 \times \text{B1} + 6.00$ )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.50          | 6.00  | 1.50  | 6.00   | 1.50  | 6.00   | 1.50  | 6.00  | ns   |



Figure 4 is the control timing diagram.



Figure 5 provides the timing for the external clock.



Figure 5. External Clock Timing





Figure 6 provides the timing for the synchronous output signals.



Figure 6. Synchronous Output Signals Timing

Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 10. Input Data Timing When Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 11 through Figure 14 provide the timing for the external bus read that various GPCM factors control.





Table 11 shows the PCMCIA timing for the MPC852T.

Table 11. PCMCIA Timing

| Num | Characteristic                                                                                                                                                    | 33 N  | ИНz   | 40 MHz |       | 50 MHz |       | 66 MHz |       | Unit |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|--------|-------|--------|-------|--------|-------|------|
| NUM | Characteristic                                                                                                                                                    | Min   | Max   | Min    | Max   | Min    | Max   | Min    | Max   | Unit |
| J82 | A(0:31), $\overline{\text{REG}}$ valid to PCMCIA Strobe<br>asserted. <sup>1</sup> (MIN = 0.75 × B1 – 2.00)                                                        | 20.70 |       | 16.70  | —     | 13.00  | —     | 9.40   |       | ns   |
| J83 | A(0:31), $\overline{\text{REG}}$ valid to ALE negation. <sup>1</sup><br>(MIN = 1.00 × B1 - 2.00)                                                                  | 28.30 |       | 23.00  | _     | 18.00  | _     | 13.20  | _     | ns   |
| J84 | CLKOUT to REG valid<br>(MAX = 0.25 × B1 + 8.00)                                                                                                                   | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| J85 | CLKOUT to $\overline{\text{REG}}$ Invalid.<br>(MIN = 0.25 × B1 + 1.00)                                                                                            | 8.60  |       | 7.30   | —     | 6.00   | —     | 4.80   |       | ns   |
| J86 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ asserted.<br>(MAX = 0.25 × B1 + 8.00)                                                                               | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| J87 | CLKOUT to $\overline{CE1}$ , $\overline{CE2}$ negated.<br>(MAX = 0.25 × B1 + 8.00)                                                                                | 7.60  | 15.60 | 6.30   | 14.30 | 5.00   | 13.00 | 3.80   | 11.80 | ns   |
| J88 | CLKOUT to $\overline{PCOE}$ , $\overline{IORD}$ , $\overline{PCWE}$ , $\overline{IOWR}$<br>assert time. (MAX = 0.00 × B1 + 11.00)                                 | —     | 11.00 | —      | 11.00 |        | 11.00 | _      | 11.00 | ns   |
| J89 | CLKOUT to $\overrightarrow{PCOE}$ , $\overrightarrow{IORD}$ , $\overrightarrow{PCWE}$ , $\overrightarrow{IOWR}$<br>negate time. (MAX = $0.00 \times B1 + 11.00$ ) | 2.00  | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | 2.00   | 11.00 | ns   |
| J90 | CLKOUT to ALE assert time $(MAX = 0.25 \times B1 + 6.30)$                                                                                                         | 7.60  | 13.80 | 6.30   | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| J91 | CLKOUT to ALE negate time $(MAX = 0.25 \times B1 + 8.00)$                                                                                                         | _     | 15.60 | _      | 14.30 | _      | 13.00 | _      | 11.80 | ns   |
| J92 | PCWE, IOWR negated to D(0:31) invalid.1(MIN = $0.25 \times B1 - 2.00$ )                                                                                           | 5.60  | _     | 4.30   | —     | 3.00   | —     | 1.80   |       | ns   |
| J93 | $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ valid to CLKOUT rising edge. <sup>1</sup> (MIN = 0.00 × B1 + 8.00)                                        | 8.00  |       | 8.00   | —     | 8.00   | —     | 8.00   | _     | ns   |
| J94 | CLKOUT rising edge to $\overline{\text{WAITA}}$ and $\overline{\text{WAITB}}$ invalid. <sup>1</sup> (MIN = 0.00 × B1 + 2.00)                                      | 2.00  | _     | 2.00   | —     | 2.00   | —     | 2.00   | _     | ns   |

<sup>1</sup> PSST = 1. Otherwise add PSST times cycle time.

PSHT = 0. Otherwise add PSHT times cycle time.

These synchronous timings define when the  $\overline{\text{WAITA}}$  signals are detected in order to freeze (or relieve) the PCMCIA current cycle. The  $\overline{\text{WAITA}}$  assertion is effective only if it is detected 2 cycles before the PSL timer expiration. See the PCMCIA Interface section in the *MPC866 PowerQUICCTM Family Reference Manual*.





Figure 27 provides the PCMCIA access cycle timing for the external bus write.

Figure 27. PCMCIA Access Cycles Timing External Bus Write

Figure 28 provides the PCMCIA  $\overline{WAIT}$  signals detection timing.



Figure 28. PCMCIA WAIT Signals Detection Timing





Figure 39. Boundary Scan (JTAG) Timing Diagram



**CPM Electrical Characteristics** 







Figure 43. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



## Table 20. NMSI External Clock Timing (continued)

| Num | Characteristic                                     | All Freque | Unit |      |
|-----|----------------------------------------------------|------------|------|------|
| Num | onaracteristic                                     | Min        | Мах  | Onic |
| 107 | RXD3 hold time from RCLK3 rising edge <sup>2</sup> | 5.00       | _    | ns   |
| 108 | CD3 setup Time to RCLK3 rising edge                | 5.00       | _    | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK3 and SyncCLK/TCLK3 must be greater than or equal to 2.25/1.

<sup>2</sup> Also applies to  $\overline{CD}$  and  $\overline{CTS}$  hold time when they are used as an external sync signal.

Table 21 provides the NMSI internal clock timing.

Table 21. NMSI Internal Clock Timing

| Num   | Characteristic                                       | All Freq | Unit      |      |
|-------|------------------------------------------------------|----------|-----------|------|
| Nulli |                                                      | Min      | Мах       | onit |
| 100   | RCLK3 and TCLK3 frequency <sup>1</sup>               | 0.00     | SYNCCLK/3 | MHz  |
| 102   | RCLK3 and TCLK3 rise/fall time                       | —        | —         | ns   |
| 103   | TXD3 active delay (from TCLK3 falling edge)          | 0.00     | 30.00     | ns   |
| 104   | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00     | 30.00     | ns   |
| 105   | CTS3 setup time to TCLK3 rising edge                 | 40.00    | —         | ns   |
| 106   | RXD3 setup time to RCLK3 rising edge                 | 40.00    | —         | ns   |
| 107   | RXD3 hold time from RCLK3 rising edge <sup>2</sup>   | 0.00     | —         | ns   |
| 108   | CD3 setup time to RCLK3 rising edge                  | 40.00    | —         | ns   |

<sup>1</sup> The ratios SyncCLK/RCLK3 and SyncCLK/TCLK3 must be greater or equal to 3/1.

<sup>2</sup> Also applies to  $\overline{\text{CD}}$  and  $\overline{\text{CTS}}$  hold time when they are used as an external sync signals.



**CPM Electrical Characteristics** 



Figure 54. CAM Interface REJECT Timing Diagram







# 14.8 SPI Slave AC Electrical Specifications

Table 24 provides the SPI slave timings as shown in Figure 57 and Figure 58.

## Table 24. SPI Slave Timing

| Num | Characteristic                                              | All Freq | uencies | Unit             |
|-----|-------------------------------------------------------------|----------|---------|------------------|
| Num | Characteristic                                              | Min      | Мах     | Onit             |
| 170 | Slave cycle time                                            |          |         | t <sub>cyc</sub> |
| 171 | Slave enable lead time                                      |          | —       | ns               |
| 172 | Slave enable lag time                                       |          | _       | ns               |
| 173 | Slave clock (SPICLK) high or low time                       |          | —       | t <sub>cyc</sub> |
| 174 | Slave sequential transfer delay (does not require deselect) |          | —       | t <sub>cyc</sub> |
| 175 | Slave data setup time (inputs)                              | 20       | —       | ns               |
| 176 | Slave data hold time (inputs)                               | 20       | —       | ns               |
| 177 | Slave access time                                           | _        | 50      | ns               |



**FEC Electrical Characteristics** 

Table 26 provides information about the MII transmit signal timing,.

| Num | Characteristic                                           | Min | Мах | Unit              |
|-----|----------------------------------------------------------|-----|-----|-------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | —   | ns                |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | —   | 25  | —                 |
| M7  | MII_TX_CLK pulse width high                              | 35% | 65% | MII_TX_CLK period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK period |

Table 26. MII Transmit Signal Timing

Figure 60 shows the MII transmit signal timing diagram.



Figure 60. MII Transmit Signal Timing Diagram

# 15.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 27 provides information about the MII async inputs signal timing.

## Table 27. MII Async Inputs Signal Timing

| Num | Characteristic                          | Min | Мах | Unit              |
|-----|-----------------------------------------|-----|-----|-------------------|
| M9  | M9 MII_CRS, MII_COL minimum pulse width |     |     | MII_TX_CLK period |

Figure 61 shows the MII asynchronous inputs signal timing diagram.



Figure 61. MII Async Inputs Timing Diagram



Mechanical Data and Ordering Information

# **16 Mechanical Data and Ordering Information**

Table 29 identifies the packages and operating frequencies orderable for the MPC852T.

| Package Type                                   | Temperature (Tj) | Frequency (MHz) | Order Number                     |
|------------------------------------------------|------------------|-----------------|----------------------------------|
| Plastic ball grid array<br>(VR and ZT suffix)  | 0°C to 95°C      | 50              | MPC852TVR50A<br>MPC852TZT50A     |
|                                                |                  | 66              | MPC852TVR66A<br>MPC852TZT66A     |
|                                                |                  | 80              | MPC852TVR80A<br>MPC852TZT80A     |
|                                                |                  | 100             | MPC852TVR100A<br>MPC852TZT100A   |
| Plastic ball grid array<br>(CVR and CZTsuffix) | -40°C to 100°C   | 50              | MPC852TCVR50A<br>MPC852TCZT50A   |
|                                                |                  | 66              | MPC852TCVR66A<br>MPC852TCZT66A   |
|                                                |                  | 80              | MPC852TCVR80A<br>MPC852TCZT80A   |
|                                                |                  | 100             | MPC852TCVR100A<br>MPC852TCZT100A |

## Table 29. MPC852T Package/Frequency Orderable

# 16.1 Pin Assignments

The following sections give the pinout and pin listing for the JEDEC compliant and the non-JEDEC versions of the  $16 \times 16$  PBGA package.



**Mechanical Data and Ordering Information** 

# 16.1.2 The non-JEDEC Pinout

Figure 64 shows the non-JEDEC pinout of the PBGA package as viewed from the top surface. For additional information, see the *PowerQUICC<sup>TM</sup> Family Reference Manual*.

 $\bigcirc$  CS7  $\bigcirc$  GPL\_A2  $\bigcirc$  WE2  $\bigcirc$  BS\_A0  $\lor$  VDDL O A18 O A23 O A19 O A14 O A7 O A2 O A1 O N/C O N/C  $\frac{O}{CS1}$ O A28 в CE2\_A GPL\_A3 O O O BS\_A3 O A30 O A29 O A27 O A13 0 A9 O A6 O A0 O N/C  $\frac{O}{CS0}$ O A22 С  $O \over \text{GPL}_{A4}$  $\frac{O}{CS3}$  $\frac{O}{CS5}$ O GPL\_A0 Ο Ο O WE1 BS\_A2 Ο Ο Ο Ο Ο Ο Ο Ο D A21 A8 A3 N/C A26 A25 V<sub>DDL</sub> A17 A12 PC15 O A4 O N/C O PB29 OBI  $\frac{O}{CS2}$  $\frac{O}{CS6}$ O A31 O WE0 BS\_A1 Ο Ο Ο Ο O Ο Е A24 A20 A15 A10 VDDL O TS O = O = O = O = OO TSIZ0 O A16 O A11 O PB31 O PC13 O PC12 O TSIZ1  $\bigcup_{BR}$  $O_{\text{TEA}}$  $O_{CS4}$ O A5 O N/C O PA11 F O MII\_COL O BB O TMS Ο Ο Ο Ο  $O_{CR}$  $O_{TA}$ Ο Ο Ο Ο Ο Ο Ο G TDO PB30 TRST VFLS\_1 O BURST  $O_{BG}$ O Ο Ο Ο Ο Ο Ο Ο Ο Ο Ο  $\bigcirc$ н PB28 VDDL MDIO ALE\_A DSCK VFLS\_0 O Ο Ο Ο Ο Ο O PA10 Ο Ο Ο О O PB25 O PB24 J GND O BADDR30 HRESET O PC5 O PC7 Ο O KR Ο Ο Ο Ο Ο Ο Ο  $\bigcirc$  $\bigcirc$ κ PA8 PA9 O OP1 OP2 RSTCONF Ο OP0 Ο Ο Ο Ο Ο Ο Ο O PD13 O PA2 O PC6 O PA3 L. V<sub>DDH</sub> OP3BADDR29 BADDR28 O PA1 O N/C O PC4 O PB15 Ο Ο Ο Ο Ο Ο Ο Ο Ο М V<sub>DDL</sub>  $\underset{V_{\text{DDL}}}{O}$ O PD8  $\underset{\mathsf{extal}}{\overset{}{\bigcup}} \; \underset{\mathsf{V}_{\mathsf{DDL}}}{\overset{}{\bigcup}} \; \underset{\overline{\mathsf{sreset}}}{\overset{}{\bigcup}} \; \underset{\mathsf{N/C}}{\overset{}{\bigcirc}}$ O O IP\_A3 IP\_A1 O D14 O D9 O IRQ1 O PD3 O PD15  $\bigcirc$ O IP\_A6 O D26 Ν PA0 O D21 O D15 O D10 O D17 KTAL EXTCLK WAIT\_A VSSSYN IP\_A5 CLKOUT O IRQ7 O PD6 O PD12 O D25 O PD9 O PD14 Р O D20 O D11 O D23 Ο O D16 O D12 О O D24 O D29 O PD4 O N/C O PD11 R PORST VDDSYN Ο Ο Ο Ο Ο Ο Ο Ο Ο Ο Ο Ο О Ο Ο Ο Т V<sub>DDL</sub> IP\_A7 IP\_A2 DP3 D31 D28 D19 D2 D27 D13 D0 PD5 PD10 N/C D6 D5 O O IP\_A0 ONC NC DP2 9 P  $Q_4$ U UNC NC  $O_{D30}$  $\bigcup_{D22}$  $O_{D18}$  $\bigcup_{3}$ D8 MIL\_TXEN PD7 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 Figure 64. Pinout of PBGA Package—Non-JEDEC

NOTE: This figure shows the top view of the device.



Table 31 contains a list of the MPC852T input and output signals and shows multiplexing and pin assignments.

| Name                       | Pin Number                                                                                                                                                       | Туре                                         |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| A[0:31]                    | C16, B16, B15, D15, E14, F12, C15, B14, D14, C14, E13, F11, D13,<br>C13, B13, E12, F10, D12, B10, B12, E11, D11, C9, B11, E10, D10,<br>D9, C12, B9, C11, C10, E9 | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ0, REG                 | F9                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ1                      | F8                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| RD/WR                      | C2                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BURST                      | H4                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BDIP, GPL_B5               | E2                                                                                                                                                               | Output                                       |
| TS                         | F3                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| TA                         | G5                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| TEA                        | F4                                                                                                                                                               | Open-drain                                   |
| BI                         | E3                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| IRQ2, RSV                  | НЗ                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| IRQ4, KR<br>RETRY, SPKROUT | К2                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| CR, IRQ3                   | G2                                                                                                                                                               | Input (3.3 V only)                           |
| D[0:31]                    | T14, U12, T11, U11, U13, T10, T8, U7, U14, N11, P11, R11, R13, T13, N10, P10, R10, P12, U10, T9, R9, P9, U8, R12, R8, P8, N9, T12, T7, R7, U6, T6                | Bidirectional<br>Three-state (3.3 V only)    |
| DP0, IRQ3                  | R5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP1, IRQ4                  | R6                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP2, IRQ5                  | U5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP3, IRQ6                  | Т5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BR                         | F2                                                                                                                                                               | Bidirectional (3.3 V only)                   |
| BG                         | H5                                                                                                                                                               | Bidirectional (3.3 V only)                   |



| Name                   | Pin Number | Туре                                                      |
|------------------------|------------|-----------------------------------------------------------|
| IP_A1                  | N7         | Input (3.3 V only)                                        |
| IP_A2, IOIS16_A        | Т4         | Input (3.3 V only)                                        |
| IP_A3                  | N6         | Input (3.3 V only)                                        |
| IP_A4                  | U4         | Input (3.3 V only)                                        |
| IP_A5                  | P6         | Input (3.3 V only)                                        |
| IP_A6                  | N8         | Input (3.3 V only)                                        |
| IP_A7                  | тз         | Input (3.3 V only)                                        |
| DSCK                   | J3         | Bidirectional<br>Three-state (3.3 V only)                 |
| IWP[0:1], VFLS[0:1]    | J4, H2     | Bidirectional (3.3 V only)                                |
| OP0                    | L2         | Bidirectional (3.3 V only)                                |
| OP1                    | L3         | Output                                                    |
| OP2, MODCK1, STS       | L4         | Bidirectional (3.3 V only)                                |
| OP3, MODCK2, DSDO      | M2         | Bidirectional (3.3 V only)                                |
| BADDR[28:29]           | M4, M3     | Output                                                    |
| BADDR30, REG           | К4         | Output                                                    |
| ĀS                     | КЗ         | Input (3.3 V only)                                        |
| PA11, RXD3             | F17        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |
| PA10, TXD3             | J16        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |
| PA9, RXD4              | K17        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |
| PA8, TXD4              | K16        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |
| PA3, CLK5, BRGO3, TIN3 | L17        | Bidirectional<br>(5-V tolerant)                           |
| PA2, CLK6, TOUT3       | L15        | Bidirectional<br>(5-V tolerant)                           |
| PA1, CLK7, BRGO4, TIN4 | M16        | Bidirectional<br>(5-V tolerant)                           |
| PA0, CLK8, TOUT4       | N17        | Bidirectional<br>(5-V tolerant)                           |

## Table 31. Pin Assignments—Non-JEDEC (continued)



**Document Revision History** 

# 17 Document Revision History

Table 32 lists significant changes between revisions of this document.

| Revision | Date      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        |           | <ul> <li>Updated template.</li> <li>On page 1, updated first paragraph and added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 2) and renumbered the rest of the figures.</li> <li>In Table 9, for reset timings B29f and B29g added footnote indicating that the formula only applies to bus operation up to 50 MHz.</li> <li>In Figure 4, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 17, changed num 46 description to read, "TA assertion to rising edge"</li> </ul> |
| 3.1      | 1/18/2005 | Document template update.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3.0      | 11/2004   | <ul> <li>Added sentence to Spec B1A about EXTCLK and CLKOUT being in Alignment for Integer Values</li> <li>Added a footnote to Spec 41 specifying that EDM = 1</li> <li>Broke the Section 16.1, "Pin Assignments," into 2 smaller sections for the JEDEC and non-JEDEC pinouts.</li> </ul>                                                                                                                                                                                                                                                                                                            |
| 2.0      | 12/2003   | Put 852T on the 1st page in place of 8245.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |           | Figure 62 on page 59 had overbars added on signals CR (pin G2) and WAIT_A (pin P4).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.8      | 7/2003    | Changed the pinout to be JEDEC Compliant, changed timing parameters B28a through B28d, and B29d to show that TRLX can be 0 or 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.7      | 5/2003    | Changed the SPI Master Timing Specs. 162 and 164                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.6      | 4/2003    | Changed the package drawing in Figure 15-63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1.5      | 4/2003    | Changed 5 Port C pins with interrupt capability to 7 Port C pins. Added the Note: solder sphere composition for MPC852TVR and MPC852TCVR devices is 95.5%Sn 45%Ag 0.5%Cu to Figure 15-63                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.4      | 2/2003    | Changed Table 15-30 Pin Assignments for the PLL Pins V <sub>SSSYN1</sub> , V <sub>SSSYN</sub> , V <sub>DDSYN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.3      | 1/2003    | Added subscripts to timing diagrams for B1-B35, to specify memory controller settings for the specific edges.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.2      | 1/2003    | In Table 15-30, specified EXTCLK as 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.1      | 12/2002   | Added fast Ethernet controller to the features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1        | 11/2002   | Added values for 80 and 100 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0        | 10/2002   | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

## Table 32. Document Revision History

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE 1149.1 and 802.3 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2004, 2007. All rights reserved.

Document Number: MPC852TEC Rev. 4 09/2007



