

#### Welcome to E-XFL.COM

### Understanding Embedded - Microprocessors

Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications.

### Applications of **Embedded - Microprocessors**

Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in

### Details

E·XF

| Product Status                  | Active                                                    |
|---------------------------------|-----------------------------------------------------------|
| Core Processor                  | MPC8xx                                                    |
| Number of Cores/Bus Width       | 1 Core, 32-Bit                                            |
| Speed                           | 66MHz                                                     |
| Co-Processors/DSP               | Communications; CPM                                       |
| RAM Controllers                 | DRAM                                                      |
| Graphics Acceleration           | No                                                        |
| Display & Interface Controllers | -                                                         |
| Ethernet                        | 10Mbps (1)                                                |
| SATA                            | -                                                         |
| USB                             | -                                                         |
| Voltage - I/O                   | 3.3V                                                      |
| Operating Temperature           | 0°C ~ 95°C (TA)                                           |
| Security Features               | -                                                         |
| Package / Case                  | 256-BBGA                                                  |
| Supplier Device Package         | 256-PBGA (23x23)                                          |
| Purchase URL                    | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mpc852tzt66a |
|                                 |                                                           |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 1 Overview

The MPC852T is a 0.18-micron derivative of the MPC860 PowerQUICC<sup>™</sup> family, and can operate up to 100 MHz on the MPC8xx core with a 66-MHz external bus. The MPC852T has a 1.8-V core and a 3.3-V I/O operation with 5-V TTL compatibility. The MPC852T integrated communications controller is a versatile one-chip integrated microprocessor and peripheral combination that can be used in a variety of controller applications. It particularly excels in Ethernet control applications, including CPE equipment, Ethernet routers and hubs, VoIP clients, and WiFi access points.

The MPC852T is a PowerPC architecture-based derivative of the MPC860 Quad Integrated Communications Controller (PowerQUICC). The CPU on the MPC852T is a MPC8xx core, a 32-bit microprocessor that implements the PowerPC architecture, incorporating memory management units (MMUs) and instruction and data caches. The MPC852T is the subset of this family of devices.

# 2 Features

The MPC852T is comprised of three modules that each use a 32-bit internal bus: an MPC8xx core, system integration unit (SIU), and communication processor module (CPM).

The following list summarizes the key MPC852T features:

- Embedded MPC8xx core up to 100 MHz
- Maximum frequency operation of the external bus is 66 MHz
  - 50/66 MHz core frequencies support both 1:1 and 2:1 modes
  - 80/100 MHz core frequencies support 2:1 mode only
- Single-issue, 32-bit core (compatible with the PowerPC architecture definition) with thirty-two 32-bit general-purpose registers (GPRs)
  - The core performs branch prediction with conditional prefetch, without conditional execution.
  - 4-Kbyte data cache and 4-Kbyte instruction cache
    - 4-Kbyte instruction caches is two-way, set-associative with 128 sets
    - 4-Kbyte data cachesis two-way, set-associative with 128 sets
    - Cache coherency for both instruction and data caches is maintained on 128-bit (4-word) cache blocks
    - Caches are physically addressed, implement a least recently used (LRU) replacement algorithm, and are lockable on a cache block basis
  - MMUs with 32-entry TLB, fully associative instruction, and data TLBs
  - MMUs support multiple page sizes of 4, 16, and 512 Kbytes, and 8 Mbytes; 16 virtual address spaces, and 16 protection groups
- Up to 32-bit data bus (dynamic bus sizing for 8, 16, and 32 bits)
- 32 address lines
- Memory controller (eight banks)
  - Contains complete dynamic RAM (DRAM) controller
  - Each bank can be a chip select or  $\overline{RAS}$  to support a DRAM bank



- Up to 30 wait states programmable per memory bank
- Glueless interface to DRAM, SIMMS, SRAM, EPROMs, Flash EPROMs, and other memory devices
- DRAM controller-programmable to support most size and speed memory interfaces
- Four  $\overline{CAS}$  lines, four  $\overline{WE}$  lines, and one  $\overline{OE}$  line
- Boot chip-select available at reset (options for 8-, 16-, or 32-bit memory)
- Variable block sizes (32 Kbytes–256 Mbytes)
- Selectable write protection
- On-chip bus arbitration logic
- Fast Ethernet controller (FEC)
- General-purpose timers
  - Two 16-bit timers or one 32-bit timer
  - Gate mode can enable or disable counting
  - Interrupt can be masked on reference match and event capture
- System integration unit (SIU)
  - Bus monitor
  - Software watchdog
  - Periodic interrupt timer (PIT)
  - Low-power stop mode
  - Clock synthesizer
  - Decrementer and time base
  - Reset controller
  - IEEE 1149.1<sup>TM</sup> standard test access port (JTAG)
- Interrupts
  - Seven external interrupt request (IRQ) lines
  - Seven port pins with interrupt capability
  - Eighteen internal interrupt sources
  - Programmable priority between SCCs
  - Programmable highest-priority request
- Communications processor module (CPM)
  - RISC controller
  - Communication-specific commands (for example, GRACEFUL STOP TRANSMIT, ENTER HUNT MODE, and RESTART TRANSMIT)
  - Supports continuous mode transmission and reception on all serial channels
  - 8-Kbytes of dual-port RAM
  - Eight serial DMA (SDMA) channels
  - Three parallel I/O registers with open-drain capability



**Bus Signal Timing** 

| Num  | Characteristic                                                                                                                                                            | 33    | MHz   | 40 1  | MHz   | 50 MHz |       | 66 MHz |       | Unit |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|--------|-------|--------|-------|------|
| Num  | Characteristic                                                                                                                                                            | Min   | Max   | Min   | Max   | Min    | Max   | Min    | Max   | Unit |
| B15  | CLKOUT to $\overline{\text{TEA}}$ High-Z<br>(MIN = 0.00 × B1 + 2.50)                                                                                                      | 2.50  | 15.00 | 2.50  | 15.00 | 2.50   | 15.00 | 2.50   | 15.00 | ns   |
| B16  | $\overline{\text{TA}}$ , $\overline{\text{BI}}$ valid to CLKOUT (setup time)<br>(MIN = 0.00 × B1 + 6.00)                                                                  | 6.00  | _     | 6.00  |       | 6.00   | —     | 6.00   | —     | ns   |
| B16a | TEA, $\overline{\text{KR}}$ , $\overline{\text{RETRY}}$ , $\overline{\text{CR}}$ valid to CLKOUT (setup time) (MIN = 0.00 × B1 + 4.5)                                     | 4.50  | _     | 4.50  | _     | 4.50   | _     | 4.50   | _     | ns   |
| B16b | $\overline{BB}, \overline{BG}, \overline{BR}, \text{ valid to CLKOUT (setup time)}$<br><sup>3</sup> (4MIN = 0.00 × B1 +.000)                                              | 4.00  | _     | 4.00  | —     | 4.00   | —     | 4.00   | —     | ns   |
| B17  | CLKOUT to $\overline{TA}$ , $\overline{TEA}$ , $\overline{BI}$ , $\overline{BB}$ , $\overline{BG}$ , $\overline{BR}$ valid (hold time) (MIN = $0.00 \times B1 + 1.00^4$ ) | 1.00  | _     | 1.00  | _     | 1.00   | _     | 2.00   | _     | ns   |
| B17a | CLKOUT to $\overline{KR}$ , $\overline{RETRY}$ , $\overline{CR}$ valid (hold time) (MIN = 0.00 × B1 + 2.00)                                                               | 2.00  | _     | 2.00  |       | 2.00   | —     | 2.00   | _     | ns   |
| B18  | D(0:31), DP(0:3) valid to CLKOUT rising edge (setup time) <sup>5</sup><br>(MIN = $0.00 \times B1 + 6.00$ )                                                                | 6.00  | _     | 6.00  |       | 6.00   | —     | 6.00   | —     | ns   |
| B19  | CLKOUT rising edge to D(0:31), DP(0:3) valid (hold time) <sup>5</sup> (MIN = $0.00 \times B1 + 1.00^{6}$ )                                                                | 1.00  | _     | 1.00  | _     | 1.00   | —     | 2.00   | _     | ns   |
| B20  | D(0:31), DP(0:3) valid to CLKOUT falling<br>edge (setup time) <sup>7</sup><br>(MIN = $0.00 \times B1 + 4.00$ )                                                            | 4.00  | _     | 4.00  | _     | 4.00   | —     | 4.00   | —     | ns   |
| B21  | CLKOUT falling edge to D(0:31), DP(0:3) valid (hold Time) <sup>7</sup> (MIN = $0.00 \times B1 + 2.00$ )                                                                   | 2.00  | _     | 2.00  | —     | 2.00   | —     | 2.00   | —     | ns   |
| B22  | CLKOUT rising edge to $\overline{CS}$ asserted<br>GPCM ACS = 00 (MAX = 0.25 × B1 + 6.3)                                                                                   | 7.60  | 13.80 | 6.30  | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B22a | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 10, TRLX = 0<br>(MAX = 0.00 × B1 + 8.00)                                                                    | —     | 8.00  | _     | 8.00  | _      | 8.00  | _      | 8.00  | ns   |
| B22b | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 11, TRLX = 0, EBDF = 0<br>(MAX = 0.25 × B1 + 6.3)                                                           | 7.60  | 13.80 | 6.30  | 12.50 | 5.00   | 11.30 | 3.80   | 10.00 | ns   |
| B22c | CLKOUT falling edge to $\overline{CS}$ asserted<br>GPCM ACS = 11, TRLX = 0, EBDF = 1<br>(MAX = 0.375 × B1 + 6.6)                                                          | 10.90 | 18.00 | 10.90 | 16.00 | 7.00   | 14.10 | 5.20   | 12.30 | ns   |
| B23  | CLKOUT rising edge to $\overline{CS}$ negated<br>GPCM read access, GPCM write access<br>ACS = 00, TRLX = 0 & CSNT = 0<br>(MAX = 0.00 × B1 + 8.00)                         | 2.00  | 8.00  | 2.00  | 8.00  | 2.00   | 8.00  | 2.00   | 8.00  | ns   |
| B24  | A(0:31) and BADDR(28:30) to $\overline{CS}$<br>asserted GPCM ACS = 10, TRLX = 0<br>(MIN = $0.25 \times B1 - 2.00$ )                                                       | 5.60  |       | 4.30  |       | 3.00   |       | 1.80   | _     | ns   |

## Table 9. Bus Operation Timings (continued)





Figure 6 provides the timing for the synchronous output signals.



Figure 6. Synchronous Output Signals Timing

Figure 7 provides the timing for the synchronous active pull-up and open-drain output signals.



Figure 7. Synchronous Active Pull-Up Resistor and Open-Drain Outputs Signals Timing



Figure 10 provides the timing for the input data controlled by the UPM for data beats where DLT3 = 1 in the UPM RAM words. (This is only the case where data is latched on the falling edge of CLKOUT.)



Figure 10. Input Data Timing When Controlled by UPM in the Memory Controller and DLT3 = 1

Figure 11 through Figure 14 provide the timing for the external bus read that various GPCM factors control.





**Bus Signal Timing** 









**Bus Signal Timing** 

Figure 15 through Figure 17 provide the timing for the external bus write that various GPCM factors control.



Figure 15. External Bus Write Timing (GPCM Controlled—TRLX = 0 or 1, CSNT = 0)





Figure 18 provides the timing for the external bus that the UPM controls.

Figure 18. External Bus Timing (UPM Controlled Signals)



### **IEEE 1149.1 Electrical Specifications**

Figure 35 provides the reset timing for the debug port configuration.



Figure 35. Reset Timing—Debug Port Configuration

# 13 IEEE 1149.1 Electrical Specifications

Table 15 provides the JTAG timings for the MPC852T shown in Figure 36 through Figure 39.

| Num | Characteristic                                         | All Freq | uencies | Unit |
|-----|--------------------------------------------------------|----------|---------|------|
| Num | Characteristic                                         | Min      | Мах     | Unit |
| J82 | TCK cycle time                                         | 100.00   |         | ns   |
| J83 | TCK clock pulse width measured at 1.5 V                | 40.00    | _       | ns   |
| J84 | TCK rise and fall times                                | 0.00     | 10.00   | ns   |
| J85 | TMS, TDI data setup time                               | 5.00     | _       | ns   |
| J86 | TMS, TDI data hold time                                | 25.00    | —       | ns   |
| J87 | TCK low to TDO data valid                              | —        | 27.00   | ns   |
| J88 | TCK low to TDO data invalid                            | 0.00     | —       | ns   |
| J89 | TCK low to TDO high impedance                          | _        | 20.00   | ns   |
| J90 | TRST assert time                                       | 100.00   | —       | ns   |
| J91 | TRST setup time to TCK low                             | 40.00    | —       | ns   |
| J92 | TCK falling edge to output valid                       | —        | 50.00   | ns   |
| J93 | TCK falling edge to output valid out of high impedance | —        | 50.00   | ns   |
| J94 | TCK falling edge to output high impedance              | —        | 50.00   | ns   |
| J95 | Boundary scan input valid to TCK rising edge           | 50.00    | —       | ns   |
| J96 | TCK rising edge to boundary scan input invalid         | 50.00    | —       | ns   |

| Table | 15. | JTAG | Timing |
|-------|-----|------|--------|
|-------|-----|------|--------|



**CPM Electrical Characteristics** 

# **14 CPM Electrical Characteristics**

This section provides the AC and DC electrical specifications for the communications processor module (CPM) of the MPC852T.

# 14.1 Port C Interrupt AC Electrical Specifications

Table 16 provides the timings for port C interrupts.

Table 16. Port C Interrupt Timing

| Num | Characteristic                                         | 33.34 | Unit |      |
|-----|--------------------------------------------------------|-------|------|------|
| Num |                                                        | Min   | Мах  | onne |
| 35  | Port C interrupt pulse width low (edge-triggered mode) | 55    | _    | ns   |
| 36  | Port C interrupt minimum time between active edges     | 55    | _    | ns   |

Figure 40 shows the port C interrupt detection timing.



Figure 40. Port C Interrupt Detection Timing



# 14.2 IDMA Controller AC Electrical Specifications

Table 17 provides the IDMA controller timings as shown in Figure 41 through Figure 44.

## Table 17. IDMA Controller Timing

| Num | Characteristic                                                                                          | All Freq | Unit |      |
|-----|---------------------------------------------------------------------------------------------------------|----------|------|------|
| Num | Characteristic                                                                                          | Min      | Мах  | Unit |
| 40  | DREQ setup time to clock high                                                                           | 7        | _    | ns   |
| 41  | DREQ hold time from clock high <sup>1</sup>                                                             | 3        | _    | ns   |
| 42  | SDACK assertion delay from clock high                                                                   | _        | 12   | ns   |
| 43  | SDACK negation delay from clock low                                                                     | _        | 12   | ns   |
| 44  | SDACK negation delay from TA low                                                                        | _        | 20   | ns   |
| 45  | SDACK negation delay from clock high                                                                    | _        | 15   | ns   |
| 46  | $\overline{TA}$ assertion to rising edge of the clock setup time (applies to external $\overline{TA}$ ) | 7        | _    | ns   |

<sup>1</sup> Applies to high-to-low mode (EDM = 1).



Figure 41. IDMA External Requests Timing Diagram



**CPM Electrical Characteristics** 







Figure 43. SDACK Timing Diagram—Peripheral Write, Internally-Generated TA



**CPM Electrical Characteristics** 

# 14.4 Timer AC Electrical Specifications

Table 19 provides the general-purpose timer timings as shown in Figure 46.

### Table 19. Timer Timing

| Num | Characteristic               | All Frequencies |     | Unit |
|-----|------------------------------|-----------------|-----|------|
|     | Cildiacteristic              | Min             | Мах | onit |
| 61  | TIN/TGATE rise and fall time | 10              | _   | ns   |
| 62  | TIN/TGATE low time           | 1               | _   | clk  |
| 63  | TIN/TGATE high time          | 2               | _   | clk  |
| 64  | TIN/TGATE cycle time         | 3               | _   | clk  |
| 65  | CLKO low to TOUT valid       | 3               | 25  | ns   |



Figure 46. CPM General-Purpose Timers Timing Diagram

# 14.5 SCC in NMSI Mode Electrical Specifications

Table 20 provides the NMSI external clock timing.

| Table 20 | . NMSI | External | Clock | Timing |
|----------|--------|----------|-------|--------|
|----------|--------|----------|-------|--------|

| Num | Characteristic                                       | All Freque    | Unit  |      |
|-----|------------------------------------------------------|---------------|-------|------|
|     | Characteristic                                       | Min           | Мах   | Onit |
| 100 | RCLK3 and TCLK3 width high <sup>1</sup>              | 1/SYNCCLK     | _     | ns   |
| 101 | RCLK3 and TCLK3 width low                            | 1/SYNCCLK + 5 | _     | ns   |
| 102 | RCLK3 and TCLK3 rise/fall time                       | —             | 15.00 | ns   |
| 103 | TXD3 active delay (from TCLK3 falling edge)          | 0.00          | 50.00 | ns   |
| 104 | RTS3 active/inactive delay (from TCLK3 falling edge) | 0.00          | 50.00 | ns   |
| 105 | CTS3 setup time to TCLK3 rising edge                 | 5.00          | —     | ns   |
| 106 | RXD3 setup time to RCLK3 rising edge                 | 5.00          | _     | ns   |







Figure 49. HDLC Bus Timing Diagram

# 14.6 Ethernet Electrical Specifications

Table 22 provides the Ethernet timings as shown in Figure 50 through Figure 54.

| Table | 22. | Ethernet | Timing |
|-------|-----|----------|--------|
|-------|-----|----------|--------|

| Num | Characteristic                                                  | All Freq | uencies | Unit |
|-----|-----------------------------------------------------------------|----------|---------|------|
| NUM | Characteristic                                                  | Min      | Мах     | Unit |
| 120 | CLSN width high                                                 | 40       | —       | ns   |
| 121 | RCLK3 rise/fall time                                            | —        | 15      | ns   |
| 122 | RCLK3 width low                                                 | 40       | _       | ns   |
| 123 | RCLK3 clock period <sup>1</sup>                                 | 80       | 120     | ns   |
| 124 | RXD3 setup time                                                 | 20       | —       | ns   |
| 125 | RXD3 hold time                                                  | 5        | _       | ns   |
| 126 | RENA active delay (from RCLK3 rising edge of the last data bit) | 10       | —       | ns   |
| 127 | RENA width low                                                  | 100      | —       | ns   |
| 128 | TCLK3 rise/fall time                                            | —        | 15      | ns   |
| 129 | TCLK3 width low                                                 | 40       | —       | ns   |
| 130 | TCLK3 clock period <sup>1</sup>                                 | 99       | 101     | ns   |
| 131 | TXD3 active delay (from TCLK3 rising edge)                      | —        | 50      | ns   |
| 132 | TXD3 inactive delay (from TCLK3 rising edge)                    | 6.5      | 50      | ns   |
| 133 | TENA active delay (from TCLK3 rising edge)                      | 10       | 50      | ns   |
| 134 | TENA inactive delay (from TCLK3 rising edge)                    | 10       | 50      | ns   |



**FEC Electrical Characteristics** 

Table 26 provides information about the MII transmit signal timing,.

| Num | Characteristic                                           | Min | Мах | Unit              |
|-----|----------------------------------------------------------|-----|-----|-------------------|
| M5  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER invalid | 5   | —   | ns                |
| M6  | MII_TX_CLK to MII_TXD[3:0], MII_TX_EN, MII_TX_ER valid   | —   | 25  | —                 |
| M7  | MII_TX_CLK pulse width high                              | 35% | 65% | MII_TX_CLK period |
| M8  | MII_TX_CLK pulse width low                               | 35% | 65% | MII_TX_CLK period |

Table 26. MII Transmit Signal Timing

Figure 60 shows the MII transmit signal timing diagram.



Figure 60. MII Transmit Signal Timing Diagram

# 15.3 MII Async Inputs Signal Timing (MII\_CRS, MII\_COL)

Table 27 provides information about the MII async inputs signal timing.

## Table 27. MII Async Inputs Signal Timing

| Num | Characteristic                       | Min | Мах | Unit              |
|-----|--------------------------------------|-----|-----|-------------------|
| M9  | MII_CRS, MII_COL minimum pulse width | 1.5 |     | MII_TX_CLK period |

Figure 61 shows the MII asynchronous inputs signal timing diagram.



Figure 61. MII Async Inputs Timing Diagram



Table 31 contains a list of the MPC852T input and output signals and shows multiplexing and pin assignments.

| Name                       | Pin Number                                                                                                                                                       | Туре                                         |
|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| A[0:31]                    | C16, B16, B15, D15, E14, F12, C15, B14, D14, C14, E13, F11, D13,<br>C13, B13, E12, F10, D12, B10, B12, E11, D11, C9, B11, E10, D10,<br>D9, C12, B9, C11, C10, E9 | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ0, REG                 | F9                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| TSIZ1                      | F8                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| RD/WR                      | C2                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BURST                      | H4                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BDIP, GPL_B5               | E2                                                                                                                                                               | Output                                       |
| TS                         | F3                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| TA                         | G5                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| TEA                        | F4                                                                                                                                                               | Open-drain                                   |
| BI                         | E3                                                                                                                                                               | Bidirectional<br>Active pull-up (3.3 V only) |
| IRQ2, RSV                  | НЗ                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| IRQ4, KR<br>RETRY, SPKROUT | К2                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| CR, IRQ3                   | G2                                                                                                                                                               | Input (3.3 V only)                           |
| D[0:31]                    | T14, U12, T11, U11, U13, T10, T8, U7, U14, N11, P11, R11, R13, T13, N10, P10, R10, P12, U10, T9, R9, P9, U8, R12, R8, P8, N9, T12, T7, R7, U6, T6                | Bidirectional<br>Three-state (3.3 V only)    |
| DP0, IRQ3                  | R5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP1, IRQ4                  | R6                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP2, IRQ5                  | U5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| DP3, IRQ6                  | T5                                                                                                                                                               | Bidirectional<br>Three-state (3.3 V only)    |
| BR                         | F2                                                                                                                                                               | Bidirectional (3.3 V only)                   |
| BG                         | H5                                                                                                                                                               | Bidirectional (3.3 V only)                   |



| Name                   | Pin Number | Туре                                                      |  |
|------------------------|------------|-----------------------------------------------------------|--|
| IP_A1                  | N7         | Input (3.3 V only)                                        |  |
| IP_A2, IOIS16_A        | Т4         | Input (3.3 V only)                                        |  |
| IP_A3                  | N6         | Input (3.3 V only)                                        |  |
| IP_A4                  | U4         | Input (3.3 V only)                                        |  |
| IP_A5                  | P6         | Input (3.3 V only)                                        |  |
| IP_A6                  | N8         | Input (3.3 V only)                                        |  |
| IP_A7                  | тз         | Input (3.3 V only)                                        |  |
| DSCK                   | J3         | Bidirectional<br>Three-state (3.3 V only)                 |  |
| IWP[0:1], VFLS[0:1]    | J4, H2     | Bidirectional (3.3 V only)                                |  |
| OP0                    | L2         | Bidirectional (3.3 V only)                                |  |
| OP1                    | L3         | Output                                                    |  |
| OP2, MODCK1, STS       | L4         | Bidirectional (3.3 V only)                                |  |
| OP3, MODCK2, DSDO      | M2         | Bidirectional (3.3 V only)                                |  |
| BADDR[28:29]           | M4, M3     | Output                                                    |  |
| BADDR30, REG           | К4         | Output                                                    |  |
| AS                     | КЗ         | Input (3.3 V only)                                        |  |
| PA11, RXD3             | F17        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |  |
| PA10, TXD3             | J16        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |  |
| PA9, RXD4              | K17        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |  |
| PA8, TXD4              | K16        | Bidirectional<br>(Optional: Open-drain)<br>(5-V tolerant) |  |
| PA3, CLK5, BRGO3, TIN3 | L17        | Bidirectional<br>(5-V tolerant)                           |  |
| PA2, CLK6, TOUT3       | L15        | Bidirectional<br>(5-V tolerant)                           |  |
| PA1, CLK7, BRGO4, TIN4 | M16        | Bidirectional<br>(5-V tolerant)                           |  |
| PA0, CLK8, TOUT4       | N17        | Bidirectional<br>(5-V tolerant)                           |  |

## Table 31. Pin Assignments—Non-JEDEC (continued)



## 16.2 Mechanical Dimensions of the PBGA Package

For more information on the printed-circuit board layout of the PBGA package, including thermal via design and suggested pad layout, refer to Plastic Ball Grid Array Application Note (order number: AN1231) that is available from your local Freescale sales office. Figure 65 shows the mechanical dimensions of the PBGA package.



#### Notes:

1. All dimensions are in millimeters.

- 2. Interpret dimensions and tolerances per ASME Y14.5M—1994.
- 3. Maximum solder ball diameter measured parallel to datum A.

4. Datum A, the seating plane, is defined by the spherical crowns of the solder balls.

**Note:** Solder sphere composition is 95.5%Sn 45%Ag 0.5%Cu for MPC852TVRXXX. Solder sphere composition is 62%Sn 36%Pb 2%Ag for MPC852TZTXXX.

### Figure 65. Mechanical Dimensions and Bottom Surface Nomenclature of the PBGA Package



**Document Revision History** 

# 17 Document Revision History

Table 32 lists significant changes between revisions of this document.

| Revision | Date      | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        |           | <ul> <li>Updated template.</li> <li>On page 1, updated first paragraph and added a second paragraph.</li> <li>After Table 2, inserted a new figure showing the undershoot/overshoot voltage (Figure 2) and renumbered the rest of the figures.</li> <li>In Table 9, for reset timings B29f and B29g added footnote indicating that the formula only applies to bus operation up to 50 MHz.</li> <li>In Figure 4, changed all reference voltage measurement points from 0.2 and 0.8 V to 50% level.</li> <li>In Table 17, changed num 46 description to read, "TA assertion to rising edge"</li> </ul> |
| 3.1      | 1/18/2005 | Document template update.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3.0      | 11/2004   | <ul> <li>Added sentence to Spec B1A about EXTCLK and CLKOUT being in Alignment for Integer Values</li> <li>Added a footnote to Spec 41 specifying that EDM = 1</li> <li>Broke the Section 16.1, "Pin Assignments," into 2 smaller sections for the JEDEC and non-JEDEC pinouts.</li> </ul>                                                                                                                                                                                                                                                                                                            |
| 2.0      | 12/2003   | Put 852T on the 1st page in place of 8245.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |           | Figure 62 on page 59 had overbars added on signals CR (pin G2) and WAIT_A (pin P4).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.8      | 7/2003    | Changed the pinout to be JEDEC Compliant, changed timing parameters B28a through B28d, and B29d to show that TRLX can be 0 or 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.7      | 5/2003    | Changed the SPI Master Timing Specs. 162 and 164                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1.6      | 4/2003    | Changed the package drawing in Figure 15-63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1.5      | 4/2003    | Changed 5 Port C pins with interrupt capability to 7 Port C pins. Added the Note: solder sphere composition for MPC852TVR and MPC852TCVR devices is 95.5%Sn 45%Ag 0.5%Cu to Figure 15-63                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1.4      | 2/2003    | Changed Table 15-30 Pin Assignments for the PLL Pins V <sub>SSSYN1</sub> , V <sub>SSSYN</sub> , V <sub>DDSYN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.3      | 1/2003    | Added subscripts to timing diagrams for B1-B35, to specify memory controller settings for the specific edges.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1.2      | 1/2003    | In Table 15-30, specified EXTCLK as 3.3 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1.1      | 12/2002   | Added fast Ethernet controller to the features                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1        | 11/2002   | Added values for 80 and 100 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0        | 10/2002   | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

### Table 32. Document Revision History

### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 +1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. The described product contains a PowerPC processor core. The PowerPC name is a trademark of IBM Corp. and used under license. IEEE 1149.1 and 802.3 are trademarks or registered trademarks of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2004, 2007. All rights reserved.

Document Number: MPC852TEC Rev. 4 09/2007



