Welcome to **E-XFL.COM** <u>Embedded - Microcontrollers - Application</u> <u>Specific</u>: Tailored Solutions for Precision and Performance Embedded - Microcontrollers - Application Specific represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications. What Are <a href="Embedded - Microcontrollers - Application Specific">Embedded - Microcontrollers - Application Specific</a>? Application charific microcontrollars are angineered to | Details | | |-------------------------|--------------------------------------------------------------------------| | Product Status | Obsolete | | Applications | Automotive | | Core Processor | S12 | | Program Memory Type | FLASH (32KB) | | Controller Series | HCS12 | | RAM Size | 2K x 8 | | Interface | LIN, SCI | | Number of I/O | 9 | | Voltage - Supply | 2.25V ~ 5.5V | | Operating Temperature | -40°C ~ 105°C | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mm912f634cv2apr2 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong ## **Table of Contents** | 1 | Orde | ring Information | 2 | |---|--------|----------------------------------------------------|------| | 2 | Pin A | Assignment | 5 | | | 2.1 | MM912F634 Pin Description | 5 | | | 2.2 | MCU Die Signal Properties | | | 3 | Electi | rical Characteristics | | | _ | 3.1 | General | | | | 3.2 | Absolute Maximum Ratings | | | | 3.3 | Operating Conditions | | | | | | | | | 3.4 | Supply Currents | | | | 3.5 | Static Electrical Characteristics | | | | 3.6 | Dynamic Electrical Characteristics. | | | | 3.7 | Thermal Protection Characteristics | | | | 3.8 | ESD Protection and Latch-up Immunity | | | | 3.9 | Additional Test Information ISO7637-2 | . 33 | | 4 | Funct | tional Description and Application Information | . 34 | | | 4.2 | MM912F634 - Analog Die Overview | | | | 4.3 | Modes of Operation | | | | 4.4 | Power Supply. | | | | 4.5 | Die to Die Interface - Target. | | | | | Interrupts | | | | 4.6 | | | | | 4.7 | Resets | | | | 4.8 | Wake-up / Cyclic Sense. | | | | 4.9 | Window Watchdog | | | | 4.10 | Hall Sensor Supply Output - HSUP | | | | 4.11 | High-side Drivers - HS | . 69 | | | 4.12 | Low-side Drivers - LSx. | | | | 4.13 | PWM Control Module (PWM8B2C) | . 77 | | | 4.14 | LIN Physical Layer Interface - LIN | . 91 | | | 4.15 | Serial Communication Interface (S08SCIV4). | . 92 | | | 4.16 | High Voltage Inputs - Lx. | | | | 4.17 | General Purpose I/O - PTB[02] | 106 | | | 4.18 | Basic Timer Module - TIM (TIM16B4C) | 100 | | | | | | | | 4.19 | Analog Digital Converter - ADC | | | | 4.20 | Current Sense Module - ISENSE. | | | | 4.21 | Temperature Sensor - TSENSE. | | | | 4.22 | Supply Voltage Sense - VSENSE | | | | 4.23 | Internal Supply Voltage Sense - VS1SENSE. | | | | 4.24 | Internal Bandgap Reference Voltage Sense - BANDGAP | 132 | | | 4.25 | MM912F634 - Analog Die Trimming | 132 | | | 4.26 | MM912F634 - MCU Die Overview. | | | | 4.27 | Port Integration Module (9S12I32PIMV1) | | | | 4.28 | Memory Mapping Control (S12SMMCV1) | | | | 4.29 | Interrupt Module (S12SINTV1) | | | | 4.30 | Background Debug Module (S12SBDMV1). | | | | | S12S Debug (S12SDBGV1) Module | | | | 4.31 | | | | | | | 211 | | | 4.33 | , | 222 | | | 4.34 | | 224 | | | 4.35 | Computer Operating Properly (S12SCOPV1) | 228 | | | 4.36 | 32 kbyte Flash Module (S12SFTSR32KV1) | 233 | | | 4.37 | Die-to-Die Initiator (D2DIV1) | 260 | | | 4.38 | | 271 | | 5 | | | 289 | | - | 5.1 | | 289 | | 6 | | | 204 | Table 20. Static Electrical Characteristics - General Purpose I/O - PTB[0...2] (continued) | Ratings | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------|---------------------|-----------------------|------|-------|------| | Input low voltage (VS1 = 3.7 V) | V <sub>IL3.7</sub> | V <sub>SS</sub> -0.3 | - | 1.4 | V | | Input hysteresis (VS1 = 3.7 V) | V <sub>HYS3.7</sub> | 100 | 200 | 300 | mV | | Input leakage current (pins in high-impedance input mode) $(V_{IN} = V_{DDX} \text{ or } V_{SSX})$ | I <sub>IN</sub> | -1.0 | - | 1.0 | μΑ | | Output high voltage (pins in output mode) Full drive I <sub>OH</sub> = –10 mA | V <sub>OH</sub> | V <sub>DDX</sub> -0.8 | - | - | V | | Output low voltage (pins in output mode) Full drive I <sub>OL</sub> = +10 mA | V <sub>OL</sub> | - | - | 0.8 | V | | Internal pull-up resistance (V <sub>IH</sub> min > Input voltage > V <sub>IL</sub> max) | R <sub>PUL</sub> | 26.25 | 37.5 | 48.75 | kΩ | | Input capacitance | C <sub>IN</sub> | - | 6.0 | - | pF | | Clamp Voltage when selected as analog input | V <sub>CL_AIN</sub> | VDD | - | - | V | | Analog Input impedance = 10 k $\Omega$ max, Capacitance = 12 pF | R <sub>AIN</sub> | - | - | 10 | kΩ | | Analog Input Capacitance = 12 pF | C <sub>AIN</sub> | - | 12 | - | pF | | Maximum current all PTB combined (VDDX capability) | I <sub>BMAX</sub> | -15 | - | 15 | mA | | Output Drive strength at 10 MHz | C <sub>OUT</sub> | - | - | 100 | pF | ## Table 21. Static Electrical Characteristics - Analog Digital Converter - ADC(24) | Ratings | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|------|------| | ADC2p5 Reference Voltage<br>5.5 V < V <sub>SUP</sub> < 27 V | V <sub>ADC2p5RUN</sub> | 2,45 | 2.5 | 2,55 | V | | ADC2p5 Reference Stop Mode Output Voltage | V <sub>ADC2p5STOP</sub> | - | - | 100 | mV | | Line Regulation, Normal Mode | LR <sub>RUNA</sub> | - | 10 | 12.5 | mV | | External Capacitor | C <sub>ADC2p5</sub> | 0.1 | - | 1.0 | μF | | External Capacitor ESR | C <sub>VDD_R</sub> | - | - | 10 | W | | Scale Factor Error | E <sub>SCALE</sub> | -1 | - | 1 | LSB | | Differential Linearity Error | E <sub>DNL</sub> | -1.5 | - | 1.5 | LSB | | Integral Linearity Error | E <sub>INL</sub> | -1.5 | - | 1.5 | LSB | | Zero Offset Error | E <sub>OFF</sub> | -2.0 | - | 2.0 | LSB | | Quantization Error | E <sub>Q</sub> | -0.5 | - | 0.5 | LSB | | Total Error with offset compensation | TE | -5.0 | - | 5.0 | LSB | | Bandgap measurement Channel (CH14) Valid Result Range (including $\pm 7.0\%$ bg1p25 sleep accuracy + high-impedance measurement error of $\pm 5.0\%$ at $f_{ADC}$ ) <sup>(25)</sup> | AD <sub>CH14</sub> | 1.1 | 1.25 | 1.4 | ٧ | #### Note: - 24. No external load allowed on the ADC2p5 pin. - 25. Reduced ADC frequency lowers measurement error. Figure 8. LIN Receiver Timing Figure 9. LIN Transmitter Timing Table 35. Dynamic Electrical Characteristics - General Purpose I/O - PTB[0...2] | Ratings | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------|-------------------|-----|-----|------|------| | GPIO Digital Frequency <sup>(37)</sup> | f <sub>PTB</sub> | - | - | 10 | MHz | | Propagation Delay - Rising Edge <sup>(37), (38)</sup> | t <sub>PDR</sub> | - | - | 20 | ns | | Rise Time - Rising Edge <sup>(37)</sup> | t <sub>RISE</sub> | - | - | 17.5 | ns | | Propagation Delay - Falling Edge <sup>(37)</sup> | t <sub>PDF</sub> | - | - | 20 | ns | | Rise Time - Falling Edge <sup>(37)</sup> | t <sub>FALL</sub> | - | - | 17.5 | ns | Note: 37. Guaranteed by design. 38. Load PTBx = 100 pF. ## Table 63. 0x0120-0x0123 Port Integration Module (PIM) 2 of 2 (continued) | 0x0122 | RDRA | R | 0 | 0 | RDRA5 | RDRA4 | RDRA3 | RDRA2 | RDRA1 | RDRA0 | |--------|----------|---|---|---|-------|-------|---------|-------|-------|-------| | 0.0122 | | W | | | TENTO | | 1.5.0.0 | | | | | 0x0123 | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.0120 | | W | | | | | | | | | ## Table 64. 0x0124-0x01FF Reserved Register Space | Address | Name | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |---------|----------|---|-------|-------|-------|-------|-------|-------|-------|-------| | 0x0124- | Reserved | R | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0x01FF | reserved | W | | | | | | | | | Table 65 shows the detailed module maps of the MM912F634 analog die. # Table 65. Analog die Registers $^{(64)}$ - 0x0200–0x02FF D2D Blocking Access (D2DI) 2 of 3/0x0300–0x03FF D2D Non Blocking Access (D2DI) 3 of 3 | Offset | Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|---------------------------|---|-------|-------|-------|--------|-------|--------|-------|-------|--| | 0x00 | ISR (hi) | R | 0 | 0 | HOT | LSOT | HSOT | LINOT | SCI | RX | | | UXUU | Interrupt Source Register | W | | | | | | | | | | | 0x01 | ISR (lo) | R | TX | ERR | TOV | CH3 | CH2 | CH1 | CH0 | VSI | | | OXOT | Interrupt Source Register | W | | | | | | | | | | | 0x02 | IVR | R | 0 | 0 | IRQ | | | | | | | | 0.02 | Interrupt Vector Register | W | | | | | | | | | | | 0x04 | VCR | R | 0 | 0 | 0 | VROVIE | HTIE | HVIE | LVIE | LBIE | | | | Voltage Control Register | W | | | | VKOVIL | IIIIL | IIVIL | LVIL | LDIL | | | 0x05 | VSR | R | 0 | 0 | 0 | VROVC | HTC | HVC | LVC | LBC | | | | Voltage Status Register | W | | | | | | | | | | | 0x08 | LXR | R | 0 | 0 | L5 | L4 | L3 | L2 | L1 | L0 | | | 0,000 | Lx Status Register | W | | | | | | | | | | | 0x09 | LXCR | R | 0 | 0 | L5DS | L4DS | L3DS | L2DS | L1DS | LODS | | | 0,000 | Lx Control Register | W | | | LODO | L4DO | LODO | LZDO | LIDO | Lobo | | | 0x10 | WDR | R | WDOFF | WDWO | 0 0 0 | | | | WDTO | | | | 0.00 | Watchdog Register | W | | | | | | , WDTO | | | | | 0x11 | WDSR | R | | | | WD | ISR | | | | | | OXII | Watchdog Service Register | W | | | | *** | OIX | | | | | | 0x12 | WCR | R | CS | SEL | L5WE | L4WE | L3WE | L2WE | L1WE | L0WE | | | OXIZ | Wake Up Control Register | W | 001 | JLL | LOVVL | L4WL | LOVVL | LZVVL | LIVVL | LOVVL | | | 0x13 | TCR | R | | ΕW | /M | | | CS | ST. | | | | 0.710 | Timing Control Register | W | FWM | | | | | CST | | | | | 0v14 | WSR | R | FWU | LINWU | L5WU | L4WU | L3WU | L2WU | L1WU | L0WU | | | 0x14 | Wake Up Source Register | W | | | | | | | | | | # Table 65. Analog die Registers $^{(64)}$ - 0x0200–0x02FF D2D Blocking Access (D2DI) 2 of 3/0x0300–0x03FF D2D Non Blocking Access (D2DI) 3 of 3 (continued) | Offset | Name | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|--------------------------------|--------|---------|---------|---------|---------|---------|---------|---------|---------|--| | 0xC9 | TCTL2 Timer Control Register 2 | R<br>W | EDG3B | EDG3A | EDG2B | EDG2A | EDG1B | EDG1A | EDG0B | EDG0A | | | 004 | TIE | R | 0 | 0 | 0 | 0 | 021 | 001 | 041 | C01 | | | 0xCA | Timer Interrupt Enable Reg | W | | | | | C3I | C2I | C1I | C0I | | | 0xCB | TSCR2 | R | TOI | 0 | 0 | 0 | TCRE | PR2 | PR1 | PR0 | | | OXOB | Timer System Control Reg 2 | W | 101 | | | | TORL | 1112 | 1 101 | 1110 | | | 0xCC | TFLG1 | R | 0 | 0 | 0 | 0 | C3F | C2F | C1F | C0F | | | UNGO | Main Timer Interrupt Flag 1 | W | | | | | 001 | 021 | 0:: | 001 | | | 0xCD | TFLG2 | | TOF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ONOB | Main Timer Interrupt Flag 2 | W | 101 | | | | | | | | | | 0xCE | TC0 (hi) | R | tc0 15 | tc0 14 | tc0 13 | tc0 12 | tc0 11 | tc0 10 | tc0 9 | tc0 8 | | | 002 | TIM InCap/OutComp Reg 0 | W | 100 10 | | | | | | | | | | 0xCF | TC0 (lo) | R | tc0 7 | tc0 6 | tc0 5 | tc0 4 | tc0 3 | tc0 2 | tc0 1 | tc0 0 | | | | TIM InCap/OutComp Reg 0 | W | | | | | | | | | | | 0xD0 | TC1 (hi) | R | tc1 15 | tc1 14 | tc1 13 | tc1 12 | tc1 11 | tc1 10 | tc1 9 | tc1 8 | | | | TIM InCap/OutComp Reg 1 | W | | | | | | | | | | | 0xD1 | TC1 (lo) | R | tc1 7 | tc1 6 | tc1 5 | tc1 4 | tc1 3 | tc1 2 | tc1 1 | tc1 0 | | | | TIM InCap/OutComp Reg 1 | W | | | | | | | | | | | 0xD2 | TC2 (hi) | | tc2 15 | tc2 14 | tc2 13 | tc2 12 | tc2 11 | tc2 10 | tc2 9 | tc2 8 | | | | TIM InCap/OutComp Reg 2 | W | | | | | | | | | | | 0xD3 | TC2 (lo) | R | tc2 7 | tc2 6 | tc2 5 | tc2 4 | tc2 3 | tc2 2 | tc2 1 | tc2 0 | | | | TIM InCap/OutComp Reg 2 | W | | | | | | 102 2 | | 102 0 | | | 0xD4 | TC3 (hi) | R | tc3 15 | tc3 14 | tc3 13 | tc3 12 | tc3 11 | tc3 10 | tc3 9 | tc3 8 | | | | TIM InCap/OutComp Reg 3 | W | | | | | | | | | | | 0xD5 | TC3 (lo) | R | tc3 7 | tc3 6 | tc3 5 | tc3 4 | tc3 3 | tc3 2 | tc3 1 | tc3 0 | | | | TIM InCap/OutComp Reg 3 | W | | | | | | | | | | | 0xF0 | CTR0 | R | LINTRE | LINTR | WDCTRE | CTR0_4 | CTR0_3 | WDCTR2 | WDCTR1 | WDCTR0 | | | | Trimming Reg 0 | W | | | | _ | _ | | | | | | 0xF1 | CTR1 | R | BGTRE | CTR1_6 | BGTRIMU | BGTRIMD | IREFTRE | IREFTR2 | IREFTR1 | IREFTR0 | | | | Trimming Reg 1 | W | | _ | Р | N | | | | | | | 0xF2 | CTR2 | R | 0 | 0 | 0 | SLPBGTR | SLPBG_L | SLPBGTR | SLPBGTR | SLPBGTR | | | | Trimming Reg 2 | W | | | | E | OCK | 2 | 1 | 0 | | | 0xF3 | CTR3 | R | OFFCTRE | OFFCTR2 | OFFCTR1 | OFFCTR0 | CTR3_E | CTR3_2 | CTR3_1 | CTR3_0 | | | | Trimming Reg 3 | W | | | | | | | _ | | | | 0xF4 | SRR | R | 0 | 0 | 0 | 0 | FMI | REV | MMI | REV | | | Note: | Silicon Revision Register | W | | | | | | | | | | Note: 64. Registers not shown are reserved and must not be accessed. <sup>1)</sup> Initial WD to be served within t<sub>WDTO</sub> to enable Window WD Figure 16. Modes of Operation and Transitions #### 4.3.1 Power Down Mode For the device power (VS1) below $V_{POR}$ , the MM912F634 analog die is virtually in Power Down mode. Once VS1> $V_{POR}$ , the MM912F634 analog die enters Reset mode with the condition "Power On Reset - POR". #### 4.3.2 Reset Mode The MM912F634 analog die enters Reset mode if a reset condition occurs (POR - Power On Reset, LVR- Low Voltage Reset, Low Voltage VDDX Reset - LVRX, WDR - Watchdog Reset, EXR - External Reset, and WUR - Wake-up Sleep Reset). For internal reset sources, the $\overline{\text{RESET}_A}$ pin is driven low for $t_{RST}$ after the reset condition is gone. After this delay, the $\overline{\text{RESET}_A}$ pin is released. With a high detected on the $\overline{\text{RESET}_A}$ pin, $VDD>V_{LVR}$ and $VDDX>V_{LVRX}$ the MM912F634 analog die enters in Normal mode. To avoid short-circuit conditions being present for a long time, a $t_{VTO}$ timeout is implemented. Once VDD < $V_{LVR}$ or VDDX < $V_{LVRX}$ with VS1 > ( $V_{LVRI}$ + $V_{LVR}$ H) for more than $t_{VTO}$ , the MM912F634 analog die transitions directly to Sleep mode. The Reset Status Register (RSR) indicates the source of the reset by individual flags. - · POR Power On Reset - · LVR Low Voltage Reset VDD - LVRX Low Voltage Reset VDDX - WDR Watchdog Reset - EXR External Reset - WUR Wake-up Sleep Reset ## 4.4.1 Voltage Regulators VDD (2.5 V) & VDDX (5.0 V) To supply the MCU die and minor additional loads two cascaded voltage regulators have been implemented, VDDX (5.0 V) and VDD (2.5 V). External capacitors ( $C_{VDD}$ ) and ( $C_{VDDX}$ ) are required for proper regulation. ## 4.4.2 Power Up Behavior / Power Down Behavior To guarantee safe power up and down behavior, special dependencies are implemented to prevent unwanted MCU execution. Figure 18 shows a standard power up and power down sequence. Figure 18. Power-up / Down Sequence To avoid any abnormal device behavior, it is essential to have the MCU Power on Reset (POR) block complete its start-up sequence before the analog die reset signal (RESET A) is asserted. Since the RESET A circuitry is supplied by $V_{DDX}$ , the voltage on the 2.5 V supply ( $V_{DD}$ ) needs to remain below the POR threshold whenever $V_{DDX}$ is too low to guarantee RESET A can be properly asserted (3;6). This is achieved with the following implementation. #### Power-up: - The VDD regulator is enabled after VDDX has reached the V<sub>LVRX</sub> threshold (1). - Once VDD reaches V<sub>IVR</sub>, the RESET\_A is released (2). #### Power-down: - Once VDDX has reached the V<sub>LVRX</sub> threshold (4), the VDD regulator is disabled and the regulator output is actively pulled down to discharge any VDD capacitance (5). RESET\_A is activated as well. - The active discharge guarantees VDD to be below POR level before VDDX discharges below critical level for the reset circuity. To calculate the output frequency in center aligned output mode for a particular channel, take the selected clock source frequency for the channel (A, B, SA, or SB) and divide it by twice the value in the period register for this channel. - PWMx Frequency = Clock (A, B, SA, or SB) / (2\*PWMPERx) - PWMx Duty Cycle (high time as a% of period): ``` — Polarity = 0 (PPOLx = 0) ``` Duty Cycle = [(PWMPERx-PWMDTYx)/PWMPERx] \* 100% — Polarity = 1 (PPOLx = 1) Duty Cycle = [PWMDTYx / PWMPERx] \* 100% As an example of a center aligned output, consider the following case: ``` Clock Source = E, where E = 10 kHz (100 µs period) PPOLx = 0 PWMPERx = 4 PWMDTYx = 1 PWMx Frequency = 10 kHz/8 = 1.25 kHz PWMx Period = 800 µs PWMx Duty Cycle = 3/4 *100% = 75% ``` Figure 31 shows the output waveform generated. Figure 31. PWM Center Aligned Output Example Waveform ## 4.13.4.2.7 PWM Boundary Cases Table 121 summarizes the boundary conditions for the PWM, regardless of the output mode (left aligned or center aligned). **Table 121. PWM Boundary Cases** | PWMDTYx | PWMPERx | PPOLx | PWMx Output | |--------------------------|--------------------------------------------|-------|-------------| | \$00 (indicates no duty) | >\$00 | 1 | Always low | | \$00 (indicates no duty) | >\$00 | 0 | Always high | | XX | \$00 <sup>(97)</sup> (indicates no period) | 1 | Always high | | XX | \$00 <sup>(97)</sup> (indicates no period) | 0 | Always low | | >= PWMPERx | XX | 1 | Always high | Note: 97. Counter = \$00 and does not count. #### 4.13.5 Resets The reset state of each individual bit is listed within the Section 4.13.3, "Register Descriptions", which details the registers and their bit-fields. All special functions or modes which are initialized during or just following reset are described within this section. - The 8-bit up/down counter is configured as an up counter out of reset. - · All the channels are disabled and all the counters do not count. Table 188. Analog Digital Converter Module - Memory Map (continued) | Register /<br>Offset <sup>(135)</sup> | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | | | |---------------------------------------|---|-----------|------|---|------|-------------------|---|---|-------|--|--|--|--|--| | 0x90 | R | | | | ADR | 5[9:2] | | | | | | | | | | ADR5 (hi) | W | | | | | | | | | | | | | | | 0x91 | R | ADR5[1 | 1:0] | | | | | | | | | | | | | ADR5 (lo) | W | | | | | | | | | | | | | | | 0x92 | R | | | | ADR | 6[9:2] | | | | | | | | | | ADR6 (hi) | w | | | | | | | | | | | | | | | 0x93 | R | ADR6[1 | 1:0] | | | | | | | | | | | | | ADR6 (lo) | w | Ī | - | | | | | | | | | | | | | 0x94 | R | | | | ADR7 | <u>[</u><br>[9:2] | | | | | | | | | | ADR7 (hi) | w | | | | | | | | | | | | | | | 0x95 | R | | 1:0] | | | | | | | | | | | | | ADR7 (lo) | W | | | | | | | | | | | | | | | 0x96 | R | | | | ADR8 | B[9:2] | | | | | | | | | | ADR8 (hi) | W | | | | | | | | | | | | | | | 0x97 | R | ADR8[1 | 1:0] | | | | | | | | | | | | | ADR8 (lo) | W | Ī | • | | | | | | | | | | | | | 0x98 | R | ADR9[9:2] | | | | | | | | | | | | | | ADR9 (hi) | W | | | | | | | | | | | | | | | 0x99 | R | ADR9[1 | 1:0] | | | | | | | | | | | | | ADR9 (lo) | W | | - | | | | | | | | | | | | | 0x9A | R | | | | ADR1 | 0[9:2] | | | | | | | | | | ADR10 (hi) | W | | | | | | | | | | | | | | | 0x9B | R | ADR10[ | 1:0] | | | | | | | | | | | | | ADR10 (lo) | W | | | | | | | | | | | | | | | 0x9C | R | | | | ADR1 | 1[9:2] | | | | | | | | | | ADR11 (hi) | W | | | | | | | | | | | | | | | 0x9D | R | ADR11[ | 1:0] | | | | | | | | | | | | | ADR11 (lo) | W | | - | | | | | | | | | | | | | 0x9E | R | | | | ADR1 | | | | | | | | | | | ADR12 (hi) | W | | | | | | | | | | | | | | | 0x9F | R | ADR12[ | 1:0] | | | | | | | | | | | | | ADR12 (lo) | W | | - | | | | | | | | | | | | | 0xA0 | R | | | | | | | | | | | | | | | Reserved | W | | | | | | | | | | | | | | | 0xA1 | R | | | | | | | | | | | | | | | Reserved | W | | | | | | | | | | | | | | | 0xA2 | R | | | | ADR1 | 4[9:2] | | | | | | | | | | ADR14 (hi) | W | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Figure 40. Current Sense Module with External Filter Option The implementation is based on a switched capacitor solution to eliminate unwanted offset. To fit several application scenarios, eight different GAIN setting are implemented. ## 4.20.1 Register Definition ## 4.20.1.1 Current Sense Register (CSR) ## Table 200. Current Sense Register (CSR) | Offset <sup>(142)</sup> 0x3C Access: User read/write | | | | | | | | | | | | | |------------------------------------------------------|-----|---|---|---|-----|---|------|---|--|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | R | CSE | 0 | 0 | 0 | CCD | | | | | | | | | W | 002 | | | | 000 | | CSGS | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | Note: 142. Offset related to 0x0200 for blocking access and 0x300 for non blocking access within the global address space. Table 201. CSR - Register Field Descriptions | Field | Description | | | | | | | | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | 7<br>CSE | Current Sense Enable Bit 0 - Current Sense Module Disabled 1 - Current Sense Module Enabled | | | | | | | | | 3<br>CCD | Input Filter Charge Compensation Disable Bit <sup>(143)</sup> 0 - Enabled 1 - Disabled | | | | | | | | | 2-0<br>CSGS | Current Sense Gain Select - Selects the amplification GAIN for the current sense module 000 - 7 (typ.) 001 - 9 (typ.) 010 - 10 (typ.) 011 - 12 (typ.) 100 - 14 (typ.) 101 - 18 (typ.) 110 - 24 (typ.) 111 - 36 (typ.) | | | | | | | | Note: 143. This feature should be used when implementing an external filter to the current sense ISENSEx inputs. In principal an internal charge compensation is activated in synch with the conversion to avoid the sample capacitors to be discharged by the external filter. Figure 45. MC9S12I32 Global Address Mapping The ACK handshake protocol does not support nested ACK pulses. If a BDM command is not acknowledge by an ACK pulse, the host needs to abort the pending command first in order to be able to issue a new BDM command. When the CPU enters wait or stop while the host issues a hardware command (e.g., WRITE\_BYTE), the target discards the incoming command due to the wait or stop being detected. Therefore, the command is not acknowledged by the target, which means the ACK pulse is not issued in this case. After a certain time the host (not aware of stop or wait) should decide to abort any possible pending ACK pulse in order to be sure a new command can be issued. Therefore, the protocol provides a mechanism in which a command, and its corresponding ACK, can be aborted. #### 4.30.4.8 Hardware Handshake Abort Procedure The abort procedure is based on the SYNC command. In order to abort a command, which has not issued the corresponding ACK pulse, the host controller should generate a low pulse in the BKGD pin by driving it low for at least 128 serial clock cycles and then driving it high for one serial clock cycle, providing a speedup pulse. By detecting this long low pulse in the BKGD pin, the target executes the SYNC protocol, see Section 4.30.4.9, "SYNC — Request Timed Reference Pulse", and assumes the pending command and therefore the related ACK pulse, are being aborted. Therefore, after the SYNC protocol has been completed the host is free to issue new BDM commands. For Firmware READ or WRITE commands it can not be guaranteed the pending command is aborted when issuing a SYNC before the corresponding ACK pulse. There is a short latency time from the time the READ or WRITE access begins until it is finished and the corresponding ACK pulse is issued. The latency time depends on the firmware READ or WRITE command issued and on the selected bus clock rate. When the SYNC command starts during this latency time the READ or WRITE command is not aborted, but the corresponding ACK pulse is aborted. A pending GO, TRACE1 or GO\_UNTIL command can not be aborted. Only the corresponding ACK pulse can be aborted by the SYNC command. #### NOTE The details about the short abort pulse are being provided only as a reference for the reader to better understand the BDM internal behavior. It is not recommended this procedure be used in a real application. Although it is not recommended, the host could abort a pending BDM command by issuing a low pulse in the BKGD pin shorter than 128 serial clock cycles, which is not interpreted as the SYNC command. The ACK is actually aborted when a negative edge is perceived by the target in the BKGD pin. The short abort pulse should have at least 4 clock cycles keeping the BKGD pin low, in order to allow the negative edge to be detected by the target. In this case, the target does not execute the SYNC protocol but the pending command is aborted along with the ACK pulse. The potential problem with this abort procedure is when there is a conflict between the ACK pulse and the short abort pulse. In this case, the target may not perceive the abort pulse. The worst case is when the pending command is a read command (i.e., READ\_BYTE). If the abort pulse is not perceived by the target the host attempts to send a new command after the abort pulse was issued, while the target expects the host to retrieve the accessed memory byte. In this case, host and target runs out of synchronism. However, if the command to be aborted is not a read command the short abort pulse could be used. After a command is aborted the target assumes the next negative edge, after the abort pulse, is the first bit of a new BDM command. Since the host knows the target serial clock frequency, the SYNC command (used to abort a command) does not need to consider the lower possible target frequency. In this case, the host could issue a SYNC very close to the 128 serial clock cycles length. Providing a small overhead on the pulse length in order to assure the SYNC pulse is not misinterpreted by the target. See Section 4.30.4.9, "SYNC — Request Timed Reference Pulse". Figure 65 shows a SYNC command being issued after a READ\_BYTE, which aborts the READ\_BYTE command. Note that, after the command is aborted, a new command could be issued by the host computer. Figure 65 does not represent the signals in a true timing scale Figure 65. ACK Abort Procedure at the Command Level **Table 261. Mode Dependent Restriction Summary** | BDM<br>Enable | BDM<br>Active | MCU<br>Secure | Comparator<br>Matches Enabled | Breakpoints<br>Possible | Tagging<br>Possible | Tracing<br>Possible | | | | |---------------|---------------|---------------|------------------------------------------|-------------------------|---------------------|---------------------|--|--|--| | Х | х | 1 | Yes | Yes | Yes | No | | | | | 0 | 0 | 0 | Yes | Only SWI | Yes | Yes | | | | | 0 | 1 | 0 | Active BDM not possible when not enabled | | | | | | | | 1 | 0 | 0 | Yes | Yes | Yes | Yes | | | | | 1 | 1 | 0 | No | No | No | No | | | | ## 4.31.1.5 Block Diagram Figure 67. Debug Module Block Diagram ## 4.31.2 External Signal Description There are no external signals associated with this module. ## 4.31.3 Memory Map and Registers ## 4.31.3.1 Module Memory Map A summary of the registers associated with the DBG sub-block is shown in Table 262. Detailed descriptions of the registers and bits are given in the following subsections. Table 262. Quick Reference to DBG Registers | Address | Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|-------|------------|----------------------|------|---|-----|--------|------|--------|-------| | 0x0020 | DBGC1 | SC1 R<br>W | ARM | 0 | 0 | BDM | DBGBRK | 0 | CON | /RV | | | | | Alvivi | TRIG | | | | | COMICV | | | 0x0021 | DBGSR | R | TBF <sup>(181)</sup> | 0 | 0 | 0 | 0 | SSF2 | SSF1 | SSF0 | | | | W | | | | | | | | | This register is visible at 0x0027 only with COMRV[1:0] = 10. The state control register three selects the targeted next state whilst in State3. The matches refer to the match channels of the comparator match control logic as depicted in Figure 67 and described in Section 4.31.3.2.8.1, "Debug Comparator Control Register (DBGXCTL)". Comparators must be enabled by setting the comparator enable bit in the associated DBGXCTL control register. #### Table 288. DBGSCR3 Field Descriptions | Field | Description | |----------------|-----------------------------------------------------------------------------------------| | 2–0<br>SC[2:0] | These bits select the targeted next state whilst in State3, based upon the match event. | #### Table 289. State3 — Sequencer Next State Selection | SC[2:0] | Description | | | | | | | | |---------|----------------------------------------|--|--|--|--|--|--|--| | 000 | Match0 to State1 | | | | | | | | | 001 | Match2 to State2 Match1 to Final State | | | | | | | | | 010 | Match0 to Final StateMatch1 to State1 | | | | | | | | | 011 | Match1 to Final State Match2 to State1 | | | | | | | | | 100 | Match1 to State2 | | | | | | | | | 101 | Match1 to Final State | | | | | | | | | 110 | Match2 to State2 Match0 to Final State | | | | | | | | | 111 | Match0 to Final State | | | | | | | | The priorities described in Table 314 dictate in the case of simultaneous matches, the match on the lower channel number (0,1,2) has priority. The SC[2:0] encoding ensures a match leading to final state has priority over all other matches. #### 4.31.3.2.7.4 Debug Match Flag Register (DBGMFR) #### Table 290. Debug Match Flag Register (DBGMFR) Address: 0x0027 Read: If COMRV[1:0] = 11 Write: Never DBGMFR is visible at 0x0027 only with COMRV[1:0] = 11. It features 3 flag bits each mapped directly to a channel. Should a match occur on the channel during the debug session, then the corresponding flag is set and remains set until the next time the module is armed by writing to the ARM bit. Thus the contents are retained after a debug session for evaluation purposes. These flags cannot be cleared by software, they are cleared only when arming the module. A set flag does not inhibit the setting of other flags. Once a flag is set, further comparator matches on the same channel in the same session have no affect on that flag. #### 4.31.3.2.8 Comparator Register Descriptions Each comparator has a bank of registers visible through an 8-byte window in the DBG module register address map. Comparator A consists of 8 register bytes (3 address bus compare registers, two data bus compare registers, two data bus mask registers and a control register). Comparator B consists of four register bytes (three address bus compare registers and a control register). Comparator C consists of four register bytes (three address bus compare registers and a control register). ## 4.32.3.2.1 9S12I32PIMV1 Control Register 0 (CRGCTL0) ## Table 323. 9S12I32PIMV1 Control Register 0 (CRGCTL0) 0x0034 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|--------|---|------------|---|--------|--------|------------|---| | R | OSCEN | | RDIV[2:0] | | BCLKS | REFS | OSC4MHZ | 0 | | W | COOLIN | | 11011[2:0] | | BOLINO | ILLI O | 0004111112 | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Read: Anytime Write: See individual bit descriptions. Writing the CRGCTL0 register clears the LOCKST bit, but does not set the LOCKIF bit in the CRGFLG register. ## Table 324. CRGCTL0 Field Descriptions | Field | Description | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>OSCEN | Oscillator Enable Bit 0 Oscillator Clock and Oscillator Monitor are disabled. 1 Oscillator Clock and Oscillator Monitor are enabled. | | 6, 5, 4<br>RDIV[2:0] | Reference Divider Bits These bits divide the Oscillator Clock down in frequency. Divided down frequency must be in the allowed range for f <sub>FLLREF</sub> . See device electrical characteristics for details. 000 divide by 128 001 divide by 160 010 divide by 192 011 divide by 256 100 divide by 320 101 divide by 384 110 divide by 512 111 Reserved | | 3<br>BCLKS | Bus Clock Source Select Bit Writing BCLKS = 1 is only possible if oscillator startup flag is set (UPOSC = 1). BCLKS is cleared with disabling the Oscillator, which is either OSCEN = 0 or entering Stop Mode. 0 DCO Clock is selected as basis for the Bus Clock. 1 Oscillator Clock is selected as basis for the Bus Clock. DCO is disabled. | | 2<br>REFS | Reference Select Bit Writing REFS = 1 is only possible if oscillator startup flag is set (UPOSC = 1). REFS is cleared with disabling the Oscillator, which is either OSCEN = 0 or entering Stop Mode. 0 Internal Reference Clock is selected as FLL Reference Clock. 1 Divided down Oscillator Clock is selected as FLL Reference Clock. | | 1<br>OSC4MHZ | <ul> <li>4.0 MHz Oscillator low pass filter select Bit</li> <li>The Oscillator contains a noise filter in its signal path from EXTAL/XTAL to chip internal Oscillator Clock. This is to improve high frequency noise immunity. Writing OSC4MHZ is only possible if OSCEN was zero before.</li> <li>0 Oscillator uses noise filter with high bandwidth. To be used with crystals/resonators &gt; 4.0 Mhz.</li> <li>1 Oscillator uses noise filter with low bandwidth. To be used with crystals/resonators = 4.0 Mhz. Choosing a low bandwidth in case of a 4.0 MHz crystal/resonator further improves noise immunity at lower frequencies.</li> </ul> | ## 4.35.3.2.1 COP Control Register (COPCTL) This register controls the COP (Computer Operating Properly) watchdog. ### Table 345. COP Control Register (COPCTL) 0x003E | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------------------|----------|-------|---------|---------|---------|----------|----------|----------| | R | WCOP | RSBCK | 0 | COPSWAI | COPRSTP | CR2 | CR1 | CR0 | | W | WOOI | KOBOK | WRTMASK | COLOWAL | COLNOT | CITZ | OKI | CINO | | Reset <sup>(190)</sup> | see note | 0 | 0 | 0 | 0 | see note | see note | see note | Note: 190. Refer to Device User Guide (Section 4.35.4.1, "COP Configuration") for reset values of WCOP, CR2, CR1 and CR0. Read: Anytime Write: - 1. RSBCK: anytime in special modes; write to "1" but not to "0" in all other modes - 2. WCOP, CR2, CR1, CR0: - Anytime in special modes - Write once in all other modes - Writing CR[2:0] to "000" has no effect, but counts for the "write once" condition. - Writing WCOP to "0" has no effect, but counts for the "write once" condition. The COP timeout period is restarted if one these two conditions are true: - 1. Writing a non-zero value to CR[2:0] (anytime in special modes, once in all other modes) with WRTMASK = 0. - 2. Changing RSBCK bit from "0" to "1". ## **Table 346. COPCTL Field Descriptions** | Field | Description | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7<br>WCOP | Window COP Mode Bit — When set, a write to the ARMCOP register must occur in the last 25% of the selected period. A write during the first 75% of the selected period resets the part. As long as all writes occur during this window, \$55 can be written as often as desired. Once \$AA is written after the \$55, the timeout logic restarts and the user must wait until the next window before writing to ARMCOP. Table 347 shows the duration of this window for the seven available COP rates. 0 Normal COP operation 1 Window COP operation | | 6<br>RSBCK | COP and RTI Stop in Active BDM Mode Bit O Allows the COP and RTI to keep running in Active BDM mode. Stops the COP and RTI counters whenever the part is in Active BDM mode. | | 5<br>WRTMASK | Write Mask for WCOP and CR[2:0] Bit — This write-only bit serves as a mask for the WCOP, CR[2:0], COPSWAI and COPRSTP bits while writing the COPCTL register. It is intended for BDM writing the RSBCK without touching the contents of WCOP, CR[2:0], COPSWAI, and COPRSTP. 0 Write of WCOP, CR[2:0], COPSWAI and COPRSTP has an effect with this write of COPCTL 1 Write of WCOP, CR[2:0], COPSWAI and COPRSTP has no effect with this write of COPCTL. (Does not count for "write once") | | 4<br>COPSWAI | COP Stops in Wait mode bit Normal modes: Write once Special modes: Write anytime 0 COP continues in Wait mode. 1 COP stops and initializes the COP counter whenever the part enters Wait mode. | Figure 94. Blocking and Non-blocking Transfers. ## 4.37.4.2.1 Blocking Writes When writing to the address window associated with blocking transactions, the CPU is held until the transaction is completed, before completing the instruction. Figure 94 shows the behavior of the CPU for a blocking write transaction shown in the following example. STAA BLK\_WINDOW+OFFS0; WRITE0 8-bit as a blocking transaction LDAA #BYTE1 STAA BLK\_WINDOW+OFFS1; WRITE1 is executed after WRITE0 transaction is completed NOP Blocking writes should be used when clearing interrupt flags located in the target, or other writes which require the operation at the target is completed before proceeding with the CPU instruction stream. ## 4.37.4.2.2 Non-blocking Writes When writing to the address window associated with non-blocking transactions, the CPU can continue before the transaction is completed. However, if there was a transaction ongoing when doing the 2nd write, the CPU is held until the first one is completed before executing the 2nd one. Figure 94 shows the behavior of the CPU for a blocking write transaction shown in the following example. STAA NONBLK\_WINDOW+OFFS0; write 8-bit as a blocking transaction LDAA #BYTE1; load next byte STAA NONBLK\_WINDOW+OFFS1; executed right after the first NOP As Figure 94 illustrates, non-blocking writes have a performance advantage, but care must be taken the following instructions are not affected by the change in the target caused by the previous transaction. ## 4.37.4.2.3 Blocking Read When reading from the address window associated with blocking transactions, the CPU is held until the data is returned from the target, before completing the instruction. Figure 94 shows the behavior of the CPU for a blocking read transaction shown in the following example. LDAA BLK\_WINDOW+OFFS0; Read 8-bit as a blocking transaction STAA MEM; Store result to local Memory LDAA BLK WINDOW+OFFS1; Read 8-bit as a blocking transaction #### 4.37.4.2.4 Non-blocking Read Read access to the non-blocking window is reserved for future use. When reading from the address window associated with non-blocking writes, the read returns an all 0s data byte or word. This behavior can change in future revisions. #### 4.37.4.3 Transfer Width 8-bit wide writes or reads are translated into 8-bit wide interface transactions. 16-bit wide, aligned writes or reads are translated into 16-bit wide interface transactions. 16-bit wide, misaligned writes or reads are split up into two consecutive 8-bit transactions, with the transaction on the odd address first followed by the transaction on the next higher even address. Due to the much more complex error handling (by the MCU), misaligned 16-bit transfers should be avoided. ### 4.37.4.4 Error Conditions and Handling faults Since the S12 CPU (as well as the S08) do not provide a method to abort a transfer once started, the D2DI asserts an D2DERRINT. The ERRIF Flag is set in the D2DSTAT0 register. Depending on the error condition, further error flags are set as described below. The content of the address and data buffers are frozen, and all transactions are replaced by an IDLE command, until the error flag is cleared. If an error is detected during the read transaction of a read-modify-write instruction, or a non-blocking write transaction was followed by another write or read transaction, the second transaction is cancelled. The CNCLF is set in the D2DSTAT0 register to indicate a transaction has been cancelled. The D2DERRINT handler can read the address and data buffer register to assess the error situation. Any further transaction is replaced by IDLE until the ERRIF is cleared. #### 4.37.4.4.1 Missing Acknowledge If the target detects a wrong command, it does not send back an acknowledge. The same situation occurs if the acknowledge is corrupted. The D2DI detects this missing acknowledge after the timeout period configured in the TIMOUT parameter of the D2DCTL1 register. In case of a timeout, the ERRIF and the TIMEF flags in the D2DSTAT0 register are set. ## 4.37.4.4.2 Parity error In the final acknowledge cycle of a transaction, the target sends two parity bits. If this parity does not match the parity calculated by the initiator, the ERRIF and the PARF flags in the D2DSTAT0 register are set. The PAR[1:0] bits contain the parity value received by the D2DI. ## 4.37.4.4.3 Error Signal During the acknowledge cycle the target can signal a target specific error condition. If the D2DI finds the error signal asserted during a transaction, the ERRIF and the TERRF flags in the D2DSTAT0 register are set. #### 4.37.4.5 Low Power Mode Options ## 4.37.4.5.1 D2DI in Run Mode In run mode with the D2D Interface enable (D2DEN) bit in the D2D control register 0 clear, the D2DI system is in a low-power, disabled state. D2D registers remain accessible, but clocks to the core of this module are disabled. On D2D lines the GPIO function is activated. #### 4.37.4.5.2 D2DI in Wait Mode D2DI operation in wait mode depends upon the state of the D2DSWAI bit in D2D control register 0. - If D2DSWAI is clear, the D2DI operates normally when the CPU is in the wait mode - If D2DSWAI is set and the CPU enters the wait mode, any pending transmission is completed. When the D2DCLK output is driven low, the clock generation is stopped, all internal clocks to the D2DI module are stopped, and the module enters a power saving state. ### 4.37.4.5.3 D2DI in Stop Mode If the CPU enters the STOP mode, the D2DI shows the same behavior as with the wait mode with an activated D2DSWAI bit. #### 4.37.4.6 Reset In case of reset, any transaction is immediately stopped and the D2DI module is disabled. ## 4.38.1.3 Modes of Operation The SPI functions in three modes: run, wait, and stop. · Run mode This is the basic mode of operation. · Wait mode SPI operation in wait mode is a configurable low-power mode, controlled by the SPISWAI bit located in the SPICR2 register. In wait mode, if the SPISWAI bit is clear, the SPI operates like in run mode. If the SPISWAI bit is set, the SPI goes into a power conservative state, with the SPI clock generation turned off. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into run mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so the slave stays synchronized to the master. · Stop mode The SPI is inactive in stop mode for reduced power consumption. If the SPI is configured as a master, any transmission in progress stops, but is resumed after CPU goes into run mode. If the SPI is configured as a slave, reception and transmission of a byte continues, so the slave stays synchronized to the master. This is a high level description only, detailed descriptions of operating modes are contained in Section 4.38.4.7, "Low Power Mode Options". | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | | | ): 98ASH00962A | REV: G | | LQFP, 48 LEAD, 0.5 | | CASE NUMBER | 2: 932–03 | 14 APR 2005 | | (7.0 X 7.0 X | 1.4) | STANDARD: JE | IDEC MS-026-BBC | |