

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                       |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-TQFP                                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128gp504-h-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.8 Arithmetic Logic Unit (ALU)

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X ALU is 16 bits wide, and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. Depending on the operation, the ALU can affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the <u>SR register. The C and DC</u> Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations.

The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location.

Refer to the *"16-bit MCU and DSC Programmer's Reference Manual"* (DS70157) for information on the SR bits affected by each instruction.

The core CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit divisor division.

## 3.8.1 MULTIPLIER

Using the high-speed 17-bit x 17-bit multiplier, the ALU supports unsigned, signed, or mixed-sign operation in several MCU multiplication modes:

- 16-bit x 16-bit signed
- 16-bit x 16-bit unsigned
- 16-bit signed x 5-bit (literal) unsigned
- 16-bit signed x 16-bit unsigned
- 16-bit unsigned x 5-bit (literal) unsigned
- 16-bit unsigned x 16-bit signed
- 8-bit unsigned x 8-bit unsigned

## 3.8.2 DIVIDER

The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes:

- 32-bit signed/16-bit signed divide
- 32-bit unsigned/16-bit unsigned divide
- 16-bit signed/16-bit signed divide
- 16-bit unsigned/16-bit unsigned divide

The quotient for all divide instructions ends up in W0 and the remainder in W1. The 16-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn) and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute.

## 3.9 DSP Engine (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X Devices Only)

The DSP engine consists of a high-speed 17-bit x 17-bit multiplier, a 40-bit barrel shifter and a 40-bit adder/subtracter (with two target accumulators, round and saturation logic).

The DSP engine can also perform inherent accumulatorto-accumulator operations that require no additional data. These instructions are ADD, SUB and NEG.

The DSP engine has options selected through bits in the CPU Core Control register (CORCON), as listed below:

- Fractional or integer DSP multiply (IF)
- · Signed, unsigned or mixed-sign DSP multiply (US)
- · Conventional or convergent rounding (RND)
- · Automatic saturation on/off for ACCA (SATA)
- Automatic saturation on/off for ACCB (SATB)
- Automatic saturation on/off for writes to data memory (SATDW)
- Accumulator Saturation mode selection (ACCSAT)

|             | SOMMAN                  |                   |
|-------------|-------------------------|-------------------|
| Instruction | Algebraic<br>Operation  | ACC Write<br>Back |
| CLR         | A = 0                   | Yes               |
| ED          | $A = (x - y)^2$         | No                |
| EDAC        | $A = A + (x - y)^2$     | No                |
| MAC         | $A = A + (x \bullet y)$ | Yes               |
| MAC         | $A = A + x^2$           | No                |
| MOVSAC      | No change in A          | Yes               |
| MPY         | $A = x \bullet y$       | No                |
| MPY         | $A = x^2$               | No                |
| MPY.N       | $A = -x \bullet y$      | No                |
| MSC         | $A = A - x \bullet y$   | Yes               |

TABLE 3-2: DSP INSTRUCTIONS SUMMARY

#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in wordaddressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-6).

Program memory addresses are always word-aligned on the lower word and addresses are incremented, or decremented by two, during code execution. This arrangement provides compatibility with data memory space addressing and makes data in the program memory space accessible.

## 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices reserve the addresses between 0x000000 and 0x000200 for hardcoded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at address, 0x000000, of Flash memory, with the actual address for the start of code at address, 0x000002, of Flash memory.

A more detailed discussion of the Interrupt Vector Tables (IVTs) is provided in **Section 7.1** "Interrupt Vector Table".



## FIGURE 4-6: PROGRAM MEMORY ORGANIZATION



# FIGURE 4-9: DATA MEMORY MAP FOR dsPIC33EP128MC20X/50X AND dsPIC33EP128GP50X DEVICES

## TABLE 4-45: DMAC REGISTER MAP

| File Name | Addr.                      | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3   | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|-----------|----------------------------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|---------|--------|--------|--------|---------------|
| DMA0CON   | 0B00                       | CHEN   | SIZE   | DIR    | HALF   | NULLW  |        | _     | _      | —     | —     | AMOD  | E<1:0> | —       | —      | MODE   | E<1:0> | 0000          |
| DMA0REQ   | 0B02                       | FORCE  | _      | -      | _      | -      | _      | -     | _      |       |       |       | IRQSEL | <7:0>   |        |        |        | 00FF          |
| DMA0STAL  | 0B04                       |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0STAH  | 0B06                       | _      | _      | _      |        | _      | _      | _     | _      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA0STBL  | 0B08                       |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0STBH  | 0B0A                       | _      | _      | -      |        | —      | —      | —     | —      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA0PAD   | 0B0C                       |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA0CNT   | 0B0E                       | —      | —      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA1CON   | 0B10                       | CHEN   | SIZE   | DIR    | HALF   | NULLW  | _      | —     | _      | —     | _     | AMOD  | E<1:0> | _       | _      | MODE   | =<1:0> | 0000          |
| DMA1REQ   | 0B12                       | FORCE  | _      | _      | _      | _      |        | _     | _      |       |       |       | IRQSEL | <7:0>   |        |        |        | 00FF          |
| DMA1STAL  | 0B14                       |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA1STAH  | 0B16                       | _      | —      | _      |        | _      |        | —     | _      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA1STBL  | 0B18                       |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA1STBH  | 0B1A                       | —      | —      | _      |        | —      |        | -     | —      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA1PAD   | DMA1PAD 0B1C PAD<15:0> 000 |        |        |        |        |        |        |       |        | 0000  |       |       |        |         |        |        |        |               |
| DMA1CNT   | 0B1E                       |        | _      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA2CON   | 0B20                       | CHEN   | SIZE   | DIR    | HALF   | NULLW  |        | -     | —      | —     | _     | AMOD  | E<1:0> | —       | —      | MODE   | =<1:0> | 0000          |
| DMA2REQ   | 0B22                       | FORCE  | —      | _      |        | _      |        | —     | _      |       |       |       | IRQSEL | _<7:0>  |        |        |        | 00FF          |
| DMA2STAL  | 0B24                       |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2STAH  | 0B26                       | —      | —      | —      |        | —      | _      | —     | —      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA2STBL  | 0B28                       |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2STBH  | 0B2A                       | —      | _      | _      |        | —      |        | —     | _      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA2PAD   | 0B2C                       |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA2CNT   | 0B2E                       | —      | _      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMA3CON   | 0B30                       | CHEN   | SIZE   | DIR    | HALF   | NULLW  | _      | —     | —      | —     | —     | AMOD  | E<1:0> | —       | —      | MODE   | E<1:0> | 0000          |
| DMA3REQ   | 0B32                       | FORCE  | —      | —      |        | —      | _      | —     | _      |       |       |       | IRQSEL | _<7:0>  |        |        |        | 00FF          |
| DMA3STAL  | 0B34                       |        |        |        |        |        |        |       | STA<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3STAH  | 0B36                       | —      | —      | —      | —      | —      | —      | —     | —      |       |       |       | STA<2  | 3:16>   |        |        |        | 0000          |
| DMA3STBL  | 0B38                       |        |        |        |        |        |        |       | STB<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3STBH  | 0B3A                       | —      | _      | -      |        | _      |        | _     | _      |       |       |       | STB<2  | 3:16>   |        |        |        | 0000          |
| DMA3PAD   | 0B3C                       |        |        |        |        |        |        |       | PAD<1  | 5:0>  |       |       |        |         |        |        |        | 0000          |
| DMA3CNT   | 0B3E                       | —      | —      |        |        |        |        |       |        | CNT<1 | 3:0>  |       |        |         |        |        |        | 0000          |
| DMAPWC    | 0BF0                       | —      | _      | -      |        | _      |        | _     | _      | -     | _     | —     | _      | PWCOL3  | PWCOL2 | PWCOL1 | PWCOL0 | 0000          |
| DMARQC    | 0BF2                       | —      | _      | —      |        | —      | _      | —     | —      | —     | —     | —     | —      | RQCOL3  | RQCOL2 | RQCOL1 | RQCOL0 | 0000          |
| DMAPPS    | 0BF4                       | —      | —      | —      |        | —      | _      | —     | —      | —     | —     | _     | —      | PPST3   | PPST2  | PPST1  | PPST0  | 0000          |
| DMALCA    | 0BF6                       | _      | _      | —      |        | _      | _      | _     |        | _     |       | _     |        |         | LSTCH  | <3:0>  |        | 000F          |
| DSADRL    | 0BF8                       |        |        |        |        |        |        |       | DSADR< | 15:0> |       |       |        |         |        |        |        | 0000          |
| DSADRH    | 0BFA                       | _      | _      | _      | _      | _      | _      | _     | _      |       |       |       | DSADR< | :23:16> |        |        |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

© 2011-2013 Microchip Technology Inc.

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 | (,                                                                              |                                                        |                                     |                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------|---------------------------|--|
| R/SO-0 <sup>(1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <sup>)</sup> R/W-0 <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                    | R/W-0 <sup>(1)</sup>                                                                                   | R/W-0                                                                                           | U-0                                                                             | U-0                                                    | U-0                                 | U-0                       |  |
| WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | WREN                                                                                                                                                                                                                                                                                                                                                 | WRERR                                                                                                  | NVMSIDL <sup>(2)</sup>                                                                          |                                                                                 |                                                        | —                                   | —                         |  |
| bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     | bit 8                     |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     |                           |  |
| U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | U-0                                                                                                                                                                                                                                                                                                                                                  | U-0                                                                                                    | U-0                                                                                             | R/W-0 <sup>(1)</sup>                                                            | R/W-0 <sup>(1)</sup>                                   | R/W-0 <sup>(1)</sup>                | R/W-0 <sup>(1)</sup>      |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | —                                                                                                                                                                                                                                                                                                                                                    | —                                                                                                      |                                                                                                 | NVMOP3 <sup>(3,4)</sup>                                                         | NVMOP2 <sup>(3,4)</sup>                                | NVMOP1 <sup>(3,4)</sup>             | NVMOP0 <sup>(3,4)</sup>   |  |
| bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     | bit 0                     |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        | _                                   |                           |  |
| Legend:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                      | SO = Settab                                                                                            | le Only bit                                                                                     |                                                                                 |                                                        |                                     |                           |  |
| R = Reada                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ble bit                                                                                                                                                                                                                                                                                                                                              | W = Writable                                                                                           | e bit                                                                                           | U = Unimplem                                                                    | ented bit, read                                        | as '0'                              |                           |  |
| -n = Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | at POR                                                                                                                                                                                                                                                                                                                                               | '1' = Bit is se                                                                                        | t                                                                                               | '0' = Bit is clea                                                               | ired                                                   | x = Bit is unkn                     | iown                      |  |
| <ul> <li>bit 15 WR: Write Control bit<sup>(1)</sup></li> <li>1 = Initiates a Flash memory program or erase operation; the operation is self-timed and the bit is cleared by hardware once the operation is complete</li> <li>0 = Program or erase operation is complete and inactive</li> <li>bit 14 WREN: Write Enable bit<sup>(1)</sup></li> <li>1 = Enables Flash program/erase operations</li> <li>0 = Inhibits Flash program/erase operations</li> <li>bit 13 WRERR: Write Sequence Error Flag bit<sup>(1)</sup></li> </ul> |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     |                           |  |
| bit 14 WREN: Write Enable bit <sup>(1)</sup><br>1 = Enables Flash program/erase operations<br>0 = Inhibits Flash program/erase operations<br>bit 13 WRERR: Write Sequence Error Flag bit <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                      |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     |                           |  |
| bit 13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>0 = Inhibits Flash program/erase operations</li> <li>bit 13 WRERR: Write Sequence Error Flag bit<sup>(1)</sup></li> <li>1 = An improper program or erase sequence attempt or termination has occurred (bit is set automatically on any set attempt of the WR bit)</li> <li>0 = The program or erase operation completed normally</li> </ul> |                                                                                                        |                                                                                                 |                                                                                 |                                                        |                                     |                           |  |
| bit 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | NVMSIDL: N\<br>1 = Flash volt<br>0 = Flash volt                                                                                                                                                                                                                                                                                                      | /M Stop in Idl<br>age regulator<br>age regulator                                                       | e Control bit <sup>(2)</sup><br>goes into Star<br>is active durin                               | ndby mode duri<br>g Idle mode                                                   | ng Idle mode                                           |                                     |                           |  |
| bit 11-4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Unimplement                                                                                                                                                                                                                                                                                                                                          | ted: Read as                                                                                           | '0'                                                                                             | -                                                                               |                                                        |                                     |                           |  |
| bit 3-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NVMOP<3:0><br>1111 = Reser<br>1110 = Reser<br>1101 = Reser<br>1000 = Reser<br>1011 = Reser<br>0011 = Memo<br>0010 = Reser<br>0001 = Memo<br>0000 = Reser                                                                                                                                                                                             | : NVM Opera<br>ved<br>ved<br>ved<br>ved<br>ved<br>ved<br>ory page erase<br>ved<br>ory double-wo<br>ved | tion Select bits<br>e operation<br>rd program ope                                               | 5 <sup>(1,3,4)</sup><br>eration <sup>(5)</sup>                                  |                                                        |                                     |                           |  |
| Note 1:<br>2:<br>3:<br>4:<br>5:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | These bits can only<br>If this bit is set, the<br>(TVREG) before Fla<br>All other combination<br>Execution of the PV<br>Two adjacent word                                                                                                                                                                                                            | / be reset on a<br>re will be mini<br>sh memory be<br>ons of NVMO<br>wRSAV instruct<br>s on a 4-word   | a POR.<br>mal power sav<br>ecomes operat<br>P<3:0> are uni<br>tion is ignored<br>I boundary are | rings (IIDLE) and<br>ional.<br>implemented.<br>while any of the<br>programmed d | d upon exiting lo<br>e NVM operatio<br>uring execution | the mode, there<br>ns are in progra | is a delay<br>ess.<br>on. |  |

## REGISTER 5-1: NVMCON: NONVOLATILE MEMORY (NVM) CONTROL REGISTER

| R/W-0                                   | R/W-0                             | R/W-0            | R/W-0               | R/W-0                     | U-0               | U-0             | U-0     |  |  |  |
|-----------------------------------------|-----------------------------------|------------------|---------------------|---------------------------|-------------------|-----------------|---------|--|--|--|
| CHEN                                    | SIZE                              | DIR              | HALF                | NULLW                     | _                 | —               | —       |  |  |  |
| bit 15                                  |                                   |                  |                     |                           |                   |                 | bit 8   |  |  |  |
|                                         |                                   |                  |                     |                           |                   |                 |         |  |  |  |
| U-0                                     | U-0                               | R/W-0            | R/W-0               | U-0                       | U-0               | R/W-0           | R/W-0   |  |  |  |
|                                         |                                   | AMODE1           | AMODE0              |                           |                   | MODE1           | MODE0   |  |  |  |
| bit 7                                   |                                   |                  |                     |                           |                   |                 | bit 0   |  |  |  |
|                                         |                                   |                  |                     |                           |                   |                 |         |  |  |  |
| Legend:                                 |                                   |                  | ,                   |                           |                   | (0)             |         |  |  |  |
| R = Readable                            | bit                               | W = Writable     | bit                 |                           | mented bit, read  | as '0'          |         |  |  |  |
| -n = Value at F                         | POR                               | '1' = Bit is set |                     | $0^{\prime}$ = Bit is cle | eared             | x = Bit is unkn | IOWN    |  |  |  |
| bit 15                                  |                                   | Channel Enabl    | o hit               |                           |                   |                 |         |  |  |  |
| bit 15                                  | 1 = Channel                       | is enabled       |                     |                           |                   |                 |         |  |  |  |
| 0 = Channel is disabled                 |                                   |                  |                     |                           |                   |                 |         |  |  |  |
| bit 14 SIZE: DMA Data Transfer Size bit |                                   |                  |                     |                           |                   |                 |         |  |  |  |
|                                         | 1 = Byte                          |                  |                     |                           |                   |                 |         |  |  |  |
|                                         | 0 = Word                          |                  |                     |                           |                   |                 |         |  |  |  |
| bit 13                                  | DIR: DMA Tra                      | ansfer Direction | ) bit (source/d     | estination bus            | select)           |                 |         |  |  |  |
|                                         | 1 = Reads from  0 = Reads from  1 | om RAM addre     | ddress. writes to p | s to RAM addr             | ess<br>ess        |                 |         |  |  |  |
| bit 12                                  | HALF: DMA                         | Block Transfer   | Interrupt Sele      | ct bit                    |                   |                 |         |  |  |  |
|                                         | 1 = Initiates i                   | nterrupt when I  | nalf of the dat     | a has been mo             | oved              |                 |         |  |  |  |
|                                         | 0 = Initiates i                   | nterrupt when a  | all of the data     | has been mov              | ved               |                 |         |  |  |  |
| bit 11                                  | NULLW: Null                       | Data Periphera   | al Write Mode       | Select bit                |                   |                 |         |  |  |  |
|                                         | 1 = Null data                     | write to periph  | eral in additio     | n to RAM write            | e (DIR bit must a | also be clear)  |         |  |  |  |
| bit 10-6                                | Unimplemen                        | ted: Read as '   | ר'                  |                           |                   |                 |         |  |  |  |
| bit 5-4                                 | AMODE<1:0                         | : DMA Channe     | el Addressina       | Mode Select               | bits              |                 |         |  |  |  |
|                                         | 11 = Reserve                      | ed               |                     |                           |                   |                 |         |  |  |  |
|                                         | 10 = Peripher                     | ral Indirect Add | ressing mode        |                           |                   |                 |         |  |  |  |
|                                         | 01 = Register                     | Indirect withou  | ut Post-Increm      | nent mode                 |                   |                 |         |  |  |  |
| hit 3 2                                 |                                   | tod: Pood as '   | ost-incremen        | tmode                     |                   |                 |         |  |  |  |
| bit $1_0$                               |                                   | DMA Channel      | Operating Mc        | nda Salact hits           |                   |                 |         |  |  |  |
| bit 1-0                                 | 11 = One-Sh                       | ot. Pina-Pona r  | nodes are en        | abled (one blo            | ck transfer from  | /to each DMA b  | ouffer) |  |  |  |
|                                         | 10 = Continue                     | ous, Ping-Pong   | modes are e         | nabled                    |                   |                 |         |  |  |  |
|                                         | 01 = One-Sho                      | ot, Ping-Pong r  | nodes are dis       | abled                     |                   |                 |         |  |  |  |
|                                         |                                   | ous, Ping-Pong   | modes are d         | ISADIEO                   |                   |                 |         |  |  |  |

## REGISTER 8-1: DMAXCON: DMA CHANNEL X CONTROL REGISTER

## REGISTER 8-3: DMAXSTAH: DMA CHANNEL X START ADDRESS REGISTER A (HIGH)

| U-0            | U-0   | U-0             | U-0   | U-0          | U-0             | U-0      | U-0   |
|----------------|-------|-----------------|-------|--------------|-----------------|----------|-------|
| —              |       | —               | —     | —            | —               | —        | —     |
| bit 15         |       |                 |       |              |                 |          | bit 8 |
|                |       |                 |       |              |                 |          |       |
| R/W-0          | R/W-0 | R/W-0           | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|                |       |                 | STA<  | 23:16>       |                 |          |       |
| bit 7          |       |                 |       |              |                 |          | bit 0 |
|                |       |                 |       |              |                 |          |       |
| Legend:        |       |                 |       |              |                 |          |       |
| R = Readable b | it    | W = Writable bi | t     | U = Unimplei | mented bit read | d as '0' |       |

| •••  |                |                  | -     |                |                    |
|------|----------------|------------------|-------|----------------|--------------------|
| -n = | = Value at POR | '1' = Bit is set | '0' = | Bit is cleared | x = Bit is unknown |
|      |                |                  |       |                |                    |

## bit 15-8 Unimplemented: Read as '0'

bit 7-0 STA<23:16>: Primary Start Address bits (source or destination)

## REGISTER 8-4: DMAXSTAL: DMA CHANNEL x START ADDRESS REGISTER A (LOW)

| R/W-0           | R/W-0       | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |             |                  | STA   | <15:8>           |                 |                 |       |
| bit 15          |             |                  |       |                  |                 |                 | bit 8 |
|                 |             |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0       | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |             |                  | STA   | <7:0>            |                 |                 |       |
| bit 7           |             |                  |       |                  |                 |                 | bit 0 |
|                 |             |                  |       |                  |                 |                 |       |
| Legend:         |             |                  |       |                  |                 |                 |       |
| R = Readable    | bit         | W = Writable     | bit   | U = Unimpler     | mented bit, rea | ad as '0'       |       |
| -n = Value at P | <b>'</b> OR | '1' = Bit is set |       | '0' = Bit is cle | eared           | x = Bit is unki | nown  |

bit 15-0 STA<15:0>: Primary Start Address bits (source or destination)

## 15.2 Output Compare Control Registers

## REGISTER 15-1: OCxCON1: OUTPUT COMPARE x CONTROL REGISTER 1

| U-0        | U-0                           | R/W-0                                   | R/W-0                           | R/W-0                         | R/W-0                  | U-0             | R/W-0          |
|------------|-------------------------------|-----------------------------------------|---------------------------------|-------------------------------|------------------------|-----------------|----------------|
|            |                               | OCSIDL                                  | OCTSEL2                         | OCTSEL1                       | OCTSEL0                | _               | ENFLTB         |
| bit 15     |                               |                                         |                                 |                               |                        |                 | bit 8          |
|            |                               |                                         |                                 |                               |                        |                 |                |
| R/W-0      | U-0                           | R/W-0, HSC                              | R/W-0, HSC                      | R/W-0                         | R/W-0                  | R/W-0           | R/W-0          |
| ENFLTA     |                               | OCFLTB                                  | OCFLTA                          | TRIGMODE                      | OCM2                   | OCM1            | OCM0           |
| bit 7      |                               |                                         |                                 |                               |                        |                 | bit 0          |
|            |                               |                                         |                                 |                               |                        |                 |                |
| Legend:    |                               | HSC = Hardw                             | are Settable/Cl                 | earable bit                   |                        |                 |                |
| R = Reada  | ible bit                      | W = Writable I                          | bit                             | U = Unimplem                  | nented bit, read       | as '0'          |                |
| -n = Value | at POR                        | '1' = Bit is set                        |                                 | '0' = Bit is clea             | ared                   | x = Bit is unkr | nown           |
|            |                               |                                         |                                 |                               |                        |                 |                |
| bit 15-14  | Unimplemen                    | ted: Read as '0                         | )'                              |                               |                        |                 |                |
| bit 13     | OCSIDL: Out                   | tput Compare x                          | Stop in Idle Mo                 | de Control bit                |                        |                 |                |
|            | 1 = Output C                  | compare x Halts                         | in CPU Idle me                  | ode<br>via CDU Idia m         | odo                    |                 |                |
| bit 12 10  |                               |                                         | nues lo operale                 |                               | oue                    |                 |                |
| DIL 12-10  | 111 = Perinh                  | eral clock (Ep)                         | pare x Clock S                  |                               |                        |                 |                |
|            | 110 = Reserv                  | /ed                                     |                                 |                               |                        |                 |                |
|            | 101 <b>= PTGO</b> 2           | x clock <sup>(2)</sup>                  |                                 |                               |                        |                 |                |
|            | 100 = T1CLK                   | is the clock so                         | urce of the OC                  | k (only the sync              | hronous clock          | is supported)   |                |
|            | 011 = 15CLK                   | is the clock sou                        | urce of the OC                  | Х<br>У                        |                        |                 |                |
|            | 010 = T4CLK<br>001 = T3CLK    | is the clock so                         | urce of the OC                  | x<br>X                        |                        |                 |                |
|            | 000 = T2CLK                   | is the clock so                         | urce of the OC                  | ĸ                             |                        |                 |                |
| bit 9      | Unimplemen                    | ted: Read as '0                         | )'                              |                               |                        |                 |                |
| bit 8      | ENFLTB: Fau                   | ult B Input Enab                        | le bit                          |                               |                        |                 |                |
|            | 1 = Output C<br>0 = Output C  | ompare Fault B<br>compare Fault B       | input (OCFB)<br>input (OCFB)    | is enabled<br>is disabled     |                        |                 |                |
| bit 7      | ENFLTA: Fau                   | ult A Input Enabl                       | le bit                          |                               |                        |                 |                |
|            | 1 = Output C                  | ompare Fault A                          | input (OCFA)                    | is enabled                    |                        |                 |                |
|            | 0 = Output C                  | ompare Fault A                          | input (OCFA)                    | is disabled                   |                        |                 |                |
| bit 6      | Unimplemen                    | ted: Read as '0                         | )'                              |                               |                        |                 |                |
| bit 5      | OCFLTB: PW                    | M Fault B Cond                          | dition Status bit               |                               |                        |                 |                |
|            | 1 = PWM Fa<br>0 = No PWM      | ult B condition of<br>Fault B condition | on OCFB pin ha<br>on on OCFB pi | as occurred<br>n has occurred |                        |                 |                |
| bit 4      | OCFLTA: PW                    | /M Fault A Cond                         | dition Status bit               |                               |                        |                 |                |
|            | 1 = PWM Fa                    | ult A condition of                      | on OCFA pin ha                  | as occurred                   |                        |                 |                |
|            | 0 = No PWM                    | I Fault A condition                     | on on OCFA pi                   | n has occurred                |                        |                 |                |
| Note 1:    | OCxR and OCxF                 | RS are double-b                         | ouffered in PWN                 | A mode only.                  |                        |                 |                |
| 2:         | Each Output Cor               | mpare x module                          | (OCx) has one                   | PTG clock sou                 | urce. See <b>Secti</b> | on 24.0 "Perip  | oheral Trigger |
|            | Generator (PTG<br>PTGO4 = OC1 | ) wodule" for r                         | nore informatio                 | n.                            |                        |                 |                |
|            | PTGO5 = OC2                   |                                         |                                 |                               |                        |                 |                |
|            | PTGO6 = OC3                   |                                         |                                 |                               |                        |                 |                |
|            | PTGO7 = OC4                   |                                         |                                 |                               |                        |                 |                |

| HS/HC-                                                                                                                                                                                | 0 HS/HC-0                                                                                                                                                                                                   | HS/HC-0                                                        | R/W-0                                 | R/W-0                                | R/W-0                        | R/W-0                | R/W-0               |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------|--------------------------------------|------------------------------|----------------------|---------------------|--|--|--|
| FLTSTAT                                                                                                                                                                               | -(1) CLSTAT <sup>(1)</sup>                                                                                                                                                                                  | TRGSTAT                                                        | FLTIEN                                | CLIEN                                | TRGIEN                       | ITB <sup>(2)</sup>   | MDCS <sup>(2)</sup> |  |  |  |
| bit 15                                                                                                                                                                                |                                                                                                                                                                                                             |                                                                |                                       |                                      |                              |                      | bit 8               |  |  |  |
|                                                                                                                                                                                       |                                                                                                                                                                                                             |                                                                |                                       |                                      |                              |                      |                     |  |  |  |
| R/W-0                                                                                                                                                                                 | R/W-0                                                                                                                                                                                                       | R/W-0                                                          | U-0                                   | R/W-0                                | R/W-0                        | R/W-0                | R/W-0               |  |  |  |
| DTC1                                                                                                                                                                                  | DTC0                                                                                                                                                                                                        | DTCP <sup>(3)</sup>                                            | <u> </u>                              | MTBS                                 | CAM <sup>(2,4)</sup>         | XPRES <sup>(5)</sup> | IUE <sup>(2)</sup>  |  |  |  |
| bit 7                                                                                                                                                                                 |                                                                                                                                                                                                             |                                                                |                                       |                                      |                              |                      | bit 0               |  |  |  |
|                                                                                                                                                                                       |                                                                                                                                                                                                             |                                                                |                                       |                                      |                              |                      |                     |  |  |  |
| Legend:                                                                                                                                                                               |                                                                                                                                                                                                             | HC = Hardware                                                  | Clearable bit                         | HS = Hardwa                          | are Settable bit             |                      |                     |  |  |  |
| R = Reada                                                                                                                                                                             | able bit                                                                                                                                                                                                    | W = Writable bi                                                | t                                     | U = Unimplei                         | mented bit, rea              | d as '0'             |                     |  |  |  |
| -n = Value                                                                                                                                                                            | at POR                                                                                                                                                                                                      | '1' = Bit is set                                               |                                       | '0' = Bit is cle                     | eared                        | x = Bit is unk       | nown                |  |  |  |
| bit 15 <b>FLTSTAT:</b> Fault Interrupt Status bit <sup>(1)</sup><br>1 = Fault interrupt is pending<br>0 = No Fault interrupt is pending<br>This bit is cleared by setting FLTIEN = 0. |                                                                                                                                                                                                             |                                                                |                                       |                                      |                              |                      |                     |  |  |  |
| hit 14                                                                                                                                                                                | CI STAT. Cur                                                                                                                                                                                                | rent-l imit Interru                                            | nt Status hit(1)                      |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | bit 14 <b>CLSTAT:</b> Current-Limit Interrupt Status bit <sup>(1)</sup><br>1 = Current-limit interrupt is pending<br>0 = No current-limit interrupt is pending<br>This bit is cleared by setting CLIEN = 0. |                                                                |                                       |                                      |                              |                      |                     |  |  |  |
| bit 13                                                                                                                                                                                | TRGSTAT: Tr                                                                                                                                                                                                 | igger Interrupt S                                              | tatus bit                             |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = Trigger in<br>0 = No trigger<br>This bit is clea                                                                                                                                                        | terrupt is pending<br>r interrupt is pend<br>ared by setting T | g<br>ding<br>RGIEN = 0.               |                                      |                              |                      |                     |  |  |  |
| bit 12                                                                                                                                                                                | FLTIEN: Faul                                                                                                                                                                                                | t Interrupt Enabl                                              | e bit                                 |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = Fault inter<br>0 = Fault inter                                                                                                                                                                          | rrupt is enabled rrupt is disabled                             | and the FLTST                         | AT bit is cleare                     | ed                           |                      |                     |  |  |  |
| bit 11                                                                                                                                                                                | CLIEN: Curre                                                                                                                                                                                                | ent-Limit Interrup                                             | t Enable bit                          |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = Current-lii<br>0 = Current-lii                                                                                                                                                                          | mit interrupt is er<br>mit interrupt is di                     | nabled<br>sabled and the              | CLSTAT bit is                        | cleared                      |                      |                     |  |  |  |
| bit 10                                                                                                                                                                                | TRGIEN: Trig                                                                                                                                                                                                | ger Interrupt Ena                                              | able bit                              |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = A trigger e<br>0 = Trigger ev                                                                                                                                                                           | event generates<br>/ent interrupts ar                          | an interrupt rec                      | quest<br>the TRGSTAT                 | bit is cleared               |                      |                     |  |  |  |
| bit 9                                                                                                                                                                                 | ITB: Independ                                                                                                                                                                                               | dent Time Base                                                 | Mode bit <sup>(2)</sup>               |                                      |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = PHASEx (<br>0 = PTPER re                                                                                                                                                                                | register provides<br>egister provides f                        | time base peri<br>timing for this F   | iod for this PW<br>WM generato       | /M generator<br>r            |                      |                     |  |  |  |
| bit 8                                                                                                                                                                                 | MDCS: Maste                                                                                                                                                                                                 | er Duty Cycle Re                                               | gister Select bi                      | it(2)                                |                              |                      |                     |  |  |  |
|                                                                                                                                                                                       | 1 = MDC regi<br>0 = PDCx reg                                                                                                                                                                                | ster provides du<br>ister provides du                          | ty cycle informa<br>ity cycle inform  | ation for this P<br>ation for this F | WM generator<br>WM generator |                      |                     |  |  |  |
| Note 1:                                                                                                                                                                               | Software must clea                                                                                                                                                                                          | ar the interrupt st                                            | atus here and                         | in the correspo                      | onding IFSx bit              | in the interrup      | ot controller.      |  |  |  |
| 2:                                                                                                                                                                                    | These bits should                                                                                                                                                                                           | not be changed                                                 | after the PWM                         | ,<br>is enabled (P                   | PTEN = 1).                   | •                    |                     |  |  |  |
| 3:                                                                                                                                                                                    | DTC<1:0> = 11 for                                                                                                                                                                                           | r DTCP to be effe                                              | ective; otherwis                      | se, DTCP is ig                       | nored.                       |                      |                     |  |  |  |
| 4:                                                                                                                                                                                    | The Independent T<br>CAM bit is ignored                                                                                                                                                                     | Time Base (ITB =                                               | 1) mode must                          | be enabled to                        | use Center-Ali               | igned mode. If       | TTB = 0, the        |  |  |  |
| -                                                                                                                                                                                     | <b>T</b>                                                                                                                                                                                                    |                                                                | · · · · · · · · · · · · · · · · · · · |                                      |                              |                      |                     |  |  |  |

## REGISTER 16-7: PWMCONx: PWMx CONTROL REGISTER

5: To operate in External Period Reset mode, the ITB bit must be '1' and the CLMOD bit in the FCLCONx register must be '0'.

## REGISTER 17-3: QEI1STAT: QEI1 STATUS REGISTER (CONTINUED)

| bit 2 | <b>HOMIEN:</b> Home Input Event Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled            |
|-------|--------------------------------------------------------------------------------------------------------------------------|
| bit 1 | <b>IDXIRQ:</b> Status Flag for Index Event Status bit<br>1 = Index event has occurred<br>0 = No Index event has occurred |
| bit 0 | <b>IDXIEN:</b> Index Input Event Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled           |

Note 1: This status bit is only applicable to PIMOD<2:0> modes, '011' and '100'.





## REGISTER 21-19: CxFMSKSEL2: ECANx FILTER 15-8 MASK SELECTION REGISTER 2

| R/W-0             | R/W-0                                                                 | R/W-0                                                                                   | R/W-0                                                                    | R/W-0                              | R/W-0            | R/W-0           | R/W-0          |
|-------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------|------------------|-----------------|----------------|
| F15M              | ISK<1:0>                                                              | F14MS                                                                                   | K<1:0>                                                                   | F13MS                              | SK<1:0>          | F12MS           | K<1:0>         |
| bit 15            |                                                                       |                                                                                         |                                                                          |                                    |                  |                 | bit 8          |
|                   | <b>D</b> 444 0                                                        | Date                                                                                    | <b>D M</b> ( <b>0</b>                                                    | <b>D</b> 444 0                     | <b>D</b> 444 0   | <b>D</b> 444 0  | <b>D</b> 444 0 |
| R/W-0             | R/W-0                                                                 | R/W-0                                                                                   | R/W-0                                                                    | R/W-0                              | R/W-0            | R/W-0           | R/W-0          |
| F11M              | SK<1:0>                                                               | F10MS                                                                                   | K<1:0>                                                                   | F9MS                               | K<1:0>           | F8MS            | K<1:0>         |
| bit 7             |                                                                       |                                                                                         |                                                                          |                                    |                  |                 | bit 0          |
|                   |                                                                       |                                                                                         |                                                                          |                                    |                  |                 |                |
| Legend:           |                                                                       |                                                                                         |                                                                          |                                    |                  |                 |                |
| R = Readabl       | e bit                                                                 | W = Writable                                                                            | bit                                                                      | U = Unimplen                       | nented bit, read | d as '0'        |                |
| -n = Value at POR |                                                                       | '1' = Bit is set                                                                        |                                                                          | '0' = Bit is clea                  | ared             | x = Bit is unkr | nown           |
| bit 15-14         | F15MSK<1:<br>11 = Reserv<br>10 = Accept<br>01 = Accept<br>00 = Accept | <b>0&gt;:</b> Mask Sourc<br>ed<br>ance Mask 2 reg<br>ance Mask 1 reg<br>ance Mask 0 reg | e for Filter 15<br>gisters contair<br>gisters contair<br>gisters contair | bits<br>n mask<br>n mask<br>n mask |                  |                 |                |
| bit 13-12         | F14MSK<1:                                                             | 0>: Mask Source                                                                         | e for Filter 14                                                          | bits (same valu                    | ues as bits<15:  | 14>)            |                |
| bit 11-10         | F13MSK<1:                                                             | 0>: Mask Sourc                                                                          | e for Filter 13                                                          | bits (same valu                    | ues as bits<15:  | 14>)            |                |
| bit 9-8           | F12MSK<1:                                                             | 0>: Mask Sourc                                                                          | e for Filter 12                                                          | bits (same valu                    | ues as bits<15:  | 14>)            |                |
| bit 7-6           | F11MSK<1:                                                             | 0>: Mask Sourc                                                                          | e for Filter 11                                                          | bits (same valu                    | ies as bits<15:  | 14>)            |                |
| bit 5-4           | F10MSK<1:                                                             | 0>: Mask Sourc                                                                          | e for Filter 10                                                          | bits (same valu                    | ues as bits<15:  | 14>)            |                |
| bit 3-2           | F9MSK<1:0                                                             | >: Mask Source                                                                          | for Filter 9 bit                                                         | ts (same values                    | s as bits<15:14  | >)              |                |
| bit 1-0           | F8MSK<1:0                                                             | >: Mask Source                                                                          | for Filter 8 bit                                                         | ts (same values                    | s as bits<15:14  | >)              |                |
|                   |                                                                       |                                                                                         |                                                                          |                                    |                  |                 |                |

| R/W-x          | R/W-x               | R/W-x                   | R/W-x         | R/W-x            | R/W-x            | R/W-x          | R/W-x |
|----------------|---------------------|-------------------------|---------------|------------------|------------------|----------------|-------|
| EID5           | EID4                | EID3                    | EID2          | EID1             | EID0             | RTR            | RB1   |
| bit 15         |                     |                         |               |                  | -<br>-           |                | bit 8 |
|                |                     |                         |               |                  |                  |                |       |
| U-x            | U-x                 | U-x                     | R/W-x         | R/W-x            | R/W-x            | R/W-x          | R/W-x |
| _              | —                   | —                       | RB0           | DLC3             | DLC2             | DLC1           | DLC0  |
| bit 7          |                     |                         |               |                  |                  |                | bit 0 |
|                |                     |                         |               |                  |                  |                |       |
| Legend:        |                     |                         |               |                  |                  |                |       |
| R = Readable   | e bit               | W = Writable            | bit           | U = Unimple      | mented bit, read | l as '0'       |       |
| -n = Value at  | POR                 | '1' = Bit is set        | t             | '0' = Bit is cle | eared            | x = Bit is unk | nown  |
|                |                     |                         |               |                  |                  |                |       |
| bit 15-10      | EID<5:0>: E>        | ktended Identifi        | er bits       |                  |                  |                |       |
| bit 9          | RTR: Remote         | e Transmission          | Request bit   |                  |                  |                |       |
|                | When IDE =          | <u>1:</u>               |               |                  |                  |                |       |
|                | 1 = Message         | will request re         | mote transmis | sion             |                  |                |       |
|                |                     | lessage                 |               |                  |                  |                |       |
|                | <u>vvnen IDE =</u>  | <u>0:</u><br>is ianored |               |                  |                  |                |       |
| hit 9          | <b>PR1</b> : Posony | od Rit 1                |               |                  |                  |                |       |
| DILO           | Liser must se       | t this hit to '0' r     | per CAN proto |                  |                  |                |       |
| bit 7 <i>E</i> | Unimplement         |                         |               |                  |                  |                |       |
|                |                     | ad Dit 0                | 0             |                  |                  |                |       |
| DIL 4          | KBU: Keserv         | eu BITU                 |               |                  |                  |                |       |
|                | User must se        | et this dit to '0' p    | Der CAN proto | ICOI.            |                  |                |       |

#### BUFFER 21-3: ECAN™ MESSAGE BUFFER WORD 2

bit 3-0 DLC<3:0>: Data Length Code bits

## BUFFER 21-4: ECAN<sup>™</sup> MESSAGE BUFFER WORD 3

| R/W-x                              | R/W-x | R/W-x | R/W-x            | R/W-x           | R/W-x           | R/W-x | R/W-x |
|------------------------------------|-------|-------|------------------|-----------------|-----------------|-------|-------|
|                                    |       |       | B                | yte 1           |                 |       |       |
| bit 15                             |       |       |                  |                 |                 |       | bit 8 |
| R/W-x                              | R/W-x | R/W-x | R/W-x            | R/W-x           | R/W-x           | R/W-x | R/W-x |
|                                    |       |       | B                | yte 0           |                 |       |       |
| bit 7                              |       |       |                  |                 |                 |       | bit 0 |
| Legend:                            |       |       |                  |                 |                 |       |       |
| R = Readable bit W = Writable bit  |       | bit   | U = Unimplen     | nented bit, rea | ad as '0'       |       |       |
| -n = Value at POR '1' = Bit is set |       |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |       |

bit 15-8 Byte 1<15:8>: ECAN Message Byte 1 bits

bit 7-0 Byte 0<7:0>: ECAN Message Byte 0 bits

Most instructions are a single word. Certain double-word instructions are designed to provide all the required information in these 48 bits. In the second word, the 8 MSbs are '0's. If this second word is executed as an instruction (by itself), it executes as a NOP.

The double-word instructions execute in two instruction cycles.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true, or the Program Counter is changed as a result of the instruction, or a PSV or Table Read is performed, or an SFR register is read. In these cases, the execution takes multiple instruction cycles with the additional instruction cycle(s) executed as a NOP. Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. Moreover, double-word moves require two cycles.

Note: For more details on the instruction set, refer to the *"16-bit MCU and DSC Programmer's Reference Manual"* (DS70157). For more information on instructions that take more than one instruction cycle to execute, refer to **"CPU"** (DS70359) in the *"dsPIC33/PIC24 Family Reference Manual"*, particularly the **"Instruction Flow Types"** section.

| Field           | Description                                                                          |  |  |  |  |  |
|-----------------|--------------------------------------------------------------------------------------|--|--|--|--|--|
| #text           | Means literal defined by "text"                                                      |  |  |  |  |  |
| (text)          | Means "content of text"                                                              |  |  |  |  |  |
| [text]          | Means "the location addressed by text"                                               |  |  |  |  |  |
| {}              | Optional field or operation                                                          |  |  |  |  |  |
| $a\in\{b,c,d\}$ | a is selected from the set of values b, c, d                                         |  |  |  |  |  |
| <n:m></n:m>     | Register bit field                                                                   |  |  |  |  |  |
| .b              | Byte mode selection                                                                  |  |  |  |  |  |
| .d              | Double-Word mode selection                                                           |  |  |  |  |  |
| .S              | Shadow register select                                                               |  |  |  |  |  |
| .w              | Word mode selection (default)                                                        |  |  |  |  |  |
| Acc             | One of two accumulators {A, B}                                                       |  |  |  |  |  |
| AWB             | Accumulator write back destination address register $\in$ {W13, [W13]+ = 2}          |  |  |  |  |  |
| bit4            | 4-bit bit selection field (used in word addressed instructions) $\in \{015\}$        |  |  |  |  |  |
| C, DC, N, OV, Z | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero                 |  |  |  |  |  |
| Expr            | Absolute address, label or expression (resolved by the linker)                       |  |  |  |  |  |
| f               | File register address ∈ {0x00000x1FFF}                                               |  |  |  |  |  |
| lit1            | 1-bit unsigned literal $\in \{0,1\}$                                                 |  |  |  |  |  |
| lit4            | 4-bit unsigned literal ∈ {015}                                                       |  |  |  |  |  |
| lit5            | 5-bit unsigned literal $\in \{031\}$                                                 |  |  |  |  |  |
| lit8            | 8-bit unsigned literal $\in$ {0255}                                                  |  |  |  |  |  |
| lit10           | 10-bit unsigned literal $\in$ {0255} for Byte mode, {0:1023} for Word mode           |  |  |  |  |  |
| lit14           | 14-bit unsigned literal $\in \{016384\}$                                             |  |  |  |  |  |
| lit16           | 16-bit unsigned literal $\in \{065535\}$                                             |  |  |  |  |  |
| lit23           | 23-bit unsigned literal $\in$ {08388608}; LSb must be '0'                            |  |  |  |  |  |
| None            | Field does not require an entry, can be blank                                        |  |  |  |  |  |
| OA, OB, SA, SB  | DSP Status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate          |  |  |  |  |  |
| PC              | Program Counter                                                                      |  |  |  |  |  |
| Slit10          | 10-bit signed literal $\in$ {-512511}                                                |  |  |  |  |  |
| Slit16          | 16-bit signed literal ∈ {-3276832767}                                                |  |  |  |  |  |
| Slit6           | 6-bit signed literal $\in$ {-1616}                                                   |  |  |  |  |  |
| Wb              | Base W register ∈ {W0W15}                                                            |  |  |  |  |  |
| Wd              | Destination W register $\in$ { Wd, [Wd], [Wd++], [Wd], [++Wd], [Wd] }                |  |  |  |  |  |
| Wdo             | Destination W register ∈<br>{ Wnd, [Wnd], [Wnd++], [Wnd], [++Wnd], [Wnd], [Wnd+Wb] } |  |  |  |  |  |

#### TABLE 28-1: SYMBOLS USED IN OPCODE DESCRIPTIONS

# 29.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

## 29.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- · Multiple configurations
- · Simultaneous debugging sessions

File History and Bug Tracking:

- · Local file history feature
- Built-in support for Bugzilla issue tracker

## 29.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16 and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

## 29.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

## 29.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 29.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- · Rich directive set
- Flexible macro language
- · MPLAB X IDE compatibility

NOTES:

## 31.1 High-Temperature DC Characteristics

## TABLE 31-1: OPERATING MIPS VS. VOLTAGE

|                |                            |                              | Max MIPS                                                              |  |  |
|----------------|----------------------------|------------------------------|-----------------------------------------------------------------------|--|--|
| Characteristic | VDD Range<br>(in Volts)    | Temperature Range<br>(in °C) | dsPIC33EPXXXGP50X,<br>dsPIC33EPXXXMC20X/50X and<br>PIC24EPXXXGP/MC20X |  |  |
| HDC5           | 3.0 to 3.6V <sup>(1)</sup> | -40°C to +150°C              | 40                                                                    |  |  |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules, such as the ADC, may have degraded performance. Device functionality is tested but not characterized.

## TABLE 31-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                                                                                 | Symbol | Min         | Тур         | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------------|-------------|------|------|
| High-Temperature Devices                                                                                                                                                               |        |             |             |      |      |
| Operating Junction Temperature Range                                                                                                                                                   | TJ     | -40         |             | +155 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                    | TA     | -40         | —           | +150 | °C   |
| Power Dissipation:<br>Internal Chip Power Dissipation:<br>$PINT = VDD x (IDD - \Sigma IOH)$<br>I/O Pin Power Dissipation:<br>$I/O = \Sigma (\{VDD - VOH\} x IOH) + \Sigma (VOL x IOL)$ | PD     | PINT + PI/O |             |      | W    |
| Maximum Allowed Power Dissipation                                                                                                                                                      | PDMAX  | (           | TJ – TA)/θJ | IA   | W    |

## TABLE 31-3: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARA         | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |                |     |     |     |                  |                 |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|------------------|-----------------|--|--|--|
| Parameter<br>No. | Symbol                                                                                                                            | Characteristic | Min | Тур | Max | Units Conditions |                 |  |  |  |
| Operating V      | Voltage                                                                                                                           |                |     |     |     |                  |                 |  |  |  |
| HDC10            | Supply Voltage                                                                                                                    |                |     |     |     |                  |                 |  |  |  |
|                  | Vdd                                                                                                                               | _              | 3.0 | 3.3 | 3.6 | V                | -40°C to +150°C |  |  |  |

# 32.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

**Note:** The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

**FIGURE 32-1: VOH – 4x DRIVER PINS** VOH (V) -0.050 -0.045 3.6V -0.040 3.3V -0.035 3V -0.030 IOH(A) -0.025 -0.020 Absolute Maximum -0.015 -0.010 -0.005 0.000 0.50 1.00 2.00 2.50 3.00 3.50 0.00 1.50 4.00

## FIGURE 32-2: VOH – 8x DRIVER PINS





## FIGURE 32-4: Vol – 8x DRIVER PINS



28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS |      |          |      |
|--------------------------|-------------|------|----------|------|
| Dimension                | MIN         | NOM  | MAX      |      |
| Contact Pitch            | E           |      | 0.65 BSC |      |
| Contact Pad Spacing      | С           |      | 7.20     |      |
| Contact Pad Width (X28)  | X1          |      |          | 0.45 |
| Contact Pad Length (X28) | Y1          |      |          | 1.75 |
| Distance Between Pads    | G           | 0.20 |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2073A