

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XE

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 53                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 16x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-VFQFN Exposed Pad                                                             |
| Supplier Device Package    | 64-VQFN (9x9)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128mc206-e-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 4-46: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|---------|---------|---------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|---------------|
| TRISA        | 0E00  | —      | —      | —      | TRISA12 | TRISA11 | TRISA10 | TRISA9 | TRISA8 | TRISA7 | —     | —     | TRISA4 | -     | —     | TRISA1 | TRISA0 | 1F93          |
| PORTA        | 0E02  | _      | _      | _      | RA12    | RA11    | RA10    | RA9    | RA8    | RA7    | _     | _     | RA4    | _     | _     | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | LATA12  | LATA11  | LATA10  | LATA9  | LATA8  | LATA7  | _     | _     | LATA4  | _     | _     | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | ODCA12  | ODCA11  | ODCA10  | ODCA9  | ODCA8  | ODCA7  | _     | _     | ODCA4  | _     | _     | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | CNIEA12 | CNIEA11 | CNIEA10 | CNIEA9 | CNIEA8 | CNIEA7 | _     | _     | CNIEA4 | _     | _     | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | CNPUA12 | CNPUA11 | CNPUA10 | CNPUA9 | CNPUA8 | CNPUA7 | _     | _     | CNPUA4 | _     | _     | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | CNPDA12 | CNPDA11 | CNPDA10 | CNPDA9 | CNPDA8 | CNPDA7 | _     | _     | CNPDA4 | _     | _     | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  | _      | _      | —      | ANSA12  | ANSA11  | —       | _      | _      | —      |       | —     | ANSA4  | -     | _     | ANSA1  | ANSA0  | 1813          |

Legend: - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-47: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | _       | _       | -       | _       | _      | ANSB8  |        | —      | -      |        | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-48: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14 | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|--------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISC        | 0E20  | TRISC15 | _      | TRISC13 | TRISC12 | TRISC11 | TRISC10 | TRISC9 | TRISC8 | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | BFFF          |
| PORTC        | 0E22  | RC15    | -      | RC13    | RC12    | RC11    | RC10    | RC9    | RC8    | RC7    | RC6    | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    | xxxx          |
| LATC         | 0E24  | LATC15  |        | LATC13  | LATC12  | LATC11  | LATC10  | LATC9  | LATC8  | LATC7  | LATC6  | LATC5  | LATC4  | LATC3  | LATC2  | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  | ODCC15  | _      | ODCC13  | ODCC12  | ODCC11  | ODCC10  | ODCC9  | ODCC8  | ODCC7  | ODCC6  | ODCC5  | ODCC4  | ODCC3  | ODCC2  | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | CNIEC15 | _      | CNIEC13 | CNIEC12 | CNIEC11 | CNIEC10 | CNIEC9 | CNIEC8 | CNIEC7 | CNIEC6 | CNIEC5 | CNIEC4 | CNIEC3 | CNIEC2 | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  | CNPUC15 | _      | CNPUC13 | CNPUC12 | CNPUC11 | CNPUC10 | CNPUC9 | CNPUC8 | CNPUC7 | CNPUC6 | CNPUC5 | CNPUC4 | CNPUC3 | CNPUC2 | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  | CNPDC15 | _      | CNPDC13 | CNPDC12 | CNPDC11 | CNPDC10 | CNPDC9 | CNPDC8 | CNPDC7 | CNPDC6 | CNPDC5 | CNPDC4 | CNPDC3 | CNPDC2 | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  |         | -      | -       | —       | ANSC11  | _       |        | _      | —      | —      | _      |        | —      | ANSC2  | ANSC1  | ANSC0  | 0807          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



#### FIGURE 4-17: EDS MEMORY MAP

### REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)

| bit 4 | MATHERR: Math Error Status bit                                                                        |
|-------|-------------------------------------------------------------------------------------------------------|
|       | 1 = Math error trap has occurred                                                                      |
|       | 0 = Math error trap has not occurred                                                                  |
| bit 3 | ADDRERR: Address Error Trap Status bit                                                                |
|       | <ul><li>1 = Address error trap has occurred</li><li>0 = Address error trap has not occurred</li></ul> |
| bit 2 | STKERR: Stack Error Trap Status bit                                                                   |
|       | 1 = Stack error trap has occurred                                                                     |
|       | 0 = Stack error trap has not occurred                                                                 |
| bit 1 | <b>OSCFAIL:</b> Oscillator Failure Trap Status bit                                                    |
|       | 1 = Oscillator failure trap has occurred                                                              |
|       | 0 = Oscillator failure trap has not occurred                                                          |
| bit 0 | Unimplemented: Read as '0'                                                                            |

Note 1: These bits are available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.

### dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

### REGISTER 8-3: DMAXSTAH: DMA CHANNEL X START ADDRESS REGISTER A (HIGH)

| U-0            | U-0   | U-0             | U-0   | U-0          | U-0             | U-0      | U-0   |
|----------------|-------|-----------------|-------|--------------|-----------------|----------|-------|
| —              |       | —               | —     | —            | —               | —        | —     |
| bit 15         |       |                 |       |              |                 |          | bit 8 |
|                |       |                 |       |              |                 |          |       |
| R/W-0          | R/W-0 | R/W-0           | R/W-0 | R/W-0        | R/W-0           | R/W-0    | R/W-0 |
|                |       |                 | STA<  | 23:16>       |                 |          |       |
| bit 7          |       |                 |       |              |                 |          | bit 0 |
|                |       |                 |       |              |                 |          |       |
| Legend:        |       |                 |       |              |                 |          |       |
| R = Readable b | it    | W = Writable bi | t     | U = Unimplei | mented bit read | d as '0' |       |

| •••  |                |                  | -     |                |                    |
|------|----------------|------------------|-------|----------------|--------------------|
| -n = | = Value at POR | '1' = Bit is set | '0' = | Bit is cleared | x = Bit is unknown |
|      |                |                  |       |                |                    |

### bit 15-8 Unimplemented: Read as '0'

bit 7-0 STA<23:16>: Primary Start Address bits (source or destination)

### REGISTER 8-4: DMAXSTAL: DMA CHANNEL x START ADDRESS REGISTER A (LOW)

| R/W-0           | R/W-0       | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |             |                  | STA   | <15:8>           |                 |                 |       |
| bit 15          |             |                  |       |                  |                 |                 | bit 8 |
|                 |             |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0       | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |             |                  | STA   | <7:0>            |                 |                 |       |
| bit 7           |             |                  |       |                  |                 |                 | bit 0 |
|                 |             |                  |       |                  |                 |                 |       |
| Legend:         |             |                  |       |                  |                 |                 |       |
| R = Readable    | bit         | W = Writable     | bit   | U = Unimpler     | mented bit, rea | ad as '0'       |       |
| -n = Value at P | <b>'</b> OR | '1' = Bit is set |       | '0' = Bit is cle | eared           | x = Bit is unki | nown  |

bit 15-0 STA<15:0>: Primary Start Address bits (source or destination)

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| REGISTER     | (10-2: PMD                                | 2: PERIPHER                                |                                          | DISABLE C        | UNIKOL RE | GISTER 2        |       |  |  |  |  |
|--------------|-------------------------------------------|--------------------------------------------|------------------------------------------|------------------|-----------|-----------------|-------|--|--|--|--|
| U-0          | U-0                                       | U-0                                        | U-0                                      | R/W-0            | R/W-0     | R/W-0           | R/W-0 |  |  |  |  |
| _            | —                                         | —                                          | _                                        | IC4MD            | IC3MD     | IC2MD           | IC1MD |  |  |  |  |
| bit 15       |                                           |                                            |                                          |                  |           |                 | bit 8 |  |  |  |  |
|              |                                           |                                            |                                          |                  |           |                 |       |  |  |  |  |
| U-0          | U-0                                       | U-0                                        | U-0                                      | R/W-0            | R/W-0     | R/W-0           | R/W-0 |  |  |  |  |
|              |                                           |                                            | _                                        | OC4MD            | OC3MD     | OC2MD           | OC1MD |  |  |  |  |
| bit 7        |                                           |                                            |                                          |                  |           |                 | bit 0 |  |  |  |  |
|              |                                           |                                            |                                          |                  |           |                 |       |  |  |  |  |
| Legend:      |                                           |                                            |                                          |                  |           |                 |       |  |  |  |  |
| R = Readab   | ole bit                                   | W = Writable b                             | e bit U = Unimplemented bit, read as '0' |                  |           |                 |       |  |  |  |  |
| -n = Value a | at POR                                    | '1' = Bit is set                           |                                          | '0' = Bit is cle | ared      | x = Bit is unkr | iown  |  |  |  |  |
| hit 15-12    | Unimpleme                                 | nted: Read as '(                           | ,'                                       |                  |           |                 |       |  |  |  |  |
| bit 11       |                                           | It Capture 4 Mod                           | ,<br>Iula Disabla bi                     | +                |           |                 |       |  |  |  |  |
|              | 1 = Input Capture 4 module is disabled    |                                            |                                          |                  |           |                 |       |  |  |  |  |
|              | 0 = Input Ca                              | pture 4 module i                           | s enabled                                |                  |           |                 |       |  |  |  |  |
| bit 10       | IC3MD: Input Capture 3 Module Disable bit |                                            |                                          |                  |           |                 |       |  |  |  |  |
|              | 1 = Input Ca                              | ,<br>pture 3 module i                      | s disabled                               |                  |           |                 |       |  |  |  |  |
|              | 0 = Input Ca                              | pture 3 module i                           | s enabled                                |                  |           |                 |       |  |  |  |  |
| bit 9        | IC2MD: Inpu                               | it Capture 2 Mod                           | ule Disable bi                           | t                |           |                 |       |  |  |  |  |
|              | 1 = Input Ca                              | pture 2 module i                           | s disabled                               |                  |           |                 |       |  |  |  |  |
| hit 0        |                                           | plure 2 mouule i                           |                                          |                  |           |                 |       |  |  |  |  |
| DILO         |                                           | nturo 1 modulo i                           |                                          | L                |           |                 |       |  |  |  |  |
|              | 0 = Input Ca                              | pture 1 module i<br>pture 1 module i       | s enabled                                |                  |           |                 |       |  |  |  |  |
| bit 7-4      | Unimpleme                                 | nted: Read as '0                           | )'                                       |                  |           |                 |       |  |  |  |  |
| bit 3        | OC4MD: Ou                                 | tput Compare 4                             | Module Disab                             | le bit           |           |                 |       |  |  |  |  |
|              | 1 = Output C                              | <br>Compare 4 modu                         | le is disabled                           |                  |           |                 |       |  |  |  |  |
|              | 0 = Output C                              | ompare 4 modu                              | le is enabled                            |                  |           |                 |       |  |  |  |  |
| bit 2        | OC3MD: Ou                                 | tput Compare 3                             | Module Disab                             | le bit           |           |                 |       |  |  |  |  |
|              | 1 = Output C                              | ompare 3 modu                              | le is disabled                           |                  |           |                 |       |  |  |  |  |
|              | 0 = Output C                              | 0 = Output Compare 3 module is enabled     |                                          |                  |           |                 |       |  |  |  |  |
| bit 1        | OC2MD: Ou                                 | DC2MD: Output Compare 2 Module Disable bit |                                          |                  |           |                 |       |  |  |  |  |
|              | 1 = Output C                              | 1 = Output Compare 2 module is disabled    |                                          |                  |           |                 |       |  |  |  |  |
| h:+ 0        |                                           | tompare 2 modu                             | le is enabled<br>Medule Disch            |                  |           |                 |       |  |  |  |  |
|              |                                           | ipui Compare 1                             |                                          |                  |           |                 |       |  |  |  |  |
|              | $\perp = Output C$<br>0 = Output C        | Compare 1 modu                             | le is usabled                            |                  |           |                 |       |  |  |  |  |
|              |                                           |                                            |                                          |                  |           |                 |       |  |  |  |  |

#### ~

### REGISTER 11-9: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15 (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

| U-0                | R/W-0                     | R/W-0                                           | R/W-0                            | R/W-0                     | R/W-0           | R/W-0           | R/W-0 |
|--------------------|---------------------------|-------------------------------------------------|----------------------------------|---------------------------|-----------------|-----------------|-------|
| —                  |                           |                                                 |                                  | HOME1R<6:0                | >               |                 |       |
| bit 15             |                           |                                                 |                                  |                           |                 |                 | bit 8 |
|                    |                           |                                                 |                                  |                           |                 |                 |       |
| U-0                | R/W-0                     | R/W-0                                           | R/W-0                            | R/W-0                     | R/W-0           | R/W-0           | R/W-0 |
| —                  |                           |                                                 |                                  | INDX1R<6:0>               | >               |                 |       |
| bit 7              |                           |                                                 |                                  |                           |                 |                 | bit 0 |
|                    |                           |                                                 |                                  |                           |                 |                 |       |
| Legend:            |                           |                                                 |                                  |                           |                 |                 |       |
| R = Readab         | ole bit                   | W = Writable                                    | bit                              | U = Unimplen              | nented bit, rea | ad as '0'       |       |
| -n = Value a       | at POR                    | '1' = Bit is set                                |                                  | '0' = Bit is cle          | ared            | x = Bit is unkr | nown  |
| bit 15             | Unimpleme                 | ented: Read as '                                | 0'                               |                           |                 |                 |       |
| bit 15<br>bit 14-8 | HOME1R<6                  | 5:0>: Assign QEI                                | 0<br>1 HOME1 (H<br>selection nun | OME1) to the C            | Corresponding   | RPn Pin bits    |       |
|                    | 1111001 =                 | Input tied to RPI                               | 121                              | ,                         |                 |                 |       |
|                    |                           |                                                 |                                  |                           |                 |                 |       |
|                    |                           |                                                 |                                  |                           |                 |                 |       |
|                    |                           | Input tied to CM                                | D1                               |                           |                 |                 |       |
|                    | 0000000 =                 | Input tied to Vss                               | ;                                |                           |                 |                 |       |
| bit 7              | Unimpleme                 | ented: Read as '                                | 0'                               |                           |                 |                 |       |
| bit 6-0            | IND1XR<6:<br>(see Table 2 | <b>0&gt;:</b> Assign QEI1<br>I1-2 for input pin | INDEX1 (INE selection nun        | 0X1) to the Cor<br>nbers) | responding R    | Pn Pin bits     |       |
|                    | 1111001 =                 | Input tied to RPI                               | 121                              | ,                         |                 |                 |       |
|                    |                           |                                                 |                                  |                           |                 |                 |       |
|                    | •                         |                                                 |                                  |                           |                 |                 |       |
|                    | 0000001 =                 | Input tied to CM                                | P1                               |                           |                 |                 |       |
|                    | 0000000 =                 | Input tied to Vss                               |                                  |                           |                 |                 |       |

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0  | R/W-0 | R/W-0 |  |  |
|--------|-----|-------|------------|-------|--------|-------|-------|--|--|
| —      | —   |       |            | RP43  | R<5:0> |       |       |  |  |
| bit 15 |     |       |            |       |        |       | bit 8 |  |  |
|        |     |       |            |       |        |       |       |  |  |
| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0  | R/W-0 | R/W-0 |  |  |
| —      | —   |       | RP42R<5:0> |       |        |       |       |  |  |

### REGISTER 11-22: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4

| bit | 7 |
|-----|---|
|     |   |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP43R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP43 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP42R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP42 Output Pin bits (see Table 11-3 for peripheral function numbers) |

#### REGISTER 11-23: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5

| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|--------|-----|-------|------------|-------|-------|-------|-------|--|--|--|
| —      | —   |       | RP55R<5:0> |       |       |       |       |  |  |  |
| bit 15 |     |       |            |       |       |       | bit 8 |  |  |  |

| U-0   | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|-------|-----|-------|------------|-------|-------|-------|-------|--|--|
| —     | —   |       | RP54R<5:0> |       |       |       |       |  |  |
| bit 7 |     |       |            |       |       |       | bit 0 |  |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP55R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP55 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP54R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP54 Output Pin bits (see Table 11-3 for peripheral function numbers) |

bit 0

### 14.2 Input Capture Registers

### REGISTER 14-1: ICxCON1: INPUT CAPTURE x CONTROL REGISTER 1

| U-0    | U-0 | R/W-0  | R/W-0   | R/W-0   | R/W-0   | U-0 | U-0   |
|--------|-----|--------|---------|---------|---------|-----|-------|
| —      | —   | ICSIDL | ICTSEL2 | ICTSEL1 | ICTSEL0 | _   | —     |
| bit 15 |     |        |         |         |         |     | bit 8 |

| U-0   | R/W-0 | R/W-0 | R/HC/HS-0 | R/HC/HS-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-----------|-----------|-------|-------|-------|
| —     | ICI1  | ICI0  | ICOV      | ICBNE     | ICM2  | ICM1  | ICM0  |
| bit 7 |       |       |           |           |       |       | bit 0 |

| Legend:           | HC = Hardware Clearable bit HS = Hardware Settable bit |                                    |                    |  |
|-------------------|--------------------------------------------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit                                       | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set                                       | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                           |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | ICSIDL: Input Capture Stop in Idle Control bit                                                                                                       |
|           | 1 = Input capture will Halt in CPU Idle mode                                                                                                         |
|           | 0 = Input capture will continue to operate in CPU Idle mode                                                                                          |
| bit 12-10 | ICTSEL<2:0>: Input Capture Timer Select bits                                                                                                         |
|           | 111 = Peripheral clock (FP) is the clock source of the ICx                                                                                           |
|           | 110 = Reserved                                                                                                                                       |
|           | 101 = Reserved                                                                                                                                       |
|           | 100 - 11 CLR is the clock source of the ICx (only the synchronous clock is supported)<br>011 = T5CLK is the clock source of the ICx                  |
|           | 010 = T4CLK is the clock source of the ICx                                                                                                           |
|           | 001 = T2CLK is the clock source of the ICx                                                                                                           |
|           | 000 = T3CLK is the clock source of the ICx                                                                                                           |
| bit 9-7   | Unimplemented: Read as '0'                                                                                                                           |
| bit 6-5   | ICI<1:0>: Number of Captures per Interrupt Select bits (this field is not used if ICM<2:0> = 001 or 111)                                             |
|           | 11 = Interrupt on every fourth capture event                                                                                                         |
|           | 10 = Interrupt on every third capture event                                                                                                          |
|           | 01 = Interrupt on every second capture event                                                                                                         |
| hit 4     | ICOV: Input Capture Overflow Status Flag bit (read-only)                                                                                             |
| Dit 4     | 1 = Input capture buffer overflow occurred                                                                                                           |
|           | 0 = No input capture buffer overflow occurred                                                                                                        |
| bit 3     | ICBNE: Input Capture Buffer Not Empty Status bit (read-only)                                                                                         |
|           | 1 = Input capture buffer is not empty, at least one more capture value can be read                                                                   |
|           | 0 = Input capture buffer is empty                                                                                                                    |
| bit 2-0   | ICM<2:0>: Input Capture Mode Select bits                                                                                                             |
|           | 111 = Input capture functions as interrupt pin only in CPU Sleep and Idle modes (rising edge detect only, all other control bits are not applicable) |
|           | 110 = Unused (module is disabled)                                                                                                                    |
|           | 101 = Capture mode, every 16th rising edge (Prescaler Capture mode)                                                                                  |
|           | 100 = Capture mode, every 4th rising edge (Prescaler Capture mode)                                                                                   |
|           | 011 = Capture mode, every falling edge (Simple Capture mode)                                                                                         |
|           | 001 = Capture mode, every edge rising and falling (Edge Detect mode (ICI<1:0>) is not used in this mode)                                             |
|           | 000 = Input capture module is turned off                                                                                                             |

| R/W-0         | R/W-0                        | R/W-0                               | U-0                                | U-0              | U-0             | U-0              | U-0    |
|---------------|------------------------------|-------------------------------------|------------------------------------|------------------|-----------------|------------------|--------|
| FRMEN         | SPIFSD                       | FRMPOL                              | _                                  | _                |                 | _                |        |
| bit 15        | ·                            |                                     |                                    |                  |                 |                  | bit 8  |
|               |                              |                                     |                                    |                  |                 |                  |        |
| U-0           | U-0                          | U-0                                 | U-0                                | U-0              | U-0             | R/W-0            | R/W-0  |
| _             | —                            | —                                   | —                                  | _                | —               | FRMDLY           | SPIBEN |
| bit 7         |                              |                                     |                                    |                  |                 |                  | bit 0  |
|               |                              |                                     |                                    |                  |                 |                  |        |
| Legend:       |                              |                                     |                                    |                  |                 |                  |        |
| R = Readabl   | le bit                       | W = Writable b                      | oit                                | U = Unimple      | mented bit, rea | d as '0'         |        |
| -n = Value at | t POR                        | '1' = Bit is set                    |                                    | '0' = Bit is cle | eared           | x = Bit is unkr  | nown   |
|               |                              |                                     |                                    |                  |                 |                  |        |
| bit 15        | FRMEN: Frai                  | med SPIx Supp                       | ort bit                            |                  |                 |                  |        |
|               | 1 = Framed S                 | SPIx support is e                   | enabled (SSx<br>disabled           | pin is used as   | Frame Sync p    | ulse input/outpu | t)     |
| bit 14        | SPIFSD: Fra                  | me Svnc Pulse                       | Direction Cor                      | ntrol bit        |                 |                  |        |
|               | 1 = Frame Sy                 | ync pulse input (                   | (slave)                            |                  |                 |                  |        |
| hit 12        | EPMPOL · Er                  | amo Syno Bulse                      | Dolority bit                       |                  |                 |                  |        |
| DIL 13        | 1 = Frame Sv                 | anne Sync Fuise                     |                                    |                  |                 |                  |        |
|               | 0 = Frame S                  | vnc pulse is acti                   | ve-low                             |                  |                 |                  |        |
| bit 12-2      | Unimplemen                   | nted: Read as '0                    | )'                                 |                  |                 |                  |        |
| bit 1         | FRMDLY: Fra                  | ame Sync Pulse                      | Edge Select                        | bit              |                 |                  |        |
|               | 1 = Frame Sy<br>0 = Frame Sy | ync pulse coinci<br>ync pulse prece | des with first<br>des first bit cl | bit clock<br>ock |                 |                  |        |
| bit 0         | SPIBEN: Enh                  | nanced Buffer E                     | nable bit                          |                  |                 |                  |        |
|               | 1 = Enhance                  | d buffer is enabl                   | led                                |                  |                 |                  |        |
|               | 0 = Enhance                  | d buffer is disab                   | led (Standard                      | l mode)          |                 |                  |        |

### REGISTER 18-3: SPIXCON2: SPIX CONTROL REGISTER 2

### BUFFER 21-7: ECAN™ MESSAGE BUFFER WORD 6

| R/W-x            | R/W-x | R/W-x            | R/W-x                                      | R/W-x                                 | R/W-x | R/W-x | R/W-x |
|------------------|-------|------------------|--------------------------------------------|---------------------------------------|-------|-------|-------|
|                  |       |                  | By                                         | te 7                                  |       |       |       |
| bit 15           |       |                  |                                            |                                       |       |       | bit 8 |
|                  |       |                  |                                            |                                       |       |       |       |
| R/W-x            | R/W-x | R/W-x            | R/W-x                                      | R/W-x                                 | R/W-x | R/W-x | R/W-x |
|                  |       |                  | By                                         | te 6                                  |       |       |       |
| bit 7            |       |                  |                                            |                                       |       |       | bit 0 |
|                  |       |                  |                                            |                                       |       |       |       |
| Legend:          |       |                  |                                            |                                       |       |       |       |
| R = Readable b   | bit   | W = Writable b   | ule bit U = Unimplemented bit, read as '0' |                                       |       |       |       |
| -n = Value at Po | OR    | '1' = Bit is set |                                            | '0' = Bit is cleared x = Bit is unkno |       | nown  |       |

bit 15-8 Byte 7<15:8>: ECAN Message Byte 7 bits

bit 7-0 Byte 6<7:0>: ECAN Message Byte 6 bits

### BUFFER 21-8: ECAN<sup>™</sup> MESSAGE BUFFER WORD 7

| U-0     | U-0 | U-0 | R/W-x                  | R/W-x R/W-x R/V                               |     | R/W-x                  | R/W-x                  |
|---------|-----|-----|------------------------|-----------------------------------------------|-----|------------------------|------------------------|
|         | —   | _   | FILHIT4 <sup>(1)</sup> | FILHIT3 <sup>(1)</sup> FILHIT2 <sup>(1)</sup> |     | FILHIT1 <sup>(1)</sup> | FILHITO <sup>(1)</sup> |
| bit 15  |     |     |                        |                                               |     |                        | bit 8                  |
|         |     |     |                        |                                               |     |                        |                        |
| U-0     | U-0 | U-0 | U-0                    | U-0                                           | U-0 | U-0                    | U-0                    |
| _       | —   | _   | —                      | _                                             | _   | —                      | —                      |
| bit 7   |     |     |                        |                                               |     |                        | bit 0                  |
|         |     |     |                        |                                               |     |                        |                        |
| Leaend: |     |     |                        |                                               |     |                        |                        |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                     |
|-----------|----------------------------------------------------------------|
| bit 12-8  | FILHIT<4:0>: Filter Hit Code bits <sup>(1)</sup>               |
|           | Encodes number of filter that resulted in writing this buffer. |
| bit 7-0   | Unimplemented: Read as '0'                                     |

Note 1: Only written by module for receive buffers, unused for transmit buffers.

### 23.4 ADC Control Registers

### REGISTER 23-1: AD1CON1: ADC1 CONTROL REGISTER 1

| R/W-0         | U-0                                                                       | R/W-0             | R/W-0                      | U-0                 | R/W-0             | R/W-0              | R/W-0               |  |  |  |
|---------------|---------------------------------------------------------------------------|-------------------|----------------------------|---------------------|-------------------|--------------------|---------------------|--|--|--|
| ADON          | —                                                                         | ADSIDL            | ADDMABM                    | —                   | AD12B             | FORM1              | FORM0               |  |  |  |
| bit 15        |                                                                           |                   |                            |                     |                   |                    | bit 8               |  |  |  |
|               |                                                                           |                   |                            |                     |                   |                    |                     |  |  |  |
| R/W-0         | R/W-0                                                                     | R/W-0             | R/W-0                      | R/W-0               | R/W-0             | R/W-0, HC, HS      | R/C-0, HC, HS       |  |  |  |
| SSRC2         | SSRC1                                                                     | SSRC0             | SSRCG                      | SIMSAM              | ASAM              | SAMP               | DONE <sup>(3)</sup> |  |  |  |
| bit 7         |                                                                           |                   |                            |                     |                   | -                  | bit 0               |  |  |  |
|               |                                                                           |                   |                            |                     |                   |                    |                     |  |  |  |
| Legend:       |                                                                           | HC = Hardwa       | re Clearable bit           | HS = Hardwa         | re Settable bit   | C = Clearable bi   | t                   |  |  |  |
| R = Readab    | le bit                                                                    | W = Writable I    | bit                        | U = Unimpler        | nented bit, read  | d as '0'           |                     |  |  |  |
| -n = Value at | t POR                                                                     | '1' = Bit is set  |                            | '0' = Bit is clea   | ared              | x = Bit is unknow  | vn                  |  |  |  |
|               |                                                                           |                   |                            |                     |                   |                    |                     |  |  |  |
| bit 15        | ADON: ADO                                                                 | C1 Operating N    | lode bit                   |                     |                   |                    |                     |  |  |  |
|               | 1 = ADC mo                                                                | odule is operati  | ng                         |                     |                   |                    |                     |  |  |  |
|               | 0 = ADC is                                                                | off               |                            |                     |                   |                    |                     |  |  |  |
| bit 14        | Unimpleme                                                                 | ented: Read as    | '0'                        |                     |                   |                    |                     |  |  |  |
| bit 13        | ADSIDL: AI                                                                | DC1 Stop in Idle  | e Mode bit                 |                     |                   |                    |                     |  |  |  |
|               | 1 = Disconti                                                              | inues module o    | peration when              | device enters       | Idle mode         |                    |                     |  |  |  |
|               | 0 = Continu                                                               | es module ope     | ration in Idle mo          | ode                 |                   |                    |                     |  |  |  |
| bit 12        | ADDMABM                                                                   | : DMA Buffer E    | Build Mode bit             |                     |                   |                    |                     |  |  |  |
|               | 1 = DMA b                                                                 | uffers are writte | en in the order            | of conversion       | ; the module p    | provides an addre  | ess to the DMA      |  |  |  |
|               | 0 = DMA bi                                                                | uffers are writte | en in Scatter/Ga           | ther mode: the      | e module prov     | ides a Scatter/Ga  | ther address to     |  |  |  |
|               | the DM                                                                    | A channel, bas    | ed on the index            | of the analog       | input and the     | size of the DMA    | ouffer.             |  |  |  |
| bit 11        | Unimpleme                                                                 | ented: Read as    | '0'                        |                     |                   |                    |                     |  |  |  |
| bit 10        | <b>AD12B:</b> AD                                                          | C1 10-Bit or 12   | 2-Bit Operation            | Mode bit            |                   |                    |                     |  |  |  |
|               | 1 = 12-bit, 1                                                             | -channel ADC      | operation                  |                     |                   |                    |                     |  |  |  |
|               | 0 = 10-bit, 4                                                             | -channel ADC      | operation                  |                     |                   |                    |                     |  |  |  |
| bit 9-8       | FORM<1:0                                                                  | >: Data Output    | Format bits                |                     |                   |                    |                     |  |  |  |
|               | For 10-Bit C                                                              | Operation:        |                            |                     |                   |                    |                     |  |  |  |
|               | 11 = Signed                                                               | d fractional (Do  | UT = sddd ddd              | ld dd00 000         | 0, where $s = $ . | NOT.d<9>)          |                     |  |  |  |
|               | 10 = Fractional (Dout = dddd dddd dd00 0000)                              |                   |                            |                     |                   |                    |                     |  |  |  |
|               | $0 = \text{Integer}(\text{DOUT} = 0.000 \ 0.0 \text{ odd} \ dddd \ dddd)$ |                   |                            |                     |                   |                    |                     |  |  |  |
|               | For 12-Bit Operation:                                                     |                   |                            |                     |                   |                    |                     |  |  |  |
|               | 11 = Signed fractional (DOUT = sddd dddd dddd 0000, where s = .NOT.d<11>) |                   |                            |                     |                   |                    |                     |  |  |  |
|               | 10 = Fractic                                                              | onal (Dout = do   | ldd dddd ddd               | ld 0000)            |                   |                    |                     |  |  |  |
|               | 00 = Intege                                                               | r (DOUT = 0000    | - ssss sada<br>) dddd dddd | aaaa aaad,<br>dddd) | where $s = .NC$   | JI.U<112)          |                     |  |  |  |
|               |                                                                           | . (2001 - 0000    |                            | adduj               |                   |                    |                     |  |  |  |
| Note 1: S     | See Section 24                                                            | 1.0 "Peripheral   | l Trigger Gene             | rator (PTG) M       | odule" for info   | ormation on this s | election.           |  |  |  |

- 2: This setting is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.
- 3: Do not clear the DONE bit in software if Auto-Sample is enabled (ASAM = 1).

### REGISTER 24-10: PTGADJ: PTG ADJUST REGISTER<sup>(1)</sup>

| R/W-0                             | R/W-0 | R/W-0            | R/W-0                              | R/W-0            | R/W-0 | R/W-0           | R/W-0 |
|-----------------------------------|-------|------------------|------------------------------------|------------------|-------|-----------------|-------|
|                                   |       |                  | PTGA                               | DJ<15:8>         |       |                 |       |
| bit 15                            |       |                  |                                    |                  |       |                 | bit 8 |
|                                   |       |                  |                                    |                  |       |                 |       |
| R/W-0                             | R/W-0 | R/W-0            | R/W-0                              | R/W-0            | R/W-0 | R/W-0           | R/W-0 |
|                                   |       |                  | PTGA                               | DJ<7:0>          |       |                 |       |
| bit 7                             |       |                  |                                    |                  |       |                 | bit 0 |
|                                   |       |                  |                                    |                  |       |                 |       |
| Legend:                           |       |                  |                                    |                  |       |                 |       |
| R = Readable bit W = Writable bit |       |                  | U = Unimplemented bit, read as '0' |                  |       |                 |       |
| -n = Value at P                   | OR    | '1' = Bit is set |                                    | '0' = Bit is cle | ared  | x = Bit is unkr | nown  |

bit 15-0 **PTGADJ<15:0>:** PTG Adjust Register bits This register holds user-supplied data to be added to the PTGTxLIM, PTGCxLIM, PTGSDLIM or PTGL0 registers with the PTGADD command.

### REGISTER 24-11: PTGL0: PTG LITERAL 0 REGISTER<sup>(1)</sup>

| R/W-0  | R/W-0       | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|--------|-------------|-------|-------|-------|-------|-------|-------|--|--|
|        | PTGL0<15:8> |       |       |       |       |       |       |  |  |
| bit 15 |             |       |       |       |       |       | bit 8 |  |  |

| R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|------------|-------|-------|-------|-------|-------|-------|-------|
| PTGL0<7:0> |       |       |       |       |       |       |       |
| bit 7      |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

### bit 15-0 PTGL0<15:0>: PTG Literal 0 Register bits

This register holds the 16-bit value to be written to the AD1CHS0 register with the  ${\tt PTGCTRL}$  Step command.

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

### 25.1.2 OP AMP CONFIGURATION B

Figure 25-7 shows a typical inverting amplifier circuit with the output of the op amp (OAxOUT) externally routed to a separate analog input pin (ANy) on the device. This op amp configuration is slightly different in terms of the op amp output and the ADC input connection, therefore, RINT1 is not included in the transfer function. However, this configuration requires the designer to externally route the op amp output (OAxOUT) to another analog input pin (ANy). See Table 30-53 in **Section 30.0 "Electrical Characteristics"** for the typical value of RINT1. Table 30-60 and Table 30-61 in **Section 30.0 "Electrical Characteristics"** describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration.

Figure 25-7 also defines the equation to be used to calculate the expected voltage at point VOAxOUT. This is the typical inverting amplifier equation.

### 25.2 Op Amp/Comparator Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the<br>product page using the link above, enter<br>this URL in your browser: |
|-------|----------------------------------------------------------------------------------------------------------------------|
|       | http://www.microchip.com/wwwproducts/<br>Devices.aspx?dDocName=en555464                                              |

#### 25.2.1 KEY RESOURCES

- "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- · Application Notes
- Software Libraries
- · Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools



#### FIGURE 25-7: OP AMP CONFIGURATION B

# REGISTER 25-5: CMxMSKCON: COMPARATOR x MASK GATING CONTROL REGISTER (CONTINUED)

bit 3 ABEN: AND Gate B Input Enable bit 1 = MBI is connected to AND gate 0 = MBI is not connected to AND gate bit 2 ABNEN: AND Gate B Input Inverted Enable bit 1 = Inverted MBI is connected to AND gate 0 = Inverted MBI is not connected to AND gate bit 1 AAEN: AND Gate A Input Enable bit 1 = MAI is connected to AND gate 0 = MAI is not connected to AND gate bit 0 AANEN: AND Gate A Input Inverted Enable bit 1 = Inverted MAI is connected to AND gate 0 = Inverted MAI is not connected to AND gate

### 29.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 29.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 29.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

### 29.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

### 29.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

| DC CHARACTERISTICS |                                                                                                           |               | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                      |                  |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------|--|--|--|
| Parameter<br>No.   | Тур.                                                                                                      | Max.          | Units                                                                                                                                                                                                | Cond                 | itions           |  |  |  |
| Power-Down         | Current (IPD) <sup>(1)</sup> -                                                                            | dsPIC33EP32GI | P50X, dsPIC33EI                                                                                                                                                                                      | P32MC20X/50X and PIC | 24EP32GP/MC20X   |  |  |  |
| DC60d              | 30                                                                                                        | 100           | μΑ                                                                                                                                                                                                   | -40°C                |                  |  |  |  |
| DC60a              | 35                                                                                                        | 100           | μΑ                                                                                                                                                                                                   | +25°C                | 3 31/            |  |  |  |
| DC60b              | 150                                                                                                       | 200           | μΑ                                                                                                                                                                                                   | +85°C                | 3.3V             |  |  |  |
| DC60c              | 250                                                                                                       | 500           | μA                                                                                                                                                                                                   | +125°C               |                  |  |  |  |
| Power-Down         | Current (IPD) <sup>(1)</sup> -                                                                            | dsPIC33EP64GI | P50X, dsPIC33EI                                                                                                                                                                                      | P64MC20X/50X and PIC | 24EP64GP/MC20X   |  |  |  |
| DC60d              | 25                                                                                                        | 100           | μA                                                                                                                                                                                                   | -40°C                |                  |  |  |  |
| DC60a              | 30                                                                                                        | 100           | μA                                                                                                                                                                                                   | +25°C                | 3.3∨             |  |  |  |
| DC60b              | 150                                                                                                       | 350           | μΑ                                                                                                                                                                                                   | +85°C                |                  |  |  |  |
| DC60c              | 350                                                                                                       | 800           | μΑ                                                                                                                                                                                                   | +125°C               |                  |  |  |  |
| Power-Down         | Current (IPD) <sup>(1)</sup> –                                                                            | dsPIC33EP128G | P50X, dsPIC33E                                                                                                                                                                                       | P128MC20X/50X and Pl | C24EP128GP/MC20X |  |  |  |
| DC60d              | 30                                                                                                        | 100           | μΑ                                                                                                                                                                                                   | -40°C                |                  |  |  |  |
| DC60a              | 35                                                                                                        | 100           | μΑ                                                                                                                                                                                                   | +25°C                | 3 3//            |  |  |  |
| DC60b              | 150                                                                                                       | 350           | μΑ                                                                                                                                                                                                   | +85°C                | 5.50             |  |  |  |
| DC60c              | 550                                                                                                       | 1000          | μΑ                                                                                                                                                                                                   | +125°C               |                  |  |  |  |
| Power-Down         | Current (IPD) <sup>(1)</sup> –                                                                            | dsPIC33EP256G | P50X, dsPIC33E                                                                                                                                                                                       | P256MC20X/50X and Pl | C24EP256GP/MC20X |  |  |  |
| DC60d              | 35                                                                                                        | 100           | μA                                                                                                                                                                                                   | -40°C                |                  |  |  |  |
| DC60a              | 40                                                                                                        | 100           | μA                                                                                                                                                                                                   | +25°C                | 3 3//            |  |  |  |
| DC60b              | 250                                                                                                       | 450           | μΑ                                                                                                                                                                                                   | +85°C                | 5.5 V            |  |  |  |
| DC60c              | 1000                                                                                                      | 1200          | μΑ                                                                                                                                                                                                   | +125°C               |                  |  |  |  |
| Power-Down         | Power-Down Current (IPD) <sup>(1)</sup> – dsPIC33EP512GP50X, dsPIC33EP512MC20X/50X and PIC24EP512GP/MC20X |               |                                                                                                                                                                                                      |                      |                  |  |  |  |
| DC60d              | 40                                                                                                        | 100           | μA                                                                                                                                                                                                   | -40°C                |                  |  |  |  |
| DC60a              | 45                                                                                                        | 100           | μΑ                                                                                                                                                                                                   | +25°C                | 3 3\/            |  |  |  |
| DC60b              | 350                                                                                                       | 800           | μΑ                                                                                                                                                                                                   | +85°C                | 0.0V             |  |  |  |
| DC60c              | 1100                                                                                                      | 1500          | μΑ                                                                                                                                                                                                   | +125°C               |                  |  |  |  |

### TABLE 30-8: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

Note 1: IPD (Sleep) current is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock is active; OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration Word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- All peripheral modules are disabled (PMDx bits are all set)
- The VREGS bit (RCON<8>) = 0 (i.e., core regulator is set to standby while the device is in Sleep mode)
- The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode)
- JTAG is disabled

#### 31.2 **AC Characteristics and Timing Parameters**

The information contained in this section defines dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X AC characteristics and timing parameters for high-temperature devices. However, all AC timing specifications in this section are the same as those in Section 30.2 "AC Characteristics and Timing Parameters", with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, Parameter OS53 in Section 30.2 "AC Characteristics and Timing Parameters" is the Industrial and Extended temperature equivalent of HOS53.

### TABLE 31-9: TEMPERATURE AND VOLTAGE SPECIFICATIONS – AC

|                    | Standard Operating Conditions: 3.0V to 3.6V                   |
|--------------------|---------------------------------------------------------------|
|                    | (unless otherwise stated)                                     |
| AC CHARACTERISTICS | Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |
|                    | Operating voltage VDD range as described in Table 31-1.       |

#### **FIGURE 31-1:** LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



#### TABLE 31-10: PLL CLOCK TIMING SPECIFICATIONS

| AC CHARACTERISTICS |        |                                        | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |     |   |            |                                |  |
|--------------------|--------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|---|------------|--------------------------------|--|
| Param<br>No.       | Symbol | Characteristic                         | Min Typ Max Units Cond                                                                                                            |     |   | Conditions |                                |  |
| HOS53              | DCLK   | CLKO Stability (Jitter) <sup>(1)</sup> | -5                                                                                                                                | 0.5 | 5 | %          | Measured over 100 ms<br>period |  |

These parameters are characterized by similarity, but are not tested in manufacturing. This specification is Note 1: based on clock cycle by clock cycle measurements. To calculate the effective jitter for individual time bases or communication clocks use this formula:

$$Peripheral Clock Jitter = \frac{DCLK}{\sqrt{\frac{FOSC}{Peripheral Bit Rate Clock}}}$$

For example: FOSC = 32 MHz, DCLK = 5%, SPIx bit rate clock (i.e., SCKx) is 2 MHz. Г

$$SPI SCK Jitter = \left\lfloor \frac{D_{CLK}}{\sqrt{\left(\frac{32 MHz}{2 MHz}\right)}} \right\rfloor = \left\lfloor \frac{5\%}{\sqrt{16}} \right\rfloor = \left\lfloor \frac{5\%}{4} \right\rfloor = 1.25\%$$

٦

© 2011-2013 Microchip Technology Inc.

### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





Microchip Technology Drawing C04-052C Sheet 1 of 2

### TABLE A-1:MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                       |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 30.0 "Electrical<br>Characteristics" | Removed Voltage on VCAP with respect to Vss and added Note 5 in Absolute Maximum Ratings <sup>(1)</sup> .                                                                |
|                                              | Removed Parameter DC18 (VCORE) and Note 3 from the DC Temperature and Voltage Specifications (see Table 30-4).                                                           |
|                                              | Updated Note 1 in the DC Characteristics: Operating Current (IDD) (see Table 30-6).                                                                                      |
|                                              | Updated Note 1 in the DC Characteristics: Idle Current (IIDLE) (see Table 30-7).                                                                                         |
|                                              | Changed the Typical values for Parameters DC60a-DC60d and updated Note 1 in the DC Characteristics: Power-down Current (IPD) (see Table 30-8).                           |
|                                              | Updated Note 1 in the DC Characteristics: Doze Current (IDOZE) (see Table 30-9).                                                                                         |
|                                              | Updated Note 2 in the Electrical Characteristics: BOR (see Table 30-12).                                                                                                 |
|                                              | Updated Parameters CM20 and CM31, and added Parameters CM44 and CM45 in the AC/DC Characteristics: Op amp/Comparator (see Table 30-14).                                  |
|                                              | Added the Op amp/Comparator Reference Voltage Settling Time Specifications (see Table 30-15).                                                                            |
|                                              | Added Op amp/Comparator Voltage Reference DC Specifications (see Table 30-16).                                                                                           |
|                                              | Updated Internal FRC Accuracy Parameter F20a (see Table 30-21).                                                                                                          |
|                                              | Updated the Typical value and Units for Parameter CTMUI1, and added Parameters CTMUI4, CTMUFV1, and CTMUFV2 to the CTMU Current Source Specifications (see Table 30-55). |
| Section 31.0 "Packaging<br>Information"      | Updated packages by replacing references of VLAP with TLA.                                                                                                               |
| "Product Identification<br>System"           | Changed VLAP to TLA.                                                                                                                                                     |

| Remappable Input for U1RX               |     |
|-----------------------------------------|-----|
| Reset System                            | 123 |
| Shared Port Structure                   |     |
| Single-Phase Synchronous Buck Converter |     |
| SPIx Module                             |     |
| Suggested Oscillator Circuit Placement  | 31  |
| Type B Timer (Timer2 and Timer4)        |     |
| Type B/Type C Timer Pair (32-Bit Timer) |     |
| Type C Timer (Timer3 and Timer5)        |     |
| UARTx Module                            |     |
| User-Programmable Blanking Function     |     |
| Watchdog Timer (WDT)                    |     |
| Brown-out Reset (BOR)                   |     |

### С

| C Compilers                              |          |  |
|------------------------------------------|----------|--|
| MPLAB XC Compilers                       |          |  |
| Charge Time Measurement Unit. See CTMU.  |          |  |
| Code Examples                            |          |  |
| IC1 Connection to QEI1 Input on          |          |  |
| Pin 43 of dsPIC33EPXXXMC206              |          |  |
| Port Write/Read                          |          |  |
| PWMx Write-Protected Register            |          |  |
| Unlock Sequence                          |          |  |
| PWRSAV Instruction Syntax                |          |  |
| Code Protection                          | 379, 386 |  |
| CodeGuard Security                       | 379, 386 |  |
| Configuration Bits                       |          |  |
| Description                              |          |  |
| Configuration Byte Register Map          |          |  |
| Configuring Analog and Digital Port Pins |          |  |
| CPU                                      |          |  |
| Addressing Modes                         |          |  |
| Clocking System Options                  |          |  |
| Fast RC (FRC) Oscillator                 |          |  |
| FRC Oscillator with PLL                  |          |  |
| FRC Oscillator with Postscaler           |          |  |
| Low-Power RC (LPRC) Oscillator           |          |  |
| Primary (XT, HS, EC) Oscillator          |          |  |
| Primary Oscillator with PLL              |          |  |
| Control Registers                        | 40       |  |
| Data Space Addressing                    |          |  |
| Instruction Set                          |          |  |
| Resources                                |          |  |
| CTMU                                     |          |  |
| Control Registers                        |          |  |
| Resources                                |          |  |
| Customer Change Notification Service     |          |  |
| Customer Notification Service            |          |  |
| Customer Support                         |          |  |
|                                          |          |  |

# D

| Data Address Space                    | 51 |
|---------------------------------------|----|
| Memory Map for dsPIC33EP128MC20X/50X, |    |
| dsPIC33EP128GP50X Devices             | 54 |
| Memory Map for dsPIC33EP256MC20X/50X, |    |
| dsPIC33EP256GP50X Devices             | 55 |
| Memory Map for dsPIC33EP32MC20X/50X,  |    |
| dsPIC33EP32GP50X Devices              | 52 |
| Memory Map for dsPIC33EP512MC20X/50X, |    |
| dsPIC33EP512GP50X Devices             | 56 |
| Memory Map for dsPIC33EP64MC20X/50X,  |    |
| dsPIC33EP64GP50X Devices              | 53 |
| Memory Map for PIC24EP128GP/MC20X/50X |    |
| Devices                               | 59 |
|                                       |    |

| Memory Map for PIC24EP256GP/MC20X/50X   |       |     |
|-----------------------------------------|-------|-----|
| Devices                                 |       | 60  |
| Memory Map for PIC24EP32GP/MC20X/50X    |       |     |
|                                         |       | 57  |
|                                         | ••••• | 57  |
| Memory Map for PIC24EP512GP/MIC20X/50X  |       | ~ ~ |
| Devices                                 |       | 61  |
| Memory Map for PIC24EP64GP/MC20X/50X    |       |     |
| Devices                                 |       | 58  |
| Near Data Space                         |       | 51  |
| Organization. Alignment                 |       | 51  |
| SER Snace                               |       | 51  |
| Width                                   |       |     |
| Data Mamany                             | ••••• | 51  |
| Data Methory                            |       | 440 |
| Arbitration and Bus Master Priority     | ••••• | 110 |
| Data Space                              |       |     |
| Extended X                              |       | 109 |
| Paged Memory Scheme                     |       | 105 |
| DC and AC Characteristics               |       |     |
| Graphs                                  |       | 475 |
| DC Characteristics                      |       |     |
| POP                                     |       | 111 |
| CTMU Current Source Dequiremente        | ••••• | 411 |
| CTMU Current Source Requirements        |       | 458 |
| Doze Current (IDOZE) 4                  | 07,   | 469 |
| High Temperature                        |       | 468 |
| I/O Pin Input Specifications            |       | 408 |
| I/O Pin Output Specifications 4         | 11,   | 470 |
| Idle Current (IIDLE)                    | 05.   | 469 |
| Op Amp/Comparator Requirements          | ,     | 455 |
| On Amp/Comparator Voltage Reference     |       |     |
|                                         |       | 457 |
| Requirements                            |       | 457 |
| Operating Current (IDD) 4               | 04,   | 469 |
| Operating MIPS vs. Voltage 4            | 02,   | 468 |
| Power-Down Current (IPD) 4              | 06,   | 469 |
| Program Memory                          |       | 412 |
| Temperature and Voltage                 |       | 468 |
| Temperature and Voltage Specifications  |       | 403 |
| Thermal Operating Conditions            |       | 468 |
| Watchdog Timer Delta Current            |       | 407 |
| Demo/Development Boardo, Evoluction and |       | 407 |
|                                         |       | 400 |
| Starter Kits                            | ••••• | 400 |
| Development Support                     | ••••• | 397 |
| Third-Party Tools                       |       | 400 |
| DMA Controller                          |       |     |
| Channel to Peripheral Associations      |       | 140 |
| Control Registers                       |       | 141 |
| DMAxCNT                                 |       | 141 |
|                                         |       | 141 |
|                                         |       | 1/1 |
|                                         |       | 1/1 |
|                                         | ••••• | 141 |
| DMAXSTA                                 | ••••• | 141 |
| DMAxSTB                                 |       | 141 |
| Resources                               |       | 141 |
| Supported Peripherals                   |       | 139 |
| Doze Mode                               |       | 165 |
| DSP Engine                              |       | 44  |
|                                         |       |     |
| E                                       |       |     |

# Ε

| 310 |
|-----|
| 311 |
| 311 |
| 312 |
| 312 |
| 313 |
| 313 |
|     |