

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $= K \in$ 

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 53                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 16x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-VFQFN Exposed Pad                                                             |
| Supplier Device Package    | 64-VQFN (9x9)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128mc206-i-mr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### FIGURE 4-4: PROGRAM MEMORY MAP FOR dsPIC33EP256GP50X, dsPIC33EP256MC20X/50X AND PIC24EP256GP/MC20X DEVICES



Note: Memory areas are not shown to scale.





|                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                           |                                                                                                      |                                                                                                 | (,                                                                              |                                                        |                                     |                           |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------|---------------------------|
| R/SO-0 <sup>(1</sup>                                                                                                                                                                                                                                                                                                                                                | <sup>)</sup> R/W-0 <sup>(1)</sup>                                                                                                         | R/W-0 <sup>(1)</sup>                                                                                 | R/W-0                                                                                           | U-0                                                                             | U-0                                                    | U-0                                 | U-0                       |
| WR                                                                                                                                                                                                                                                                                                                                                                  | WREN                                                                                                                                      | WRERR                                                                                                | NVMSIDL <sup>(2)</sup>                                                                          |                                                                                 |                                                        | —                                   | —                         |
| bit 15                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 8                     |
|                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| U-0                                                                                                                                                                                                                                                                                                                                                                 | U-0                                                                                                                                       | U-0                                                                                                  | U-0                                                                                             | R/W-0 <sup>(1)</sup>                                                            | R/W-0 <sup>(1)</sup>                                   | R/W-0 <sup>(1)</sup>                | R/W-0 <sup>(1)</sup>      |
|                                                                                                                                                                                                                                                                                                                                                                     | —                                                                                                                                         | —                                                                                                    | <u> </u>                                                                                        | NVMOP3 <sup>(3,4)</sup>                                                         | NVMOP2 <sup>(3,4)</sup>                                | NVMOP1 <sup>(3,4)</sup>             | NVMOP0 <sup>(3,4)</sup>   |
| bit 7                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 0                     |
|                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        | _                                   |                           |
| Legend:                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                           | SO = Settab                                                                                          | le Only bit                                                                                     |                                                                                 |                                                        |                                     |                           |
| R = Reada                                                                                                                                                                                                                                                                                                                                                           | ble bit                                                                                                                                   | W = Writable                                                                                         | e bit                                                                                           | U = Unimplem                                                                    | ented bit, read                                        | as '0'                              |                           |
| -n = Value                                                                                                                                                                                                                                                                                                                                                          | at POR                                                                                                                                    | '1' = Bit is se                                                                                      | t                                                                                               | '0' = Bit is clea                                                               | ired                                                   | x = Bit is unkn                     | iown                      |
| bit 15                                                                                                                                                                                                                                                                                                                                                              | WR: Write Co<br>1 = Initiates a<br>cleared by<br>0 = Program                                                                              | ntrol bit <sup>(1)</sup><br>a Flash memo<br>y hardware o<br>or erase oper                            | ory program or<br>nce the operati<br>ation is comple                                            | erase operation<br>on is complete<br>ate and inactive                           | on; the operatio                                       | n is self-timed                     | and the bit is            |
| bit 14                                                                                                                                                                                                                                                                                                                                                              | WREN: Write<br>1 = Enables F<br>0 = Inhibits Fl                                                                                           | Enable bit <sup>(1)</sup><br><sup>-</sup> lash program<br>ash program/                               | n/erase operati<br>⁄erase operatio                                                              | ons                                                                             |                                                        |                                     |                           |
| bit 13                                                                                                                                                                                                                                                                                                                                                              | WRERR: Writ<br>1 = An improp<br>on any se<br>0 = The progr                                                                                | e Sequence E<br>per program of<br>t attempt of th<br>ram or erase                                    | Error Flag bit <sup>(1)</sup><br>rerase sequence<br>e WR bit)<br>operation comp                 | ce attempt or ter                                                               | mination has oc                                        | curred (bit is se                   | t automatically           |
| bit 12                                                                                                                                                                                                                                                                                                                                                              | NVMSIDL: N\<br>1 = Flash volt<br>0 = Flash volt                                                                                           | /M Stop in Idl<br>age regulator<br>age regulator                                                     | e Control bit <sup>(2)</sup><br>goes into Star<br>is active durin                               | ndby mode duri<br>g Idle mode                                                   | ng Idle mode                                           |                                     |                           |
| bit 11-4                                                                                                                                                                                                                                                                                                                                                            | Unimplement                                                                                                                               | ted: Read as                                                                                         | '0'                                                                                             | -                                                                               |                                                        |                                     |                           |
| bit 11-4 Unimplemented: Read as '0'<br>bit 3-0 NVMOP<3:0>: NVM Operation Select bits <sup>(1,3,4)</sup><br>1111 = Reserved<br>1100 = Reserved<br>1000 = Reserved<br>1011 = Reserved<br>1010 = Reserved<br>1010 = Reserved<br>0011 = Memory page erase operation<br>0010 = Reserved<br>0011 = Memory double-word program operation <sup>(5)</sup><br>0000 = Reserved |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| Note 1:<br>2:<br>3:<br>4:<br>5:                                                                                                                                                                                                                                                                                                                                     | These bits can only<br>If this bit is set, the<br>(TVREG) before Fla<br>All other combination<br>Execution of the PV<br>Two adjacent word | / be reset on a<br>re will be mini<br>sh memory be<br>ons of NVMO<br>wRSAV instruct<br>s on a 4-word | a POR.<br>mal power sav<br>ecomes operat<br>P<3:0> are uni<br>tion is ignored<br>I boundary are | rings (IIDLE) and<br>ional.<br>implemented.<br>while any of the<br>programmed d | d upon exiting lo<br>e NVM operatio<br>uring execution | the mode, there<br>ns are in progra | is a delay<br>ess.<br>on. |

## REGISTER 5-1: NVMCON: NONVOLATILE MEMORY (NVM) CONTROL REGISTER

| R/W-0  | U-0   | R/W-0 | R/W-0  | R/W-0               | R-0 | R-0   | R-0   |
|--------|-------|-------|--------|---------------------|-----|-------|-------|
| VAR    | —     | US1   | US0    | EDT                 | DL2 | DL1   | DL0   |
| bit 15 |       |       |        |                     |     |       | bit 8 |
|        |       |       |        |                     |     |       |       |
| R/W-0  | R/W-0 | R/W-1 | R/W-0  | R/C-0               | R-0 | R/W-0 | R/W-0 |
| SATA   | SATB  | SATDW | ACCSAT | IPL3 <sup>(2)</sup> | SFA | RND   | IF    |
| bit 7  |       |       |        |                     |     |       | bit 0 |
|        |       |       |        |                     |     |       |       |

## **REGISTER 7-2:** CORCON: CORE CONTROL REGISTER<sup>(1)</sup>

| Legend:           | C = Clearable bit |                             |                    |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1'= Bit is set   | '0' = Bit is cleared        | x = Bit is unknown |

bit

| bit 15 | VAR: Variable Exception Processing Latency Control             |
|--------|----------------------------------------------------------------|
|        | 1 = Variable exception processing is enabled                   |
|        | 0 = Fixed exception processing is enabled                      |
| bit 3  | IPL3: CPU Interrupt Priority Level Status bit 3 <sup>(2)</sup> |
|        | 1 = CPU Interrupt Priority Level is greater than 7             |
|        | 0 = CPU Interrupt Priority Level is 7 or less                  |

**Note 1:** For complete register details, see Register 3-2.

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.

### REGISTER 8-9: DSADRH: DMA MOST RECENT RAM HIGH ADDRESS REGISTER

| U-0            | U-0 | U-0             | U-0   | U-0          | U-0              | U-0    | U-0   |
|----------------|-----|-----------------|-------|--------------|------------------|--------|-------|
| —              | _   | —               | —     | _            | —                | —      | —     |
| bit 15         |     |                 |       |              |                  |        | bit 8 |
|                |     |                 |       |              |                  |        |       |
| R-0            | R-0 | R-0             | R-0   | R-0          | R-0              | R-0    | R-0   |
|                |     |                 | DSADR | <23:16>      |                  |        |       |
| bit 7          |     |                 |       |              |                  |        | bit 0 |
|                |     |                 |       |              |                  |        |       |
| Legend:        |     |                 |       |              |                  |        |       |
| R = Readable I | bit | W = Writable bi | t     | U = Unimpler | mented bit, read | as '0' |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 15-8 Unimplemented: Read as '0'

bit 7-0 DSADR<23:16>: Most Recent DMA Address Accessed by DMA bits

#### REGISTER 8-10: DSADRL: DMA MOST RECENT RAM LOW ADDRESS REGISTER

| R-0             | R-0 | R-0              | R-0  | R-0                                     | R-0          | R-0       | R-0   |
|-----------------|-----|------------------|------|-----------------------------------------|--------------|-----------|-------|
|                 |     |                  | DSAI | DR<15:8>                                |              |           |       |
| bit 15          |     |                  |      |                                         |              |           | bit 8 |
|                 |     |                  |      |                                         |              |           |       |
| R-0             | R-0 | R-0              | R-0  | R-0                                     | R-0          | R-0       | R-0   |
|                 |     |                  | DSA  | DR<7:0>                                 |              |           |       |
| bit 7           |     |                  |      |                                         |              |           | bit 0 |
|                 |     |                  |      |                                         |              |           |       |
| Legend:         |     |                  |      |                                         |              |           |       |
| R = Readable    | bit | W = Writable bit |      | U = Unimplemer                          | nted bit, re | ad as '0' |       |
| -n = Value at P | OR  | '1' = Bit is set |      | '0' = Bit is cleared x = Bit is unknown |              |           |       |

bit 15-0 DSADR<15:0>: Most Recent DMA Address Accessed by DMA bits

| U-0         | U-0 | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |
|-------------|-----|-------|-------|-------|-------|-------|-------|
| —           | —   | —     | —     | —     | —     | —     | —     |
| bit 15      |     |       |       |       |       |       | bit 8 |
|             |     |       |       |       |       |       |       |
| U-0         | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| —           | —   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7       |     |       |       |       |       |       | bit 0 |
|             |     |       |       |       |       |       |       |
| I a manuali |     |       |       |       |       |       |       |

### REGISTER 9-4: OSCTUN: FRC OSCILLATOR TUNING REGISTER

| Legend:           |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-6 Unimplemented: Read as '0'

bit 5-0 **TUN<5:0>:** FRC Oscillator Tuning bits 011111 = Maximum frequency deviation of 1.453% (7.477 MHz) 011110 = Center frequency + 1.406% (7.474 MHz) •••• 000001 = Center frequency + 0.047% (7.373 MHz) 000000 = Center frequency (7.37 MHz nominal) 111111 = Center frequency - 0.047% (7.367 MHz) ••• 100001 = Center frequency - 1.453% (7.263 MHz) 100000 = Minimum frequency deviation of -1.5% (7.259 MHz)

### REGISTER 11-8: RPINR14: PERIPHERAL PIN SELECT INPUT REGISTER 14 (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

| U-0          | R/W-0        | R/W-0                                                                                                                      | R/W-0         | R/W-0                      | R/W-0           | R/W-0           | R/W-0 |  |  |  |  |  |
|--------------|--------------|----------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------|-----------------|-----------------|-------|--|--|--|--|--|
|              |              |                                                                                                                            |               | QEB1R<6:0>                 | •               |                 |       |  |  |  |  |  |
| bit 15       |              |                                                                                                                            |               |                            |                 |                 | bit 8 |  |  |  |  |  |
|              |              |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
| U-0          | R/W-0        | R/W-0                                                                                                                      | R/W-0         | R/W-0                      | R/W-0           | R/W-0           | R/W-0 |  |  |  |  |  |
|              |              |                                                                                                                            |               | QEA1R<6:0>                 | •               |                 |       |  |  |  |  |  |
| bit 7        |              |                                                                                                                            |               |                            |                 |                 | bit 0 |  |  |  |  |  |
|              |              |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
| Legend:      | -1:+         |                                                                                                                            | L 14          |                            |                 |                 |       |  |  |  |  |  |
| R = Readad   |              | vv = vvritable                                                                                                             | DIT           |                            | nented bit, rea |                 |       |  |  |  |  |  |
| -n = Value a | at POR       | '1' = Bit is set                                                                                                           |               | $0^{\prime}$ = Bit is clea | ared            | x = Bit is unkr | nown  |  |  |  |  |  |
| bit 15       | Unimplome    | ntod: Dood os '                                                                                                            | o'            |                            |                 |                 |       |  |  |  |  |  |
|              |              | nteu: Reau as                                                                                                              |               |                            | - Dia kita      |                 |       |  |  |  |  |  |
| DIL 14-8     | (see Table 1 | <b>QEB1R&lt;6:0&gt;:</b> Assign B (QEB) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |               |                            |                 |                 |       |  |  |  |  |  |
|              | 1111001 =    | Input tied to RPI                                                                                                          | 121           |                            |                 |                 |       |  |  |  |  |  |
|              | •            |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
|              | •            |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
|              | 0000001 =    | 0000001 = Input tied to CMP1                                                                                               |               |                            |                 |                 |       |  |  |  |  |  |
|              | 0000000 =    | Input tied to Vss                                                                                                          | ;             |                            |                 |                 |       |  |  |  |  |  |
| bit 7        | Unimpleme    | ented: Read as '                                                                                                           | 0'            |                            |                 |                 |       |  |  |  |  |  |
| bit 6-0      | QEA1R<6:0    | <b>D&gt;:</b> Assign A (QE                                                                                                 | A) to the Cor | responding RP              | n Pin bits      |                 |       |  |  |  |  |  |
|              | (see Table ? | 11-2 for input pin                                                                                                         | selection nur | nbers)                     |                 |                 |       |  |  |  |  |  |
|              | 1111001 =    | Input tied to RPI                                                                                                          | 121           |                            |                 |                 |       |  |  |  |  |  |
|              | •            |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
|              |              |                                                                                                                            |               |                            |                 |                 |       |  |  |  |  |  |
|              | 0000001 =    | Input tied to CM                                                                                                           | P1            |                            |                 |                 |       |  |  |  |  |  |
|              | 0000000 =    | Input tied to Vss                                                                                                          | ;             |                            |                 |                 |       |  |  |  |  |  |

## 12.2 Timer1 Control Register

| R/W-0              | U-0                                      | R/W-0                               | U-0                         | U-0                              | U-0                       | U-0                | U-0         |
|--------------------|------------------------------------------|-------------------------------------|-----------------------------|----------------------------------|---------------------------|--------------------|-------------|
| TON <sup>(1)</sup> | —                                        | TSIDL                               | —                           | _                                | —                         | —                  | —           |
| bit 15             |                                          |                                     |                             |                                  |                           |                    | bit 8       |
|                    |                                          |                                     |                             |                                  |                           |                    |             |
| U-0                | R/W-0                                    | R/W-0                               | R/W-0                       | U-0                              | R/W-0                     | R/W-0              | U-0         |
|                    | TGATE                                    | TCKPS1                              | TCKPS0                      | _                                | TSYNC <sup>(1)</sup>      | TCS <sup>(1)</sup> | —           |
| bit 7              |                                          |                                     |                             |                                  |                           |                    | bit 0       |
|                    |                                          |                                     |                             |                                  |                           |                    |             |
| Legend:            |                                          |                                     |                             |                                  |                           |                    |             |
| R = Readab         | ole bit                                  | W = Writable                        | bit                         | U = Unimpler                     | mented bit, read          | as '0'             |             |
| -n = Value a       | at POR                                   | '1' = Bit is set                    |                             | '0' = Bit is cle                 | ared                      | x = Bit is unkn    | own         |
|                    |                                          | (1)                                 |                             |                                  |                           |                    |             |
| bit 15             | TON: Timer1                              | On bit <sup>(1)</sup>               |                             |                                  |                           |                    |             |
|                    | 1 = Starts 16-                           | bit Limer1<br>bit Timer1            |                             |                                  |                           |                    |             |
| bit 1/             | Unimplement                              | ted: Pead as '                      | ı'                          |                                  |                           |                    |             |
| bit 13             |                                          | 1 Stop in Idle N                    | /ode hit                    |                                  |                           |                    |             |
| DIC 15             | 1 = Discontinu                           | i stop in lae k                     | eration when a              | device enters l                  | dle mode                  |                    |             |
|                    | 0 = Continues                            | module opera                        | tion in Idle mo             | ode                              |                           |                    |             |
| bit 12-7           | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| bit 6              | TGATE: Time                              | r1 Gated Time                       | Accumulation                | Enable bit                       |                           |                    |             |
|                    | When TCS =                               | <u>1:</u><br>prod                   |                             |                                  |                           |                    |             |
|                    | When TCS =                               | 0.<br>0.                            |                             |                                  |                           |                    |             |
|                    | 1 = Gated tim                            | <u>e</u> accumulatior               | n is enabled                |                                  |                           |                    |             |
|                    | 0 = Gated tim                            | e accumulatior                      | n is disabled               |                                  |                           |                    |             |
| bit 5-4            | TCKPS<1:0>                               | : Timer1 Input                      | Clock Prescal               | e Select bits                    |                           |                    |             |
|                    | 11 = 1:256                               |                                     |                             |                                  |                           |                    |             |
|                    | 10 = 1:64<br>01 = 1:8                    |                                     |                             |                                  |                           |                    |             |
|                    | 01 = 1.0<br>00 = 1.1                     |                                     |                             |                                  |                           |                    |             |
| bit 3              | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| bit 2              | TSYNC: Time                              | er1 External Clo                    | ock Input Sync              | chronization Se                  | elect bit <sup>(1)</sup>  |                    |             |
|                    | When TCS =                               | 1:                                  |                             |                                  |                           |                    |             |
|                    | 1 = Synchroni                            | izes external cl                    | ock input                   |                                  |                           |                    |             |
|                    | 0 = Does not                             | synchronize ex                      | ternal clock in             | nput                             |                           |                    |             |
|                    | This bit is jand                         | <u>ored</u> .                       |                             |                                  |                           |                    |             |
| bit 1              | TCS: Timer1 (                            | Clock Source S                      | Select bit <sup>(1)</sup>   |                                  |                           |                    |             |
|                    | 1 = External c                           | lock is from pir                    | n, T1CK (on th              | ne rising edge)                  |                           |                    |             |
|                    | 0 = Internal cl                          | ock (FP)                            |                             | 5 5-7                            |                           |                    |             |
| bit 0              | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| Note 1: \          | When Timer1 is en<br>attempts by user so | abled in Exterr<br>oftware to write | al Synchrono<br>to the TMR1 | us Counter mo<br>register are ig | ode (TCS = 1, T<br>nored. | SYNC = 1, TO       | N = 1), any |

### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

© 2011-2013 Microchip Technology Inc.

NOTES:

### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER (CONTINUED)

| bit 6-4 | SYNCSRC<2:0>: Synchronous Source Selection bits <sup>(1)</sup><br>111 = Reserved                                                                                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | •                                                                                                                                                                                                  |
|         | •<br>100 = Reserved<br>011 = PTGO17 <sup>(2)</sup><br>010 = PTGO16 <sup>(2)</sup><br>001 = Reserved<br>000 = SYNCI1 input from PPS                                                                 |
| bit 3-0 | <pre>SEVTPS&lt;3:0&gt;: PWMx Special Event Trigger Output Postscaler Select bits<sup>(1)</sup> 1111 = 1:16 Postscaler generates Special Event Trigger on every sixteenth compare match event</pre> |
|         | 0001 = 1:2 Postscaler generates Special Event Trigger on every second compare match event<br>0000 = 1:1 Postscaler generates Special Event Trigger on every compare match event                    |

- **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal.
  - 2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

| _               |                                    |                                         |                                 |                         |                  |                  |         |
|-----------------|------------------------------------|-----------------------------------------|---------------------------------|-------------------------|------------------|------------------|---------|
|                 | WAKFIL                             | _                                       | —                               |                         | SEG2PH2          | SEG2PH1          | SEG2PH0 |
| bit 15          |                                    |                                         |                                 |                         |                  | l                | bit 8   |
|                 |                                    |                                         |                                 |                         |                  |                  |         |
| R/W-x           | R/W-x                              | R/W-x                                   | R/W-x                           | R/W-x                   | R/W-x            | R/W-x            | R/W-x   |
| SEG2PHTS        | SAM                                | SEG1PH2                                 | SEG1PH1                         | SEG1PH0                 | PRSEG2           | PRSEG1           | PRSEG0  |
| bit 7           |                                    |                                         |                                 |                         |                  |                  | bit 0   |
|                 |                                    |                                         |                                 |                         |                  |                  |         |
| Legend:         |                                    |                                         |                                 |                         |                  |                  |         |
| R = Readable    | bit                                | W = Writable                            | bit                             | U = Unimpler            | nented bit, read | d as '0'         |         |
| -n = Value at P | OR                                 | '1' = Bit is set                        |                                 | '0' = Bit is cle        | ared             | x = Bit is unkr  | nown    |
|                 |                                    |                                         |                                 |                         |                  |                  |         |
| bit 15          | Unimplemen                         | ted: Read as '                          | )'<br>                          |                         |                  |                  |         |
| bit 14          | WAKFIL: Sel                        | ect CAN Bus L                           | ine Filter for V                | Vake-up bit             |                  |                  |         |
|                 | 1 = Uses CAP<br>0 = CAN bus        | n dus line filter<br>line filter is not | tor wake-up                     | 2-UD                    |                  |                  |         |
| hit 13-11       | Unimplemen                         | ted: Read as '                          | n'                              |                         |                  |                  |         |
| bit 10-8        | SEG2PH<2:0                         | >: Phase Sear                           | nent 2 bits                     |                         |                  |                  |         |
|                 | 111 = Length                       | is 8 x TQ                               |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | 000 = Length                       | is 1 x Tq                               |                                 |                         |                  |                  |         |
| bit 7           | SEG2PHTS:                          | Phase Segmer                            | nt 2 Time Sele                  | ct bit                  |                  |                  |         |
|                 | 1 = Freely pro<br>0 = Maximum      | ogrammable<br>of SEG1PHx I              | oits or Informa                 | tion Processin          | g Time (IPT), w  | /hichever is gre | ater    |
| bit 6           | SAM: Sample                        | of the CAN B                            | us Line bit                     |                         | 0 ( )/           | 0                |         |
|                 | 1 = Bus line is<br>0 = Bus line is | s sampled three<br>s sampled once       | e times at the<br>at the sample | sample point<br>e point |                  |                  |         |
| bit 5-3         | SEG1PH<2:0                         | >: Phase Segr                           | nent 1 bits                     | ·                       |                  |                  |         |
|                 | 111 = Length                       | is 8 x Tq                               |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | 000 = Length                       | is 1 x Tq                               |                                 |                         |                  |                  |         |
| bit 2-0         | PRSEG<2:0>                         | : Propagation                           | Time Segmen                     | t bits                  |                  |                  |         |
|                 | 111 = Length                       | is 8 x TQ                               |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  |                                         |                                 |                         |                  |                  |         |
|                 | •                                  | ie 1 v To                               |                                 |                         |                  |                  |         |
|                 | UUU - Lengin                       | UIAIG                                   |                                 |                         |                  |                  |         |

## REGISTER 21-10: CxCFG2: ECANx BAUD RATE CONFIGURATION REGISTER 2

NOTES:

### REGISTER 23-5: AD1CHS123: ADC1 INPUT CHANNEL 1, 2, 3 SELECT REGISTER (CONTINUED)

bit 0

**CH123SA:** Channel 1, 2, 3 Positive Input Select for Sample MUXA bit In 12-bit mode (AD21B = 1), CH123SA is Unimplemented and is Read as '0':

| ADC Channel    |             |         |         |  |  |  |  |  |
|----------------|-------------|---------|---------|--|--|--|--|--|
| value          | CH1 CH2 CH3 |         |         |  |  |  |  |  |
| 1 <b>(2)</b>   | OA1/AN3     | OA2/AN0 | OA3/AN6 |  |  |  |  |  |
| 0 <b>(1,2)</b> | OA2/AN0     | AN1     | AN2     |  |  |  |  |  |

**Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.

2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

## REGISTER 24-10: PTGADJ: PTG ADJUST REGISTER<sup>(1)</sup>

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | PTGA  | DJ<15:8>         |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | PTGA  | DJ<7:0>          |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable I  | bit   | W = Writable I   | bit   | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 **PTGADJ<15:0>:** PTG Adjust Register bits This register holds user-supplied data to be added to the PTGTxLIM, PTGCxLIM, PTGSDLIM or PTGL0 registers with the PTGADD command.

## REGISTER 24-11: PTGL0: PTG LITERAL 0 REGISTER<sup>(1)</sup>

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|--------|-------|-------|-------|
|        |       |       | PTGL0 | <15:8> |       |       |       |
| bit 15 |       |       |       |        |       |       | bit 8 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|--------|-------|-------|-------|
|       |       |       | PTGL  | 0<7:0> |       |       |       |
| bit 7 |       |       |       |        |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

### bit 15-0 PTGL0<15:0>: PTG Literal 0 Register bits

This register holds the 16-bit value to be written to the AD1CHS0 register with the  ${\tt PTGCTRL}$  Step command.

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

### REGISTER 27-1: DEVID: DEVICE ID REGISTER

| R       | R                 | R | R       | R                   | R          | R | R      |
|---------|-------------------|---|---------|---------------------|------------|---|--------|
|         |                   |   | DEVID<2 | 3:16> <b>(1)</b>    |            |   |        |
| bit 23  |                   |   |         |                     |            |   | bit 16 |
|         |                   |   |         |                     |            |   |        |
| R       | R                 | R | R       | R                   | R          | R | R      |
|         |                   |   | DEVID<  | 15:8> <b>(1)</b>    |            |   |        |
| bit 15  |                   |   |         |                     |            |   | bit 8  |
|         |                   |   |         |                     |            |   |        |
| R       | R                 | R | R       | R                   | R          | R | R      |
|         |                   |   | DEVID<  | 7:0> <sup>(1)</sup> |            |   |        |
| bit 7   |                   |   |         |                     |            |   | bit 0  |
|         |                   |   |         |                     |            |   |        |
| Legend: | R = Read-Only bit |   |         | U = Unimplen        | nented bit |   |        |

bit 23-0 **DEVID<23:0>:** Device Identifier bits<sup>(1)</sup>

**Note 1:** Refer to the "dsPIC33E/PIC24E Flash Programming Specification for Devices with Volatile Configuration *Bits*" (DS70663) for the list of device ID values.

### **REGISTER 27-2: DEVREV: DEVICE REVISION REGISTER**

| R       | R                 | R | R       | R                      | R          | R | R      |
|---------|-------------------|---|---------|------------------------|------------|---|--------|
|         |                   |   | DEVREV< | <23:16> <sup>(1)</sup> |            |   |        |
| bit 23  |                   |   |         |                        |            |   | bit 16 |
|         |                   |   |         |                        |            |   |        |
| R       | R                 | R | R       | R                      | R          | R | R      |
|         |                   |   | DEVREV  | <15:8> <b>(1)</b>      |            |   |        |
| bit 15  |                   |   |         |                        |            |   | bit 8  |
|         |                   |   |         |                        |            |   |        |
| R       | R                 | R | R       | R                      | R          | R | R      |
|         |                   |   | DEVRE   | /<7:0> <sup>(1)</sup>  |            |   |        |
| bit 7   |                   |   |         |                        |            |   | bit 0  |
|         |                   |   |         |                        |            |   |        |
| Legend: | R = Read-only bit |   |         | U = Unimpler           | nented bit |   |        |

## bit 23-0 **DEVREV<23:0>:** Device Revision bits<sup>(1)</sup>

**Note 1:** Refer to the "dsPIC33E/PIC24E Flash Programming Specification for Devices with Volatile Configuration *Bits*" (DS70663) for the list of device revision values.

## 30.2 AC Characteristics and Timing Parameters

This section defines dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X AC characteristics and timing parameters.

### TABLE 30-15: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V                                 |  |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------|--|--|--|--|--|
|                    | (unless otherwise stated)                                                   |  |  |  |  |  |
|                    | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |  |  |
| AC CHARACTERISTICS | $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended                        |  |  |  |  |  |
|                    | Operating voltage VDD range as described in Section 30.1 "DC                |  |  |  |  |  |
|                    | Characteristics".                                                           |  |  |  |  |  |

### FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



### TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min. | Тур. | Max. | Units | Conditions                                                          |
|--------------|--------|-----------------------|------|------|------|-------|---------------------------------------------------------------------|
| DO50         | Cosco  | OSC2 Pin              | _    | —    | 15   | pF    | In XT and HS modes, when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O Pins and OSC2 | —    | —    | 50   | pF    | EC mode                                                             |
| DO58         | Св     | SCLx, SDAx            | _    | _    | 400  | pF    | In I <sup>2</sup> C™ mode                                           |

#### TABLE 30-18: PLL CLOCK TIMING SPECIFICATIONS

| AC CHARACTERISTICS |        |                                                                  |                                                | <b>d Operat</b><br>otherwis<br>ng temper | ing Cond<br>e stated)<br>ature -4<br>-4 | itions: 3<br>0°C ≤ TA<br>0°C ≤ TA | <b>.0V to 3.6V</b><br>A $\leq$ +85°C for Industrial<br>A $\leq$ +125°C for Extended |  |
|--------------------|--------|------------------------------------------------------------------|------------------------------------------------|------------------------------------------|-----------------------------------------|-----------------------------------|-------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol | Characteristic                                                   | Min. Typ. <sup>(1)</sup> Max. Units Conditions |                                          |                                         |                                   |                                                                                     |  |
| OS50               | Fplli  | PLL Voltage Controlled Oscillator<br>(VCO) Input Frequency Range | 0.8                                            | _                                        | 8.0                                     | MHz                               | ECPLL, XTPLL modes                                                                  |  |
| OS51               | Fvco   | On-Chip VCO System Frequency                                     | 120                                            | _                                        | 340                                     | MHz                               |                                                                                     |  |
| OS52               | TLOCK  | PLL Start-up Time (Lock Time)                                    | 0.9                                            | 1.5                                      | 3.1                                     | ms                                |                                                                                     |  |
| OS53               | DCLK   | CLKO Stability (Jitter) <sup>(2)</sup>                           | -3                                             | 0.5                                      | 3                                       | %                                 |                                                                                     |  |

**Note 1:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: This jitter specification is based on clock cycle-by-clock cycle measurements. To get the effective jitter for individual time bases, or communication clocks used by the application, use the following formula:

$$Effective Jitter = \frac{DCLK}{\sqrt{\frac{FOSC}{Time Base or Communication Clock}}}$$

For example, if Fosc = 120 MHz and the SPIx bit rate = 10 MHz, the effective jitter is as follows:

Effective Jitter = 
$$\frac{DCLK}{\sqrt{\frac{120}{10}}} = \frac{DCLK}{\sqrt{12}} = \frac{DCLK}{3.464}$$

### TABLE 30-19: INTERNAL FRC ACCURACY

| AC CHARACTERISTICS                                              |     | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |      |      |       |                                          |                |  |  |
|-----------------------------------------------------------------|-----|------------------------------------------------------|------|------|-------|------------------------------------------|----------------|--|--|
| Param<br>No. Characteristic                                     |     | Min.                                                 | Тур. | Max. | Units | Conditions                               |                |  |  |
| Internal FRC Accuracy @ FRC Frequency = 7.37 MHz <sup>(1)</sup> |     |                                                      |      |      |       |                                          |                |  |  |
| F20a                                                            | FRC | -1.5                                                 | 0.5  | +1.5 | %     | $-40^{\circ}C \le TA \le -10^{\circ}C$   | VDD = 3.0-3.6V |  |  |
|                                                                 |     | -1                                                   | 0.5  | +1   | %     | $-10^{\circ}C \leq TA \leq +85^{\circ}C$ | VDD = 3.0-3.6V |  |  |
| F20b                                                            | FRC | -2                                                   | 1    | +2   | %     | $+85^{\circ}C \le TA \le +125^{\circ}C$  | VDD = 3.0-3.6V |  |  |

Note 1: Frequency is calibrated at +25°C and 3.3V. TUNx bits can be used to compensate for temperature drift.

#### TABLE 30-20: INTERNAL LPRC ACCURACY

| AC CHARACTERISTICS                                                                                          |      | $\begin{array}{llllllllllllllllllllllllllllllllllll$ |     |     |   |                                           |                |  |  |
|-------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------|-----|-----|---|-------------------------------------------|----------------|--|--|
| Param<br>No.         Characteristic         Min.         Typ.         Max.         Units         Conditions |      |                                                      | ons |     |   |                                           |                |  |  |
| LPRC @ 32.768 kHz <sup>(1)</sup>                                                                            |      |                                                      |     |     |   |                                           |                |  |  |
| F21a                                                                                                        | LPRC | -30                                                  |     | +30 | % | $-40^\circ C \le T A \le -10^\circ C$     | VDD = 3.0-3.6V |  |  |
|                                                                                                             |      | -20                                                  |     | +20 | % | $-10^{\circ}C \le TA \le +85^{\circ}C$    | VDD = 3.0-3.6V |  |  |
| F21b                                                                                                        | LPRC | -30                                                  |     | +30 | % | $+85^{\circ}C \leq TA \leq +125^{\circ}C$ | VDD = 3.0-3.6V |  |  |

**Note 1:** The change of LPRC frequency as VDD changes.

| AC CHARACTERISTICS |        |                                                                                                     | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |         |       |       |                                         |  |
|--------------------|--------|-----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|-----------------------------------------|--|
| Param<br>No.       | Symbol | Characteristic                                                                                      | Min.                                                                                                                                                                                                                                                                                      | Тур.    | Max.  | Units | Conditions                              |  |
|                    |        | Clock                                                                                               | k Parame                                                                                                                                                                                                                                                                                  | ters    |       |       | ·                                       |  |
| AD50               | TAD    | ADC Clock Period                                                                                    | 76                                                                                                                                                                                                                                                                                        |         |       | ns    |                                         |  |
| AD51               | tRC    | ADC Internal RC Oscillator Period <sup>(2)</sup>                                                    | —                                                                                                                                                                                                                                                                                         | 250     | _     | ns    |                                         |  |
| Conversion Rate    |        |                                                                                                     |                                                                                                                                                                                                                                                                                           |         |       |       |                                         |  |
| AD55               | tCONV  | Conversion Time                                                                                     | —                                                                                                                                                                                                                                                                                         | 12 Tad  | _     | —     |                                         |  |
| AD56               | FCNV   | Throughput Rate                                                                                     | —                                                                                                                                                                                                                                                                                         | —       | 1.1   | Msps  | Using simultaneous<br>sampling          |  |
| AD57a              | TSAMP  | Sample Time when Sampling any ANx Input                                                             | 2 Tad                                                                                                                                                                                                                                                                                     | —       | _     | —     |                                         |  |
| AD57b              | TSAMP  | Sample Time when Sampling the Op Amp Outputs (Configuration A and Configuration B) <sup>(4,5)</sup> | 4 Tad                                                                                                                                                                                                                                                                                     | _       | _     | —     |                                         |  |
|                    |        | Timin                                                                                               | g Param                                                                                                                                                                                                                                                                                   | eters   |       |       | ·                                       |  |
| AD60               | tPCS   | Conversion Start from Sample<br>Trigger <sup>(2,3)</sup>                                            | 2 Tad                                                                                                                                                                                                                                                                                     | _       | 3 Tad | _     | Auto-convert trigger is<br>not selected |  |
| AD61               | tpss   | Sample Start from Setting<br>Sample (SAMP) bit <sup>(2,3))</sup>                                    | 2 Tad                                                                                                                                                                                                                                                                                     | —       | 3 Tad | —     |                                         |  |
| AD62               | tcss   | Conversion Completion to<br>Sample Start (ASAM = 1) <sup>(2,3)</sup>                                | —                                                                                                                                                                                                                                                                                         | 0.5 TAD | _     | —     |                                         |  |
| AD63               | tdpu   | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(2,3)</sup>                              |                                                                                                                                                                                                                                                                                           | _       | 20    | μS    | (Note 6)                                |  |

### TABLE 30-61: ADC CONVERSION (10-BIT MODE) TIMING REQUIREMENTS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

- 2: Parameters are characterized but not tested in manufacturing.
- **3:** Because the sample caps will eventually lose charge, clock rates below 10 kHz may affect linearity performance, especially at elevated temperatures.
- 4: See Figure 25-6 for configuration information.
- 5: See Figure 25-7 for configuration information.
- 6: The parameter, tDPU, is the time required for the ADC module to stabilize at the appropriate level when the module is turned on (ADON (AD1CON1<15>) = 1). During this time, the ADC result is indeterminate.

### TABLE 30-62: DMA MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |                                | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                     |      |       |            |  |
|--------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|------------|--|
| Param<br>No.       | Characteristic                 | Min.                                                                                                                                                                                                 | Тур. <sup>(1)</sup> | Max. | Units | Conditions |  |
| DM1                | DMA Byte/Word Transfer Latency | 1 Tcy <b>(2)</b>                                                                                                                                                                                     | —                   | _    | ns    |            |  |

Note 1: These parameters are characterized, but not tested in manufacturing.

2: Because DMA transfers use the CPU data bus, this time is dependent on other functions on the bus.

<sup>© 2011-2013</sup> Microchip Technology Inc.

## APPENDIX A: REVISION HISTORY

## **Revision A (April 2011)**

This is the initial released version of the document.

## Revision B (July 2011)

This revision includes minor typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table A-1.

### TABLE A-1: MAJOR SECTION UPDATES

| Section Name                                                                     | Update Description                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-bit<br>Digital Signal Controllers<br>and Microcontrollers" | Changed all pin diagrams references of VLAP to TLA.                                                                                                                                                                                                                                                                     |
| Section 4.0 "Memory<br>Organization"                                             | Updated the All Resets values for CLKDIV and PLLFBD in the System Control Register Map (see Table 4-35).                                                                                                                                                                                                                |
| Section 5.0 "Flash Program<br>Memory"                                            | Updated "one word" to "two words" in the first paragraph of <b>Section 5.2 "RTSP Operation"</b> .                                                                                                                                                                                                                       |
| Section 9.0 "Oscillator<br>Configuration"                                        | Updated the PLL Block Diagram (see Figure 9-2).<br>Updated the Oscillator Mode, Fast RC Oscillator (FRC) with divide-by-N and PLL<br>(FRCPLL), by changing (FRCDIVN + PLL) to (FRCPLL).                                                                                                                                 |
|                                                                                  | Changed (FRCDIVN + PLL) to (FRCPLL) for COSC<2:0> = 001 and<br>NOSC<2:0> = 001 in the Oscillator Control Register (see Register 9-1).                                                                                                                                                                                   |
|                                                                                  | Changed the POR value from 0 to 1 for the DOZE<1:0> bits, from 1 to 0 for the FRCDIV<0> bit, and from 0 to 1 for the PLLPOST<0> bit; Updated the default definitions for the DOZE<2:0> and FRCDIV<2:0> bits and updated all bit definitions for the PLLPOST<1:0> bits in the Clock Divisor Register (see Register 9-2). |
|                                                                                  | Changed the POR value from 0 to 1 for the PLLDIV<5:4> bits and updated the default definitions for all PLLDIV<8:0> bits in the PLL Feedback Division Register (see Register 9-2).                                                                                                                                       |
| Section 22.0 "Charge Time<br>Measurement Unit (CTMU)"                            | Updated the bit definitions for the IRNG<1:0> bits in the CTMU Current Control Register (see Register 22-3).                                                                                                                                                                                                            |
| Section 25.0 "Op amp/<br>Comparator Module"                                      | Updated the voltage reference block diagrams (see Figure 25-1 and Figure 25-2).                                                                                                                                                                                                                                         |

#### Ρ

| Packaging                                  |            |
|--------------------------------------------|------------|
| Details                                    | 505        |
| Marking                                    | . 479, 481 |
| Peripheral Module Disable (PMD)            |            |
| Peripheral Pin Select (PPS)                | 175        |
| Available Peripherals                      | 175        |
| Available Pins                             | 175        |
| Control                                    | 175        |
| Control Registers                          | 183        |
| Input Mapping                              | 176        |
| Output Selection for Remappable Pins       |            |
| Pin Selection for Selectable Input Sources | 178        |
| Selectable Input Sources                   | 177        |
| Peripheral Trigger Generator (PTG) Module  |            |
| PICkit 3 In-Circuit Debugger/Programmer    |            |
| Pinout I/O Descriptions (table)            |            |
| Power-Saving Features                      | 163        |
| Clock Frequency                            |            |
| Clock Switching                            | 163        |
| Instruction-Based Modes                    | 163        |
| Idle                                       |            |
| Interrupts Coincident with Power           |            |
| Save Instructions                          |            |
| Sleep                                      |            |
| Resources                                  |            |
| Program Address Space                      | 45         |
| Construction                               | 117        |
| Data Access from Program Memory Using      |            |
| Table Instructions                         | 118        |
| Memory Map (dsPIC33EP128GP50X,             |            |
| dsPIC33EP128MC20X/50X,                     |            |
| PIC24EP128GP/MC20X Devices)                | 47         |
| Memory Map (dsPIC33EP256GP50X,             |            |
| dsPIC33EP256MC20X/50X,                     |            |
| PIC24EP256GP/MC20X Devices)                | 48         |
| Memory Map (dsPIC33EP32GP50X,              |            |
| dsPIC33EP32MC20X/50X,                      |            |
| PIC24EP32GP/MC20X Devices)                 | 45         |
| Memory Map (dsPIC33EP512GP50X,             |            |
| dsPIC33EP512MC20X/50X,                     |            |
| PIC24EP512GP/MC20X Devices)                |            |
| Memory Map (dsPIC33EP64GP50X,              |            |
| dsPIC33EP64MC20X/50X,                      |            |
| PIC24EP64GP/MC20X Devices)                 |            |
| Table Read High Instructions               |            |
| TBLRDH                                     | 118        |
| Table Read Low Instructions (TBLRDL)       |            |
| Program Memory                             |            |
| Organization                               |            |
| Reset Vector                               |            |
| Programmable CRC Generator                 |            |
| Control Registers                          |            |
| Overview                                   |            |
| Resources                                  |            |
| Programmer's Model                         |            |
| Register Descriptions                      |            |
| PTG                                        |            |
| Control Registers                          |            |
| Introduction                               |            |
| Output Descriptions                        |            |
| Resources                                  |            |
| Step Commands and Format                   |            |
|                                            |            |

#### **Q** OFI

| QLI  |                                 |     |
|------|---------------------------------|-----|
|      | Control Registers               | 252 |
|      | Resources                       | 251 |
| Quad | Irature Encoder Interface (QEI) | 249 |

# R

| Register Maps                             |            |
|-------------------------------------------|------------|
| ADC1                                      | 84         |
| CPU Core (dsPIC33EPXXXMC20X/50X,          |            |
| dsPIC33EPXXXGP50X Devices)                | 63         |
| CPU Core (PIC24EPXXXGP/MC20X Devices)     | 65         |
| CRC                                       | 88         |
| CTMU                                      | 97         |
| DMAC                                      | . 98       |
| ECAN1 (When WIN (C1CTRL1) = 0 or 1)       |            |
| for dsPIC33EPXXXMC/GP50X Devices          | 85         |
| ECAN1 (When WIN (C1CTRL1) = 0) for        |            |
| dsPIC33EPXXXMC/GP50X Devices              | 85         |
| FCAN1 (WIN (C1CTRI 1) = 1) for            |            |
| dsPIC33EPXXXMC/GP50X Devices              | 86         |
| 12C1 and 12C2                             | 82         |
| Input Capture 1 through Input Capture 4   | 76         |
| Interrunt Controller                      |            |
|                                           | 69         |
| Interrupt Controller                      | 05         |
|                                           | 71         |
|                                           | / 1        |
|                                           | 73         |
| (USFIC35EFXXXIVIC30X Devices)             | 75         |
|                                           | 66         |
| Interrupt Controller                      | 00         |
| (DIC24EDXXXMC20X Dovision)                | 67         |
|                                           | 07         |
|                                           | 97<br>02   |
| NVM                                       | 93         |
| Output Compare 1 through Output Compare 4 | 97         |
| Derinherel Din Select Innut               | //         |
|                                           | 04         |
| (dSPIC33EPXXXGP50X Devices)               | 91         |
| Peripheral Pin Select Input               | 00         |
| (dsPIC33EPXXXIIIC20X Devices)             | 92         |
|                                           | ~          |
| (dsPIC33EPXXXMC50X Devices)               | 91         |
|                                           | ~~         |
| (PIC24EPXXXGP20X Devices)                 | 90         |
|                                           | ~~         |
| (PIC24EPXXXMC20X Devices)                 | 90         |
|                                           |            |
|                                           | ~~         |
| PIC24EPXXXGP/MC202 Devices)               | 88         |
| Peripheral Pin Select Output              |            |
| (dsPIC33EPXXXGP/MC203/503,                |            |
| PIC24EPXXXGP/MC203 Devices)               | 88         |
| Peripheral Pin Select Output              |            |
| (dsPIC33EPXXXGP/MC204/504,                |            |
| PIC24EPXXXGP/MC204 Devices)               | 89         |
| Peripheral Pin Select Output              |            |
| (dsPIC33EPXXXGP/MC206/506,                | <i>.</i> . |
| PIC24EPXXGP/MC206 Devices)                | 89         |
| PMD (dsPIC33EPXXXGP50X Devices)           | 95         |
| PMD (dsPIC33EPXXXMC20X Devices)           | 96         |
| PMD (dsPIC33EPXXXMC50X Devices)           | 95         |
| PMD (PIC24EPXXXGP20X Devices)             | 94         |