



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                   |
| Supplier Device Package    | 28-SSOP                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128mc502-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### 2.2.1 TANK CAPACITORS

On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7  $\mu$ F to 47  $\mu$ F.

## 2.3 CPU Logic Filter Capacitor Connection (VCAP)

A low-ESR (< 1 Ohm) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD and must have a capacitor greater than 4.7  $\mu$ F (10  $\mu$ F is recommended), 16V connected to ground. The type can be ceramic or tantalum. See **Section 30.0** "**Electrical Characteristics**" for additional information.

The placement of this capacitor should be close to the VCAP pin. It is recommended that the trace length not exceeds one-quarter inch (6 mm). See **Section 27.3 "On-Chip Voltage Regulator"** for details.

## 2.4 Master Clear (MCLR) Pin

The MCLR pin provides two specific device functions:

- Device Reset
- Device Programming and Debugging.

During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the MCLR pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements.

For example, as shown in Figure 2-2, it is recommended that the capacitor, C, be isolated from the  $\overline{\text{MCLR}}$  pin during programming and debugging operations.

Place the components as shown in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin.









## 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X CPU.

The interrupt controller has the following features:

- Up to eight processor exceptions and software traps
- Eight user-selectable priority levels
- Interrupt Vector Table (IVT) with a unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Fixed interrupt entry and return latencies

## 7.1 Interrupt Vector Table

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X Interrupt Vector Table (IVT), shown in Figure 7-1, resides in program memory starting at location, 000004h. The IVT contains seven non-maskable trap vectors and up to 246 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit-wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address.

## 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices clear their registers in response to a Reset, which forces the PC to zero. The device then begins program execution at location, 0x000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

#### REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1 (CONTINUED)

- bit 3 SPI1MD: SPI1 Module Disable bit 1 = SPI1 module is disabled
  - 0 = SPI1 module is enabled
- bit 2 Unimplemented: Read as '0'
- bit 1 C1MD: ECAN1 Module Disable bit<sup>(2)</sup> 1 = ECAN1 module is disabled 0 = ECAN1 module is enabled
- bit 0 AD1MD: ADC1 Module Disable bit 1 = ADC1 module is disabled 0 = ADC1 module is enabled
- Note 1: This bit is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.
  - 2: This bit is available on dsPIC33EPXXXGP50X and dsPIC33EPXXXMC50X devices only.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                         | U-0         | U-0              | U-0                        | U-0                                | R/W-0                 | R/W-0                 | R/W-0                 |  |
|-----------------------------|-------------|------------------|----------------------------|------------------------------------|-----------------------|-----------------------|-----------------------|--|
| _                           | —           | —                | _                          | —                                  | PWM3MD <sup>(1)</sup> | PWM2MD <sup>(1)</sup> | PWM1MD <sup>(1)</sup> |  |
| bit 15                      |             |                  |                            |                                    |                       |                       | bit 8                 |  |
|                             |             |                  |                            |                                    |                       |                       |                       |  |
| U-0                         | U-0         | U-0              | U-0                        | U-0                                | U-0                   | U-0                   | U-0                   |  |
| —                           | —           |                  | _                          |                                    | _                     |                       |                       |  |
| bit 7                       |             |                  |                            |                                    |                       |                       | bit 0                 |  |
|                             |             |                  |                            |                                    |                       |                       |                       |  |
| Legend:                     |             |                  |                            |                                    |                       |                       |                       |  |
| R = Readab                  | ole bit     | W = Writable     | bit                        | U = Unimplemented bit, read as '0' |                       |                       |                       |  |
| -n = Value a                | at POR      | '1' = Bit is set |                            | '0' = Bit is cleared               |                       | x = Bit is unknown    |                       |  |
|                             |             |                  |                            |                                    |                       |                       |                       |  |
| bit 15-11                   | Unimplemen  | ted: Read as '   | 0'                         |                                    |                       |                       |                       |  |
| bit 10                      | PWM3MD: P   | WM3 Module D     | )isable bit <sup>(1)</sup> |                                    |                       |                       |                       |  |
|                             | 1 = PWM3 mo | odule is disable | ed                         |                                    |                       |                       |                       |  |
|                             | 0 = PWM3 mo | odule is enable  | d                          |                                    |                       |                       |                       |  |
| bit 9                       | PWM2MD: P   | WM2 Module D     | isable bit <sup>(1)</sup>  |                                    |                       |                       |                       |  |
| 1 = PWM2 module is disabled |             |                  |                            |                                    |                       |                       |                       |  |
|                             | 0 = PWM2 mc | odule is enable  | d                          |                                    |                       |                       |                       |  |
| bit 8                       | PWM1MD: P   | WM1 Module D     | isable bit <sup>(1)</sup>  |                                    |                       |                       |                       |  |
|                             | 1 = PWM1 mo | odule is disable | ed                         |                                    |                       |                       |                       |  |
|                             | 0 = PWM1 mo | odule is enable  | d                          |                                    |                       |                       |                       |  |
| bit 7-0                     | Unimplemen  | ted: Read as '   | 0'                         |                                    |                       |                       |                       |  |

## REGISTER 10-5: PMD6: PERIPHERAL MODULE DISABLE CONTROL REGISTER 6

Note 1: This bit is available on dsPIC33EPXXXMC50X/20X and PIC24EPXXXMC20X devices only.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0       | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |  |  |
|---------|-----------|-------|-------|-------|-------|-------|-------|--|--|
| —       | —         | —     | _     | —     | —     | —     | —     |  |  |
| bit 15  |           |       |       | ·     | -     |       | bit 8 |  |  |
|         |           |       |       |       |       |       |       |  |  |
| U-0     | R/W-0     | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|         | SS2R<6:0> |       |       |       |       |       |       |  |  |
| bit 7   | <u>.</u>  |       |       |       |       |       | bit 0 |  |  |
|         |           |       |       |       |       |       |       |  |  |
| Logondi |           |       |       |       |       |       |       |  |  |

## REGISTER 11-13: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>SS2R&lt;6:0&gt;:</b> Assign SPI2 Slave Select (SS2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                            |
|          | •                                                                                                                                         |
|          |                                                                                                                                           |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                               |
|          |                                                                                                                                           |

#### REGISTER 11-14: RPINR26: PERIPHERAL PIN SELECT INPUT REGISTER 26 (dsPIC33EPXXXGP/MC50X DEVICES ONLY)

| U-0          | U-0        | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |  |  |
|--------------|------------|-------|-------|-------|-------|-------|-------|--|--|
| —            | —          | —     | —     | —     | —     | —     | —     |  |  |
| bit 15 bit 8 |            |       |       |       |       |       |       |  |  |
|              |            |       |       |       |       |       |       |  |  |
| U-0          | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
| —            | C1RXR<6:0> |       |       |       |       |       |       |  |  |
| bit 7        |            |       |       |       |       |       | bit 0 |  |  |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                              |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>C1RXR&lt;6:0&gt;:</b> Assign CAN1 RX Input (CRX1) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                          |
|          | •                                                                                                                                       |
|          |                                                                                                                                         |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                             |

### REGISTER 11-17: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|              | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |
|--------------|---------------------------------------|----------------------------------------------------------|-------------------------------------|-------------------------|-----------------|------------------|----------------|
| —            |                                       |                                                          |                                     | DTCMP3R<6:0             | )>              |                  |                |
| bit 15       |                                       |                                                          |                                     |                         |                 |                  | bit 8          |
|              |                                       |                                                          |                                     |                         |                 |                  |                |
| U-0          | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |
|              |                                       |                                                          |                                     | DTCMP2R<6:0             | )>              |                  |                |
| bit 7        |                                       |                                                          |                                     |                         |                 |                  | bit 0          |
|              |                                       |                                                          |                                     |                         |                 |                  |                |
| Legend:      |                                       |                                                          |                                     |                         |                 |                  |                |
| R = Readab   | le bit                                | W = Writable I                                           | oit                                 | U = Unimplen            | nented bit, rea | ad as '0'        |                |
| -n = Value a | t POR                                 | '1' = Bit is set                                         |                                     | '0' = Bit is clea       | ared            | x = Bit is unkr  | nown           |
| bit 14-8     | DTCMP3R<<br>(see Table 1<br>1111001 = | 6:0>: Assign PW<br>1-2 for input pin<br>nput tied to RPI | /M Dead-Tim<br>selection nun<br>121 | e Compensatio<br>nbers) | n Input 3 to th | ne Corresponding | g RPn Pin bits |
|              | 0000001 =<br>0000000 =                | nput tied to CMI<br>nput tied to Vss                     | P1                                  |                         |                 |                  |                |
| bit 7        | 0000001 =<br>0000000 =<br>Unimpleme   | nput tied to CMI<br>nput tied to Vss<br>nted: Read as '0 | 21<br>)'                            |                         |                 |                  |                |

#### REGISTER 16-7: PWMCONx: PWMx CONTROL REGISTER (CONTINUED)

| bit 7- | 6  | DTC<1:0>: Dead-Time Control bits                                                                                                    |
|--------|----|-------------------------------------------------------------------------------------------------------------------------------------|
|        |    | 11 = Dead-Time Compensation mode                                                                                                    |
|        |    | 10 = Dead-time function is disabled                                                                                                 |
|        |    | 01 = Negative dead time is actively applied for Complementary Output mode                                                           |
|        |    | 00 = Positive dead time is actively applied for all output modes                                                                    |
| bit 5  |    | <b>DTCP:</b> Dead-Time Compensation Polarity bit <sup>(3)</sup>                                                                     |
|        |    | When Set to '1':                                                                                                                    |
|        |    | If DTCMPx = 0, PWMxL is shortened and PWMxH is lengthened.                                                                          |
|        |    | II DI CMPX = 1, PWWXH IS SNOTENED and PWWXL IS lengthened.                                                                          |
|        |    | When Set to 0.2.<br>If DTCMPx = 0. PW/MxH is shortened and PW/MxL is lengthened                                                     |
|        |    | If DTCMPx = 1, PWMxL is shortened and PWMxH is lengthened.                                                                          |
| bit 4  |    | Unimplemented: Read as '0'                                                                                                          |
| bit 3  |    | MTBS: Master Time Base Select bit                                                                                                   |
|        |    | 1 = PWM generator uses the secondary master time base for synchronization and as the clock source                                   |
|        |    | for the PWM generation logic (if secondary time base is available)                                                                  |
|        |    | 0 = PWM generator uses the primary master time base for synchronization and as the clock source                                     |
|        |    | for the PWM generation logic                                                                                                        |
| bit 2  |    | CAM: Center-Aligned Mode Enable bit <sup>(2,4)</sup>                                                                                |
|        |    | 1 = Center-Aligned mode is enabled                                                                                                  |
|        |    | 0 = Edge-Aligned mode is enabled                                                                                                    |
| bit 1  |    | XPRES: External PWMx Reset Control bit <sup>(5)</sup>                                                                               |
|        |    | <ul> <li>1 = Current-limit source resets the time base for this PWM generator if it is in Independent Time Base<br/>mode</li> </ul> |
|        |    | 0 = External pins do not affect PWMx time base                                                                                      |
| bit 0  |    | IUE: Immediate Update Enable bit <sup>(2)</sup>                                                                                     |
|        |    | 1 = Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are immediate                                                      |
|        |    | <ul> <li>Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are synchronized to the<br/>PWMx period boundary</li> </ul>   |
| Note   | 1: | Software must clear the interrupt status here and in the corresponding IFSx bit in the interrupt controller.                        |
|        | 2: | These bits should not be changed after the PWMx is enabled (PTEN = 1).                                                              |
|        | 3: | DTC<1:0> = 11 for DTCP to be effective; otherwise, DTCP is ignored.                                                                 |
|        | 4: | The Independent Time Base (ITB = 1) mode must be enabled to use Center-Aligned mode. If ITB = 0, the CAM bit is ignored.            |

**5:** To operate in External Period Reset mode, the ITB bit must be '1' and the CLMOD bit in the FCLCONx register must be '0'.

| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0 | R/W-0              | R/W-0 |
|-----------------------------------|-------|------------------|-------|------------------------------------|-------|--------------------|-------|
|                                   |       |                  | TRGC  | /IP<15:8>                          |       |                    |       |
| bit 15                            |       |                  |       |                                    |       |                    | bit 8 |
|                                   |       |                  |       |                                    |       |                    |       |
| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                              | R/W-0 | R/W-0              | R/W-0 |
|                                   |       |                  | TRGC  | MP<7:0>                            |       |                    |       |
| bit 7                             |       |                  |       |                                    |       |                    | bit 0 |
|                                   |       |                  |       |                                    |       |                    |       |
| Legend:                           |       |                  |       |                                    |       |                    |       |
| R = Readable bit W = Writable bit |       |                  | oit   | U = Unimplemented bit, read as '0' |       |                    |       |
| -n = Value at POR                 |       | '1' = Bit is set |       | '0' = Bit is cleared               |       | x = Bit is unknown |       |

## REGISTER 16-14: TRIGX: PWMx PRIMARY TRIGGER COMPARE VALUE REGISTER

bit 15-0 TRGCMP<15:0>: Trigger Control Value bits

When the primary PWMx functions in local time base, this register contains the compare values that can trigger the ADC module.

#### BUFFER 21-7: ECAN™ MESSAGE BUFFER WORD 6

| R/W-x                              | R/W-x | R/W-x | R/W-x                                  | R/W-x                              | R/W-x | R/W-x | R/W-x |
|------------------------------------|-------|-------|----------------------------------------|------------------------------------|-------|-------|-------|
|                                    |       |       | By                                     | te 7                               |       |       |       |
| bit 15                             |       |       |                                        |                                    |       |       | bit 8 |
|                                    |       |       |                                        |                                    |       |       |       |
| R/W-x                              | R/W-x | R/W-x | R/W-x                                  | R/W-x                              | R/W-x | R/W-x | R/W-x |
|                                    |       |       | By                                     | te 6                               |       |       |       |
| bit 7                              |       |       |                                        |                                    |       |       | bit 0 |
|                                    |       |       |                                        |                                    |       |       |       |
| Legend:                            |       |       |                                        |                                    |       |       |       |
| R = Readable bit W = Writable bit  |       |       | oit                                    | U = Unimplemented bit, read as '0' |       |       |       |
| -n = Value at POR '1' = Bit is set |       |       | '0' = Bit is cleared x = Bit is unknow |                                    | nown  |       |       |

bit 15-8 Byte 7<15:8>: ECAN Message Byte 7 bits

bit 7-0 Byte 6<7:0>: ECAN Message Byte 6 bits

#### BUFFER 21-8: ECAN<sup>™</sup> MESSAGE BUFFER WORD 7

| U-0     | U-0 | U-0 | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x                  |
|---------|-----|-----|------------------------|------------------------|------------------------|------------------------|------------------------|
|         | —   | _   | FILHIT4 <sup>(1)</sup> | FILHIT3 <sup>(1)</sup> | FILHIT2 <sup>(1)</sup> | FILHIT1 <sup>(1)</sup> | FILHITO <sup>(1)</sup> |
| bit 15  |     |     |                        |                        |                        |                        | bit 8                  |
|         |     |     |                        |                        |                        |                        |                        |
| U-0     | U-0 | U-0 | U-0                    | U-0                    | U-0                    | U-0                    | U-0                    |
| _       | —   | _   | —                      | _                      | _                      | —                      | —                      |
| bit 7   |     |     |                        |                        |                        |                        | bit 0                  |
|         |     |     |                        |                        |                        |                        |                        |
| Leaend: |     |     |                        |                        |                        |                        |                        |

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                     |
|-----------|----------------------------------------------------------------|
| bit 12-8  | FILHIT<4:0>: Filter Hit Code bits <sup>(1)</sup>               |
|           | Encodes number of filter that resulted in writing this buffer. |
| bit 7-0   | Unimplemented: Read as '0'                                     |

Note 1: Only written by module for receive buffers, unused for transmit buffers.





## 24.3 PTG Control Registers

#### REGISTER 24-1: PTGCST: PTG CONTROL/STATUS REGISTER

| R/W-0   | U-0     | R/W-0   | R/W-0   | U-0 | R/W-0                 | R/W-0                  | R/W-0                  |
|---------|---------|---------|---------|-----|-----------------------|------------------------|------------------------|
| PTGEN   | —       | PTGSIDL | PTGTOGL | —   | PTGSWT <sup>(2)</sup> | PTGSSEN <sup>(3)</sup> | PTGIVIS                |
| bit 15  |         |         |         |     |                       |                        | bit 8                  |
|         |         |         |         |     |                       |                        |                        |
| R/W-0   | HS-0    | U-0     | U-0     | U-0 | U-0                   | R/V                    | V-0                    |
| PTGSTRT | PTGWDTO | _       | _       | _   | _                     | PTGITM1 <sup>(1)</sup> | PTGITM0 <sup>(1)</sup> |

| h | it | 7 |
|---|----|---|
| υ | π. | 1 |

| Legend:           | HS = Hardware Settable bit |                                    |                    |  |  |  |
|-------------------|----------------------------|------------------------------------|--------------------|--|--|--|
| R = Readable bit  | W = Writable bit           | U = Unimplemented bit, read as '0' |                    |  |  |  |
| -n = Value at POR | '1' = Bit is set           | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |

| bit 15  |       | PTGEN: Module Enable bit                                                                                                                                                                                                      |
|---------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |       | 1 = PTG module is enabled                                                                                                                                                                                                     |
|         |       | 0 = PTG module is disabled                                                                                                                                                                                                    |
| bit 14  |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| bit 13  |       | PTGSIDL: PTG Stop in Idle Mode bit                                                                                                                                                                                            |
|         |       | <ul> <li>1 = Discontinues module operation when device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> </ul>                                                                                       |
| bit 12  |       | PTGTOGL: PTG TRIG Output Toggle Mode bit                                                                                                                                                                                      |
|         |       | <ul> <li>1 = Toggle state of the PTGOx for each execution of the PTGTRIG command</li> <li>0 = Each execution of the PTGTRIG command will generate a single PTGOx pulse determined by the value in the PTGPWDx bits</li> </ul> |
| bit 11  |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| bit 10  |       | PTGSWT: PTG Software Trigger bit <sup>(2)</sup>                                                                                                                                                                               |
|         |       | 1 = Triggers the PTG module                                                                                                                                                                                                   |
|         |       | 0 = No action (clearing this bit will have no effect)                                                                                                                                                                         |
| bit 9   |       | PTGSSEN: PTG Enable Single-Step bit <sup>(3)</sup>                                                                                                                                                                            |
|         |       | 1 = Enables Single-Step mode                                                                                                                                                                                                  |
|         |       | 0 = Disables Single-Step mode                                                                                                                                                                                                 |
| bit 8   |       | PTGIVIS: PTG Counter/Timer Visibility Control bit                                                                                                                                                                             |
|         |       | 1 = Reads of the PTGSDLIM, PTGCxLIM or PTGTxLIM registers return the current values of their<br>corresponding counter/timer registers (PTGSD, PTGCx, PTGTx)                                                                   |
|         |       | <ul> <li>Reads of the PTGSDLIM, PTGCxLIM or PTGTxLIM registers return the value previously written<br/>to those limit registers</li> </ul>                                                                                    |
| bit 7   |       | PTGSTRT: PTG Start Sequencer bit                                                                                                                                                                                              |
|         |       | <ul><li>1 = Starts to sequentially execute commands (Continuous mode)</li><li>0 = Stops executing commands</li></ul>                                                                                                          |
| bit 6   |       | PTGWDTO: PTG Watchdog Timer Time-out Status bit                                                                                                                                                                               |
|         |       | 1 = PTG Watchdog Timer has timed out                                                                                                                                                                                          |
|         |       | 0 = PTG watchdog Timer has not timed out.                                                                                                                                                                                     |
| bit 5-2 |       | Unimplemented: Read as '0'                                                                                                                                                                                                    |
| Note    | 1: Th | nese bits apply to the PTGWHI and PTGWLO commands only.                                                                                                                                                                       |
|         | 2: Th | is bit is only used with the PTGCTRL step command software trigger option.                                                                                                                                                    |

3: Use of the PTG Single-Step mode is reserved for debugging tools only.

bit 0

#### 25.1 Op Amp Application Considerations

There are two configurations to take into consideration when designing with the op amp modules that available in the dsPIC33EPXXXGP50X. are dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X devices. Configuration A (see Figure 25-6) takes advantage of the internal connection to the ADC module to route the output of the op amp directly to the ADC for measurement. Configuration B (see Figure 25-7) requires that the designer externally route the output of the op amp (OAxOUT) to a separate analog input pin (ANy) on the device. Table 30-55 in Section 30.0 "Electrical Characteristics" describes the performance characteristics for the op amps, distinguishing between the two configuration types where applicable.

#### 25.1.1 OP AMP CONFIGURATION A

Figure 25-6 shows a typical inverting amplifier circuit taking advantage of the internal connections from the op amp output to the input of the ADC. The advantage of this configuration is that the user does not need to consume another analog input (ANy) on the device, and allows the user to simultaneously sample all three op amps with the ADC module, if needed. However, the presence of the internal resistance, RINT1, adds an error in the feedback path. Since RINT1 is an internal resistance, in relation to the op amp output (VOAXOUT) and ADC internal connection (VADC), RINT1 must be included in the numerator term of the transfer function. See Table 30-53 in Section 30.0 "Electrical Characteristics" for the typical value of RINT1. Table 30-60 and Table 30-61 in Section 30.0 "Electrical Characteristics" describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration. Figure 25-6 also defines the equations that should be used when calculating the expected voltages at points, VADC and VOAXOUT.

#### FIGURE 25-6: OP AMP CONFIGURATION A



Note 1: See Table 30-53 for the Typical value.

- 2: See Table 30-53 for the Minimum value for the feedback resistor.
- 3: See Table 30-60 and Table 30-61 for the minimum sample time (TSAMP).
- 4: CVREF10 or CVREF20 are two options that are available for supplying bias voltage to the op amps.

#### 25.3 Op Amp/Comparator Registers

| R/W-0           | U-0                               | U-0                               | U-0                          | R-0                   | R-0                  | R-0                  | R-0                  |  |  |  |
|-----------------|-----------------------------------|-----------------------------------|------------------------------|-----------------------|----------------------|----------------------|----------------------|--|--|--|
| PSIDL           |                                   |                                   |                              | C4EVT <sup>(1)</sup>  | C3EVT <sup>(1)</sup> | C2EVT <sup>(1)</sup> | C1EVT <sup>(1)</sup> |  |  |  |
| bit 15          | 1                                 |                                   |                              | 1                     |                      |                      | bit 8                |  |  |  |
|                 |                                   |                                   |                              |                       |                      |                      |                      |  |  |  |
| U-0             | U-0                               | U-0                               | U-0                          | R-0                   | R-0                  | R-0                  | R-0                  |  |  |  |
|                 |                                   | —                                 |                              | C4OUT <sup>(2)</sup>  | C3OUT <sup>(2)</sup> | C2OUT <sup>(2)</sup> | C1OUT <sup>(2)</sup> |  |  |  |
| bit 7           |                                   |                                   |                              |                       |                      |                      | bit 0                |  |  |  |
| r               |                                   |                                   |                              |                       |                      |                      |                      |  |  |  |
| Legend:         |                                   |                                   |                              |                       |                      |                      |                      |  |  |  |
| R = Readable    | bit                               | W = Writable                      | bit                          | U = Unimpler          | nented bit, read     | l as '0'             |                      |  |  |  |
| -n = Value at F | POR                               | '1' = Bit is set                  |                              | 0' = Bit is cle       | ared                 | x = Bit is unkn      | iown                 |  |  |  |
| hit 15          |                                   | arator Stop in                    | dla Mada hit                 |                       |                      |                      |                      |  |  |  |
| DIL 15          | 1 = Discontinu                    | ues operation of                  | of all comparat              | ors when devi         | ce enters Idle n     | node                 |                      |  |  |  |
|                 | 0 = Continues                     | s operation of a                  | Il comparators               | s in Idle mode        |                      | 1000                 |                      |  |  |  |
| bit 14-12       | Unimplement                       | ted: Read as '                    | )'                           |                       |                      |                      |                      |  |  |  |
| bit 11          | C4EVT: Op A                       | mp/Comparato                      | r 4 Event Stat               | us bit <sup>(1)</sup> |                      |                      |                      |  |  |  |
|                 | 1 = Op amp/c                      | omparator eve                     | nt occurred                  |                       |                      |                      |                      |  |  |  |
| L:1 40          | 0 = Op amp/c                      | omparator eve                     |                              | Jr                    |                      |                      |                      |  |  |  |
| DIT 10          | 1 = Comparat                      | corator 3 Even                    | Status Dit                   |                       |                      |                      |                      |  |  |  |
|                 | 0 = Comparat                      | or event did no                   | ot occur                     |                       |                      |                      |                      |  |  |  |
| bit 9           | C2EVT: Comp                       | parator 2 Event                   | : Status bit <sup>(1)</sup>  |                       |                      |                      |                      |  |  |  |
|                 | 1 = Comparat                      | or event occur                    | red                          |                       |                      |                      |                      |  |  |  |
|                 | 0 = Comparat                      | or event did no                   | ot occur                     |                       |                      |                      |                      |  |  |  |
| bit 8           | C1EVT: Comp                       | parator 1 Event                   | Status bit <sup>(1)</sup>    |                       |                      |                      |                      |  |  |  |
|                 | 1 = Comparat                      | or event occur<br>or event did no | red<br>of occur              |                       |                      |                      |                      |  |  |  |
| bit 7-4         | Unimplement                       | ted: Read as '                    | )'                           |                       |                      |                      |                      |  |  |  |
| bit 3           | C4OUT: Com                        | parator 4 Outp                    | ut Status bit <sup>(2)</sup> |                       |                      |                      |                      |  |  |  |
|                 | When CPOL =                       | = 0:                              |                              |                       |                      |                      |                      |  |  |  |
|                 | 1 = VIN + > VIN                   | N-                                |                              |                       |                      |                      |                      |  |  |  |
|                 | 0 = VIN + < VIN                   | N-<br>- 1·                        |                              |                       |                      |                      |                      |  |  |  |
|                 | 1 = VIN + < VIN                   | <u></u><br>N-                     |                              |                       |                      |                      |                      |  |  |  |
|                 | 0 = VIN + > VIN                   | N-                                |                              |                       |                      |                      |                      |  |  |  |
| bit 2           | C3OUT: Com                        | parator 3 Outp                    | ut Status bit <sup>(2)</sup> |                       |                      |                      |                      |  |  |  |
|                 | When CPOL = $1 = 1$               | <u>= 0:</u>                       |                              |                       |                      |                      |                      |  |  |  |
|                 | 1 = VIN + > VIN $0 = VIN + < VIN$ | N-<br>N-                          |                              |                       |                      |                      |                      |  |  |  |
|                 | When CPOL =                       | <b>=</b> 1:                       |                              |                       |                      |                      |                      |  |  |  |
|                 | 1 = VIN + < VIN                   | N-                                |                              |                       |                      |                      |                      |  |  |  |
|                 | $\cup = VIN + > VIN$              | N-                                |                              |                       |                      |                      |                      |  |  |  |

#### REGISTER 25-1: CMSTAT: OP AMP/COMPARATOR STATUS REGISTER

- **Note 1:** Reflects the value of the of the CEVT bit in the respective Op Amp/Comparator Control register, CMxCON<9>.
  - 2: Reflects the value of the COUT bit in the respective Op Amp/Comparator Control register, CMxCON<8>.

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax    | Description                        | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|--------|--------------------|------------------------------------|---------------|-------------------------------|--------------------------|
| 72                 | SL                   | SL f f |                    | f = Left Shift f                   | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | f,WREG             | WREG = Left Shift f                | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | Ws,Wd              | Wd = Left Shift Ws                 | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | SL     | Wb,Wns,Wnd         | Wnd = Left Shift Wb by Wns         | 1             | 1                             | N,Z                      |
|                    |                      | SL     | Wb,#lit5,Wnd       | Wnd = Left Shift Wb by lit5        | 1             | 1                             | N,Z                      |
| 73                 | SUB                  | SUB    | <sub>Acc</sub> (1) | Subtract Accumulators              | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | SUB    | f                  | f = f – WREG                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | f,WREG             | WREG = f – WREG                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | #lit10,Wn          | Wn = Wn - lit10                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,Ws,Wd           | Wd = Wb – Ws                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUB    | Wb,#lit5,Wd        | Wd = Wb – lit5                     | 1             | 1                             | C,DC,N,OV,Z              |
| 74                 | SUBB                 | SUBB   | f                  | $f = f - WREG - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | f,WREG             | WREG = $f - WREG - (\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | #lit10,Wn          | Wn = Wn – lit10 – $(\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,Ws,Wd           | $Wd = Wb - Ws - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBB   | Wb,#lit5,Wd        | $Wd = Wb - lit5 - (\overline{C})$  | 1             | 1                             | C,DC,N,OV,Z              |
| 75                 | SUBR                 | SUBR   | f                  | f = WREG – f                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | f,WREG             | WREG = WREG – f                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,Ws,Wd           | Wd = Ws – Wb                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBR   | Wb,#lit5,Wd        | Wd = lit5 – Wb                     | 1             | 1                             | C,DC,N,OV,Z              |
| 76                 | SUBBR                | SUBBR  | f                  | $f = WREG - f - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | f,WREG             | WREG = WREG – f – $(\overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,Ws,Wd           | $Wd = Ws - Wb - (\overline{C})$    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | SUBBR  | Wb,#lit5,Wd        | $Wd = lit5 - Wb - (\overline{C})$  | 1             | 1                             | C,DC,N,OV,Z              |
| 77                 | SWAP                 | SWAP.b | Wn                 | Wn = nibble swap Wn                | 1             | 1                             | None                     |
|                    |                      | SWAP   | Wn                 | Wn = byte swap Wn                  | 1             | 1                             | None                     |
| 78                 | TBLRDH               | TBLRDH | Ws,Wd              | Read Prog<23:16> to Wd<7:0>        | 1             | 5                             | None                     |
| 79                 | TBLRDL               | TBLRDL | Ws,Wd              | Read Prog<15:0> to Wd              | 1             | 5                             | None                     |
| 80                 | TBLWTH               | TBLWTH | Ws,Wd              | Write Ws<7:0> to Prog<23:16>       | 1             | 2                             | None                     |
| 81                 | TBLWTL               | TBLWTL | Ws,Wd              | Write Ws to Prog<15:0>             | 1             | 2                             | None                     |
| 82                 | ULNK                 | ULNK   |                    | Unlink Frame Pointer               | 1             | 1                             | SFA                      |
| 83                 | XOR                  | XOR    | f                  | f = f .XOR. WREG                   | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | f,WREG             | WREG = f .XOR. WREG                | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | #lit10,Wn          | Wd = lit10 .XOR. Wd                | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | Wb,Ws,Wd           | Wd = Wb .XOR. Ws                   | 1             | 1                             | N,Z                      |
|                    |                      | XOR    | Wb,#lit5,Wd        | Wd = Wb .XOR. lit5                 | 1             | 1                             | N,Z                      |
| 84                 | ZE                   | ZE     | Ws,Wnd             | Wnd = Zero-extend Ws               | 1             | 1                             | C,Z,N                    |

## TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

### 29.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16 and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

#### 29.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

#### 29.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 29.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- · Rich directive set
- Flexible macro language
- · MPLAB X IDE compatibility

| DC CHARACTERISTICS                                                                                     |                                |               | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                       |                  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|--------------------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------|--|--|--|--|
| Parameter<br>No.                                                                                       | Тур.                           | Max.          | Units                                                                                                                                                                                                | Units Conditions      |                  |  |  |  |  |
| Power-Down Current (IPD) <sup>(1)</sup> – dsPIC33EP32GP50X, dsPIC33EP32MC20X/50X and PIC24EP32GP/MC20X |                                |               |                                                                                                                                                                                                      |                       |                  |  |  |  |  |
| DC60d                                                                                                  | 30                             | 100           | μΑ                                                                                                                                                                                                   | -40°C                 |                  |  |  |  |  |
| DC60a                                                                                                  | 35                             | 100           | μΑ                                                                                                                                                                                                   | +25°C                 | 3.3V             |  |  |  |  |
| DC60b                                                                                                  | 150                            | 200           | μΑ                                                                                                                                                                                                   | +85°C                 |                  |  |  |  |  |
| DC60c                                                                                                  | 250                            | 500           | μA                                                                                                                                                                                                   | +125°C                |                  |  |  |  |  |
| Power-Down                                                                                             | Current (IPD) <sup>(1)</sup> - | dsPIC33EP64GI | P50X, dsPIC33EI                                                                                                                                                                                      | P64MC20X/50X and PIC  | 24EP64GP/MC20X   |  |  |  |  |
| DC60d                                                                                                  | 25                             | 100           | μA                                                                                                                                                                                                   | -40°C                 |                  |  |  |  |  |
| DC60a                                                                                                  | 30                             | 100           | μA                                                                                                                                                                                                   | +25°C                 | 3 3//            |  |  |  |  |
| DC60b                                                                                                  | 150                            | 350           | μΑ                                                                                                                                                                                                   | +85°C                 | 3.3V             |  |  |  |  |
| DC60c                                                                                                  | 350                            | 800           | μΑ                                                                                                                                                                                                   | +125°C                |                  |  |  |  |  |
| Power-Down                                                                                             | Current (IPD) <sup>(1)</sup> – | dsPIC33EP128G | P50X, dsPIC33E                                                                                                                                                                                       | P128MC20X/50X and Pl  | C24EP128GP/MC20X |  |  |  |  |
| DC60d                                                                                                  | 30                             | 100           | μΑ                                                                                                                                                                                                   | -40°C                 |                  |  |  |  |  |
| DC60a                                                                                                  | 35                             | 100           | μΑ                                                                                                                                                                                                   | +25°C                 | 3 3//            |  |  |  |  |
| DC60b                                                                                                  | 150                            | 350           | μΑ                                                                                                                                                                                                   | +85°C                 | 5.50             |  |  |  |  |
| DC60c                                                                                                  | 550                            | 1000          | μΑ                                                                                                                                                                                                   | +125°C                |                  |  |  |  |  |
| Power-Down                                                                                             | Current (IPD) <sup>(1)</sup> – | dsPIC33EP256G | P50X, dsPIC33E                                                                                                                                                                                       | P256MC20X/50X and Pl  | C24EP256GP/MC20X |  |  |  |  |
| DC60d                                                                                                  | 35                             | 100           | μA                                                                                                                                                                                                   | -40°C                 |                  |  |  |  |  |
| DC60a                                                                                                  | 40                             | 100           | μΑ                                                                                                                                                                                                   | +25°C                 | 3 3//            |  |  |  |  |
| DC60b                                                                                                  | 250                            | 450           | μΑ                                                                                                                                                                                                   | +85°C                 | 5.5 V            |  |  |  |  |
| DC60c                                                                                                  | 1000                           | 1200          | μΑ                                                                                                                                                                                                   | +125°C                |                  |  |  |  |  |
| Power-Down                                                                                             | Current (IPD) <sup>(1)</sup> – | dsPIC33EP512G | P50X, dsPIC33E                                                                                                                                                                                       | P512MC20X/50X and Plo | C24EP512GP/MC20X |  |  |  |  |
| DC60d                                                                                                  | 40                             | 100           | μA                                                                                                                                                                                                   | -40°C                 |                  |  |  |  |  |
| DC60a                                                                                                  | 45                             | 100           | μΑ                                                                                                                                                                                                   | +25°C                 | 3 3\/            |  |  |  |  |
| DC60b                                                                                                  | 350                            | 800           | μΑ                                                                                                                                                                                                   | +85°C                 | 0.0V             |  |  |  |  |
| DC60c                                                                                                  | 1100                           | 1500          | μΑ                                                                                                                                                                                                   | +125°C                |                  |  |  |  |  |

#### TABLE 30-8: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

Note 1: IPD (Sleep) current is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock is active; OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration Word
- All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- All peripheral modules are disabled (PMDx bits are all set)
- The VREGS bit (RCON<8>) = 0 (i.e., core regulator is set to standby while the device is in Sleep mode)
- The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode)
- JTAG is disabled

# TABLE 30-46:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | TICS                                            | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                     |                      |       |                                |
|--------|-----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------|--------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                                                                                                                                                                                                                                                  | Typ. <sup>(2)</sup> | Max.                 | Units | Conditions                     |
| SP70   | FscP                  | Maximum SCK1 Input<br>Frequency                 | —                                                                                                                                                                                                                                                                                     | —                   | Lesserof<br>FP or 11 | MHz   | (Note 3)                       |
| SP72   | TscF                  | SCK1 Input Fall Time                            | —                                                                                                                                                                                                                                                                                     | _                   | _                    | ns    | See Parameter DO32<br>(Note 4) |
| SP73   | TscR                  | SCK1 Input Rise Time                            | —                                                                                                                                                                                                                                                                                     | -                   | —                    | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                  | SDO1 Data Output Fall Time                      | —                                                                                                                                                                                                                                                                                     | —                   | —                    | ns    | See Parameter DO32 (Note 4)    |
| SP31   | TdoR                  | SDO1 Data Output Rise Time                      | —                                                                                                                                                                                                                                                                                     | -                   | —                    | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                                                                                                                                                                                                                                                                     | 6                   | 20                   | ns    |                                |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                                                                                                                                                                                                                                                                    | —                   | —                    | ns    |                                |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                                                                                                                                                                                                                                                                    | -                   | —                    | ns    |                                |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                                                                                                                                                                                                                                                                    | -                   | —                    | ns    |                                |
| SP50   | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                                                                                                                                                                                                                                                                   | —                   | —                    | ns    |                                |
| SP51   | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                                                                                                                                                                                                                                                                    | —                   | 50                   | ns    | (Note 4)                       |
| SP52   | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                                                                                                                                                                                                                                                          | —                   | —                    | ns    | (Note 4)                       |
| SP60   | TssL2doV              | SDO1 Data Output Valid after<br>SS1 Edge        | —                                                                                                                                                                                                                                                                                     | —                   | 50                   | ns    |                                |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

| AC CHARACTERISTICS |                                           |                           | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |          |          |                   |                                                  |  |  |  |
|--------------------|-------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-------------------|--------------------------------------------------|--|--|--|
| Param<br>No.       | Symbol                                    | Characteristic            | Min Typ Max                                                                                                                            |          | Units    | Conditions        |                                                  |  |  |  |
|                    | ADC Accuracy (12-Bit Mode) <sup>(1)</sup> |                           |                                                                                                                                        |          |          |                   |                                                  |  |  |  |
| HAD20a             | Nr                                        | Resolution <sup>(3)</sup> | 1:                                                                                                                                     | 2 Data B | its      | bits              |                                                  |  |  |  |
| HAD21a             | INL                                       | Integral Nonlinearity     | -5.5                                                                                                                                   | _        | 5.5      | LSb               | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |  |  |  |
| HAD22a             | DNL                                       | Differential Nonlinearity | -1                                                                                                                                     | —        | 1        | LSb               | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |  |  |  |
| HAD23a             | Gerr                                      | Gain Error                | -10                                                                                                                                    | —        | 10       | LSb               | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |  |  |  |
| HAD24a             | EOFF                                      | Offset Error              | -5                                                                                                                                     | —        | 5        | LSb               | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |  |  |  |
|                    |                                           | Dynamic                   | Performa                                                                                                                               | nce (12· | Bit Mode | e) <sup>(2)</sup> |                                                  |  |  |  |
| HAD33a             | FNYQ                                      | Input Signal Bandwidth    | _                                                                                                                                      | _        | 200      | kHz               |                                                  |  |  |  |

## TABLE 31-12: ADC MODULE SPECIFICATIONS (12-BIT MODE)

**Note 1:** These parameters are characterized, but are tested at 20 ksps only.

2: These parameters are characterized by similarity, but are not tested in manufacturing.

3: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.

## TABLE 31-13: ADC MODULE SPECIFICATIONS (10-BIT MODE)

| AC CHARACTERISTICS                               |        |                           | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |     |      |       |                                                  |
|--------------------------------------------------|--------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|--------------------------------------------------|
| Param<br>No.                                     | Symbol | Characteristic            | Min                                                                                                                                    | Тур | Max  | Units | Conditions                                       |
| ADC Accuracy (10-Bit Mode) <sup>(1)</sup>        |        |                           |                                                                                                                                        |     |      |       |                                                  |
| HAD20b                                           | Nr     | Resolution <sup>(3)</sup> | 10 Data Bits                                                                                                                           |     |      | bits  |                                                  |
| HAD21b                                           | INL    | Integral Nonlinearity     | -1.5                                                                                                                                   | _   | 1.5  | LSb   | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |
| HAD22b                                           | DNL    | Differential Nonlinearity | -0.25                                                                                                                                  | —   | 0.25 | LSb   | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |
| HAD23b                                           | Gerr   | Gain Error                | -2.5                                                                                                                                   | _   | 2.5  | LSb   | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |
| HAD24b                                           | EOFF   | Offset Error              | -1.25                                                                                                                                  | _   | 1.25 | LSb   | Vinl = AVss = Vrefl = 0V,<br>AVdd = Vrefh = 3.6V |
| Dynamic Performance (10-Bit Mode) <sup>(2)</sup> |        |                           |                                                                                                                                        |     |      |       |                                                  |
| HAD33b                                           | Fnyq   | Input Signal Bandwidth    |                                                                                                                                        | _   | 400  | kHz   |                                                  |

Note 1: These parameters are characterized, but are tested at 20 ksps only.

2: These parameters are characterized by similarity, but are not tested in manufacturing.

3: Injection currents > | 0 | can affect the ADC results by approximately 4-6 counts.

# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN]



Microchip Technology Drawing C04-154A Sheet 1 of 2