



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Active                                                                           |
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 128KB (43K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 8K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Through Hole                                                                     |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                          |
| Supplier Device Package    | 28-SPDIP                                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128mc502-i-sp |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





### TABLE 4-19: SPI1 AND SPI2 REGISTER MAP

| SFR Name | Addr. | Bit 15 | Bit 14                                       | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8        | Bit 7       | Bit 6      | Bit 5  | Bit 4 | Bit 3      | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|----------|-------|--------|----------------------------------------------|---------|--------|--------|--------|------------|--------------|-------------|------------|--------|-------|------------|-------|--------|--------|---------------|
| SPI1STAT | 0240  | SPIEN  | _                                            | SPISIDL | _      | _      | 5      | SPIBEC<2:0 | >            | SRMPT       | SPIROV     | SRXMPT |       | SISEL<2:0> |       | SPITBF | SPIRBF | 0000          |
| SPI1CON1 | 0242  | _      | _                                            | _       | DISSCK | DISSDO | MODE16 | SMP        | CKE          | SSEN        | CKP        | MSTEN  |       | SPRE<2:0>  |       | PPRE   | <1:0>  | 0000          |
| SPI1CON2 | 0244  | FRMEN  | SPIFSD                                       | FRMPOL  | _      | _      |        | _          | _            | —           | _          | _      | _     | _          | _     | FRMDLY | SPIBEN | 0000          |
| SPI1BUF  | 0248  |        |                                              |         |        |        |        | SPI1 Tra   | insmit and R | eceive Buff | er Registe | r      |       |            |       |        |        | 0000          |
| SPI2STAT | 0260  | SPIEN  | _                                            | SPISIDL | _      | _      | ŝ      | SPIBEC<2:0 | >            | SRMPT       | SPIROV     | SRXMPT |       | SISEL<2:0> |       | SPITBF | SPIRBF | 0000          |
| SPI2CON1 | 0262  | _      | _                                            | _       | DISSCK | DISSDO | MODE16 | SMP        | CKE          | SSEN        | CKP        | MSTEN  |       | SPRE<2:0>  |       | PPRE   | <1:0>  | 0000          |
| SPI2CON2 | 0264  | FRMEN  | SPIFSD                                       | FRMPOL  | _      | _      |        | _          | _            | —           | _          | _      | _     | _          | _     | FRMDLY | SPIBEN | 0000          |
| SPI2BUF  | 0268  |        | SPI2 Transmit and Receive Buffer Register 00 |         |        |        |        |            | 0000         |             |            |        |       |            |       |        |        |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-52: PORTG REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|---------------|
| TRISG        | 0E60  | _      | -      | _      | _      | -      | -      | TRISG9 | TRISG8 | TRISG7 | TRISG6 | _     | _     | _     | _     | _     | -     | 03C0          |
| PORTG        | 0E62  |        |        | -      | _      | _      | _      | RG9    | RG8    | RG7    | RG6    | _     | _     | _     | _     | _     | _     | xxxx          |
| LATG         | 0E64  |        |        | -      | _      | _      | _      | LATG9  | LATG8  | LATG7  | LATG6  | _     | _     | _     | _     | _     | _     | xxxx          |
| ODCG         | 0E66  |        |        | -      | _      | _      | _      | ODCG9  | ODCG8  | ODCG7  | ODCG6  | _     | _     | _     | _     | _     | _     | 0000          |
| CNENG        | 0E68  |        |        | -      | _      | _      | _      | CNIEG9 | CNIEG8 | CNIEG7 | CNIEG6 | _     | _     | _     | _     | _     | _     | 0000          |
| CNPUG        | 0E6A  |        |        | -      | _      | _      | _      | CNPUG9 | CNPUG8 | CNPUG7 | CNPUG6 | _     | _     | _     | _     | _     | _     | 0000          |
| CNPDG        | 0E6C  | _      | -      | _      | _      |        |        | CNPDG9 | CNPDG8 | CNPDG7 | CNPDG6 | _     | _     | -     | _     | _     |       | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| U-0    | U-0 | U-0 | U-0 | U-0   | U-0   | U-0   | U-0   |
|--------|-----|-----|-----|-------|-------|-------|-------|
| _      |     |     |     | _     | —     |       | —     |
| bit 15 |     |     |     |       |       |       | bit 8 |
|        |     |     |     |       |       |       |       |
| U-0    | U-0 | U-0 | U-0 | R-0   | R-0   | R-0   | R-0   |
| —      | —   | —   | _   | PPST3 | PPST2 | PPST1 | PPST0 |
| bit 7  |     |     |     |       |       |       | bit 0 |

#### REGISTER 8-14: DMAPPS: DMA PING-PONG STATUS REGISTER

| Legend:      |                                                              |                                                                                       |                       |                    |
|--------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------|--------------------|
| R = Readat   | ole bit                                                      | W = Writable bit                                                                      | U = Unimplemented bit | , read as '0'      |
| -n = Value a | at POR                                                       | '1' = Bit is set                                                                      | '0' = Bit is cleared  | x = Bit is unknown |
| bit 15-4     | Unimplo                                                      | montod: Dood os 'o'                                                                   |                       |                    |
| bit 3        | Unimplemented: Read as '0'<br>PPST3: DMA Channel 3 Ping-Pong |                                                                                       | Modo Status Elag bit  |                    |
| bit 5        | 1 = DMA                                                      | ASTB3 register is selected<br>ASTA3 register is selected                              | vioue Status Flag bit |                    |
| bit 2        | 1 = DMA                                                      | DMA Channel 2 Ping-Pong I<br>ASTB2 register is selected<br>ASTA2 register is selected | Mode Status Flag bit  |                    |
| bit 1        | PPST1:                                                       | DMA Channel 1 Ping-Pong I                                                             | Mode Status Flag bit  |                    |
|              |                                                              | CTD1 register is calested                                                             |                       |                    |

- 1 = DMASTB1 register is selected0 = DMASTA1 register is selected
- bit 0 PPST0: DMA Channel 0 Ping-Pong Mode Status Flag bit
  - 1 = DMASTB0 register is selected
    - 0 = DMASTA0 register is selected

| R/W-0           | R/W-0                           | R/W-1                             | R/W-1                | R/W-0                  | R/W-0              | R/W-0           | R/W-0     |
|-----------------|---------------------------------|-----------------------------------|----------------------|------------------------|--------------------|-----------------|-----------|
| ROI             | DOZE2 <sup>(1)</sup>            | DOZE1 <sup>(1)</sup>              | DOZE0 <sup>(1)</sup> | DOZEN <sup>(2,3)</sup> | FRCDIV2            | FRCDIV1         | FRCDIV0   |
| bit 15          |                                 |                                   | •                    |                        |                    |                 | bit 8     |
|                 |                                 |                                   |                      |                        |                    |                 |           |
| R/W-0           | R/W-1                           | U-0                               | R/W-0                | R/W-0                  | R/W-0              | R/W-0           | R/W-0     |
| PLLPOST1        | PLLPOST0                        | —                                 | PLLPRE4              | PLLPRE3                | PLLPRE2            | PLLPRE1         | PLLPRE0   |
| bit 7           |                                 |                                   |                      |                        |                    |                 | bit (     |
|                 |                                 |                                   |                      |                        |                    |                 |           |
| Legend:         |                                 |                                   |                      |                        |                    |                 |           |
| R = Readable    |                                 | W = Writable                      |                      | -                      | nented bit, read   |                 |           |
| -n = Value at F | POR                             | '1' = Bit is set                  |                      | '0' = Bit is cle       | ared               | x = Bit is unkr | nown      |
| h:+ 45          |                                 | on Interview h                    |                      |                        |                    |                 |           |
| bit 15          |                                 | on Interrupt bis will clear the l |                      |                        |                    |                 |           |
|                 |                                 | s have no effect                  |                      | EN bit                 |                    |                 |           |
| bit 14-12       | •                               | Processor Clo                     |                      |                        |                    |                 |           |
|                 | 111 = Fcy div                   |                                   |                      |                        |                    |                 |           |
|                 | 110 = Fcy div                   | vided by 64                       |                      |                        |                    |                 |           |
|                 | 101 = Fcy div                   |                                   |                      |                        |                    |                 |           |
|                 | 100 = FCY div                   | vided by 16<br>vided by 8 (defa   | oult)                |                        |                    |                 |           |
|                 | 011 = FCY div<br>010 = FCY div  |                                   | auit)                |                        |                    |                 |           |
|                 | 001 = FCY div                   |                                   |                      |                        |                    |                 |           |
|                 | 000 = Fcy div                   | •                                 |                      |                        |                    |                 |           |
| bit 11          |                                 | e Mode Enable                     |                      |                        |                    |                 |           |
|                 |                                 |                                   |                      |                        | pheral clocks a    | nd the process  | or clocks |
|                 |                                 | -                                 | -                    | ratio is forced to     |                    |                 |           |
| bit 10-8        |                                 |                                   | RC Oscillator        | r Postscaler bit       | S                  |                 |           |
|                 | 111 = FRC di<br>110 = FRC di    |                                   |                      |                        |                    |                 |           |
|                 | 101 <b>= FRC di</b>             |                                   |                      |                        |                    |                 |           |
|                 | 100 <b>= FRC d</b> i            | vided by 16                       |                      |                        |                    |                 |           |
|                 | 011 = FRC di                    |                                   |                      |                        |                    |                 |           |
|                 | 010 = FRC di<br>001 = FRC di    | 2                                 |                      |                        |                    |                 |           |
|                 |                                 | vided by 2<br>vided by 1 (de      | fault)               |                        |                    |                 |           |
| bit 7-6         |                                 |                                   | -                    | r Select bits (al      | so denoted as      | 'N2', PLL posts | caler)    |
|                 | 11 = Output d                   |                                   |                      |                        |                    |                 | ,         |
|                 | 10 = Reserve                    |                                   |                      |                        |                    |                 |           |
|                 |                                 | livided by 4 (de                  | efault)              |                        |                    |                 |           |
| bit 5           | 00 = Output d                   | ted: Read as '                    | o'                   |                        |                    |                 |           |
|                 | •                               |                                   |                      |                        |                    |                 |           |
|                 | e DOZE<2:0> b<br>ZE<2:0> are ig |                                   | written to whe       | en the DOZEN           | bit is clear. If D | OZEN = 1, any   | writes to |
| <b>2:</b> This  | s bit is cleared                | when the ROI I                    | oit is set and a     | an interrupt occ       | urs.               |                 |           |
|                 | DOJENUS                         |                                   |                      |                        | ~ ~                |                 | <i>.</i>  |

#### REGISTER 9-2: CLKDIV: CLOCK DIVISOR REGISTER

The DOZEN bit cannot be set if DOZE<2:0> = 000. If DOZE<2:0> = 000, any attempt by user software to set the DOZEN bit is ignored.

#### 10.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the powersaving modes. In some circumstances, this cannot be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the ECAN<sup>™</sup> module has been configured for 500 kbps, based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the ECAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

#### 10.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

| Note: | If a PMD bit is set, the corresponding        |
|-------|-----------------------------------------------|
|       | module is disabled after a delay of one       |
|       | instruction cycle. Similarly, if a PMD bit is |
|       | cleared, the corresponding module is          |
|       | enabled after a delay of one instruction      |
|       | cycle (assuming the module control regis-     |
|       | ters are already configured to enable         |
|       | module operation).                            |

#### 10.5 Power-Saving Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.



#### 10.5.1 KEY RESOURCES

- "Watchdog Timer and Power-Saving Modes" (DS70615) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

#### REGISTER 11-15: RPINR37: PERIPHERAL PIN SELECT INPUT REGISTER 37 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

| U-0                               | R/W-0                                      | R/W-0                                           | R/W-0                                      | R/W-0                       | R/W-0            | R/W-0           | R/W-0 |
|-----------------------------------|--------------------------------------------|-------------------------------------------------|--------------------------------------------|-----------------------------|------------------|-----------------|-------|
|                                   |                                            |                                                 |                                            | SYNCI1R<6:03                | >                |                 |       |
| bit 15                            |                                            |                                                 |                                            |                             |                  |                 | bit 8 |
|                                   |                                            |                                                 |                                            |                             |                  |                 |       |
| U-0                               | U-0                                        | U-0                                             | U-0                                        | U-0                         | U-0              | U-0             | U-0   |
| _                                 |                                            |                                                 | —                                          |                             |                  | <u> </u>        | _     |
| bit 7                             |                                            |                                                 |                                            |                             |                  |                 | bit 0 |
|                                   |                                            |                                                 |                                            |                             |                  |                 |       |
| Legend:                           |                                            |                                                 |                                            |                             |                  |                 |       |
| R = Readable bit W = Writable bit |                                            |                                                 | bit                                        | U = Unimplem                | nented bit, read | l as '0'        |       |
| -n = Value a                      | it POR                                     | '1' = Bit is set                                |                                            | '0' = Bit is clea           | ared             | x = Bit is unkn | iown  |
|                                   |                                            |                                                 |                                            |                             |                  |                 |       |
|                                   |                                            |                                                 |                                            |                             |                  |                 |       |
| bit 15                            | Unimplemer                                 | nted: Read as '                                 | 0'                                         |                             |                  |                 |       |
| bit 15<br>bit 14-8                | SYNCI1R<6:                                 |                                                 | M Synchroniz                               | zation Input 1 to<br>nbers) | the Correspon    | ding RPn Pin b  | its   |
|                                   | SYNCI1R<6:<br>(see Table 11                | <b>0&gt;:</b> Assign PW                         | M Synchroniz selection nur                 |                             | the Correspon    | ding RPn Pin b  | its   |
|                                   | SYNCI1R<6:<br>(see Table 11                | • <b>0&gt;:</b> Assign PWI<br>I-2 for input pin | M Synchroniz selection nur                 |                             | the Correspon    | ding RPn Pin b  | its   |
|                                   | SYNCI1R<6:<br>(see Table 11                | • <b>0&gt;:</b> Assign PWI<br>I-2 for input pin | M Synchroniz selection nur                 |                             | the Correspon    | ding RPn Pin b  | its   |
|                                   | SYNCI1R<6:<br>(see Table 11<br>1111001 = I | • <b>0&gt;:</b> Assign PWI<br>I-2 for input pin | M Synchroniz<br>selection nur<br>121<br>P1 |                             | the Correspon    | ding RPn Pin b  | its   |

| R/W-1        | R/W-1 | R/W-1            | R/W-1 | R/W-1        | R/W-1            | R/W-1    | R/W-1 |
|--------------|-------|------------------|-------|--------------|------------------|----------|-------|
|              |       |                  | PTPE  | R<15:8>      |                  |          |       |
| bit 15       |       |                  |       |              |                  |          | bit 8 |
|              |       |                  |       |              |                  |          |       |
| R/W-1        | R/W-1 | R/W-1            | R/W-1 | R/W-1        | R/W-0            | R/W-0    | R/W-0 |
|              |       |                  | PTPE  | R<7:0>       |                  |          |       |
| bit 7        |       |                  |       |              |                  |          | bit 0 |
|              |       |                  |       |              |                  |          |       |
| Legend:      |       |                  |       |              |                  |          |       |
| R = Readable | bit   | W = Writable bit | t     | U = Unimpler | mented bit, read | l as '0' |       |

'0' = Bit is cleared

x = Bit is unknown

#### REGISTER 16-3: PTPER: PWMx PRIMARY MASTER TIME BASE PERIOD REGISTER

bit 15-0 **PTPER<15:0>:** Primary Master Time Base (PMTMR) Period Value bits

'1' = Bit is set

#### REGISTER 16-4: SEVTCMP: PWMx PRIMARY SPECIAL EVENT COMPARE REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|-------------------|-----------------|-----------------|-------|
|                 |       |                  | SEVTC | MP<15:8>          |                 |                 |       |
| bit 15          |       |                  |       |                   |                 |                 | bit 8 |
|                 |       |                  |       |                   |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | SEVT  | CMP<7:0>          |                 |                 |       |
| bit 7           |       |                  |       |                   |                 |                 | bit 0 |
|                 |       |                  |       |                   |                 |                 |       |
| Legend:         |       |                  |       |                   |                 |                 |       |
| R = Readable    | bit   | W = Writable bi  | t     | U = Unimplem      | nented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is clea | ared            | x = Bit is unkr | nown  |

bit 15-0 SEVTCMP<15:0>: Special Event Compare Count Value bits

-n = Value at POR

| U-0             | U-0                               | U-0          | U-0   | R/W-0                                   | R/W-0           | R/W-0     | R/W-0 |  |  |
|-----------------|-----------------------------------|--------------|-------|-----------------------------------------|-----------------|-----------|-------|--|--|
| —               | -                                 | —            | —     |                                         | LEB             | <11:8>    |       |  |  |
| bit 15          |                                   |              |       |                                         |                 |           | bit 8 |  |  |
|                 |                                   |              |       |                                         |                 |           |       |  |  |
| R/W-0           | R/W-0                             | R/W-0        | R/W-0 | R/W-0                                   | R/W-0           | R/W-0     | R/W-0 |  |  |
|                 |                                   |              | LEE   | 3<7:0>                                  |                 |           |       |  |  |
| bit 7           |                                   |              |       |                                         |                 |           | bit 0 |  |  |
|                 |                                   |              |       |                                         |                 |           |       |  |  |
| Legend:         |                                   |              |       |                                         |                 |           |       |  |  |
| R = Readable    | bit                               | W = Writable | bit   | U = Unimplen                            | nented bit, rea | id as '0' |       |  |  |
| -n = Value at F | n = Value at POR '1' = Bit is set |              |       | '0' = Bit is cleared x = Bit is unknown |                 |           |       |  |  |

### REGISTER 16-17: LEBDLYx: PWMx LEADING-EDGE BLANKING DELAY REGISTER

bit 15-12 Unimplemented: Read as '0'

bit 11-0 LEB<11:0>: Leading-Edge Blanking Delay for Current-Limit and Fault Inputs bits

## 17.0 QUADRATURE ENCODER INTERFACE (QEI) MODULE (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Quadrature Encoder Interface (QEI)" (DS70601) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This chapter describes the Quadrature Encoder Interface (QEI) module and associated operational modes. The QEI module provides the interface to incremental encoders for obtaining mechanical position data.

The operational features of the QEI module include:

- 32-Bit Position Counter
- 32-Bit Index Pulse Counter
- 32-Bit Interval Timer
- 16-Bit Velocity Counter
- 32-Bit Position Initialization/Capture/Compare High register
- 32-Bit Position Compare Low register
- x4 Quadrature Count mode
- External Up/Down Count mode
- External Gated Count mode
- External Gated Timer mode
- Internal Timer mode

Figure 17-1 illustrates the QEI block diagram.

#### REGISTER 18-1: SPIx STAT: SPIx STATUS AND CONTROL REGISTER (CONTINUED)

- bit 1 SPITBF: SPIx Transmit Buffer Full Status bit
  - 1 = Transmit not yet started, SPIxTXB is full
  - 0 = Transmit started, SPIxTXB is empty

#### Standard Buffer mode:

Automatically set in hardware when core writes to the SPIxBUF location, loading SPIxTXB. Automatically cleared in hardware when SPIx module transfers data from SPIxTXB to SPIxSR.

#### Enhanced Buffer mode:

Automatically set in hardware when the CPU writes to the SPIxBUF location, loading the last available buffer location. Automatically cleared in hardware when a buffer location is available for a CPU write operation.

#### bit 0 SPIRBF: SPIx Receive Buffer Full Status bit

1 = Receive is complete, SPIxRXB is full

0 = Receive is incomplete, SPIxRXB is empty

#### Standard Buffer mode:

Automatically set in hardware when SPIx transfers data from SPIxSR to SPIxRXB. Automatically cleared in hardware when the core reads the SPIxBUF location, reading SPIxRXB.

#### Enhanced Buffer mode:

Automatically set in hardware when SPIx transfers data from SPIxSR to the buffer, filling the last unread buffer location. Automatically cleared in hardware when a buffer location is available for a transfer from SPIxSR.

|              | R/W-0         | U-0                 | U-0                         | U-0             | R/W-0                                | R/W-0                | R/W-0                |
|--------------|---------------|---------------------|-----------------------------|-----------------|--------------------------------------|----------------------|----------------------|
| CSS31        | CSS30         | —                   | —                           | _               | CSS26 <sup>(2)</sup>                 | CSS25 <sup>(2)</sup> | CSS24 <sup>(2)</sup> |
| bit 15       | - 1           |                     |                             |                 |                                      |                      | bit 8                |
|              |               |                     |                             |                 |                                      |                      |                      |
| U-0          | U-0           | U-0                 | U-0                         | U-0             | U-0                                  | U-0                  | U-0                  |
| _            |               | _                   | _                           | _               |                                      | _                    |                      |
| bit 7        |               |                     |                             |                 |                                      |                      | bit (                |
|              |               |                     |                             |                 |                                      |                      |                      |
| Legend:      |               |                     |                             |                 |                                      |                      |                      |
| R = Readab   | le bit        | W = Writable        | bit                         | U = Unimple     | emented bit, read                    | d as '0'             |                      |
| -n = Value a | t POR         | '1' = Bit is set    |                             | '0' = Bit is cl | eared                                | x = Bit is unk       | nown                 |
|              |               |                     |                             |                 |                                      |                      |                      |
| bit 15       |               | 1 Input Scan S      |                             |                 |                                      |                      |                      |
|              |               |                     |                             |                 | input scan (Ope                      |                      |                      |
|              | •             | •                   |                             | surement for ir | nput scan (Open                      | )                    |                      |
| bit 14       |               | 1 Input Scan S      |                             |                 |                                      |                      |                      |
|              |               |                     |                             |                 | or input scan (CT<br>input scan (CTN |                      |                      |
| bit 13-11    | Unimplemen    | ted: Read as '      | 0'                          |                 |                                      |                      |                      |
| bit 10       | CSS26: ADC    | 1 Input Scan S      | election bit <sup>(2)</sup> |                 |                                      |                      |                      |
|              | 1 = Selects C | )<br>A3/AN6 for inp | ut scan                     |                 |                                      |                      |                      |
|              | 0 = Skips OA  | 3/AN6 for input     | scan                        |                 |                                      |                      |                      |
| bit 9        | CSS25: ADC    | 1 Input Scan S      | election bit <sup>(2)</sup> |                 |                                      |                      |                      |
|              | 1 = Selects C | 0A2/AN0 for inp     | ut scan                     |                 |                                      |                      |                      |
|              | 0 = Skips OA  | 2/AN0 for input     | scan                        |                 |                                      |                      |                      |
| bit 8        | CSS24: ADC    | 1 Input Scan S      | election bit <sup>(2)</sup> |                 |                                      |                      |                      |
|              |               | 0A1/AN3 for inp     |                             |                 |                                      |                      |                      |
|              | 0 = Skips OA  | 1/AN3 for input     | scan                        |                 |                                      |                      |                      |
|              |               |                     |                             |                 |                                      |                      |                      |

## REGISTER 23-7: AD1CSSH: ADC1 INPUT SCAN SELECT REGISTER HIGH<sup>(1)</sup>

2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.







#### DIGITAL FILTER INTERCONNECT BLOCK DIAGRAM



#### REGISTER 25-1: CMSTAT: OP AMP/COMPARATOR STATUS REGISTER (CONTINUED)

- C2OUT: Comparator 2 Output Status bit<sup>(2)</sup> bit 1 When CPOL = 0: 1 = VIN + > VIN -0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -C10UT: Comparator 1 Output Status bit<sup>(2)</sup> bit 0 When CPOL = 0: 1 = VIN + > VIN-0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -
- **Note 1:** Reflects the value of the of the CEVT bit in the respective Op Amp/Comparator Control register, CMxCON<9>.
  - 2: Reflects the value of the COUT bit in the respective Op Amp/Comparator Control register, CMxCON<8>.

| Base<br>Instr<br>#<br>25 DAW |      | Assembly Syntax DAW Wn |                                                  | Description                                 | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|------------------------------|------|------------------------|--------------------------------------------------|---------------------------------------------|---------------|-------------------------------|--------------------------|
|                              |      |                        |                                                  | Wn = decimal adjust Wn                      | 1             | 1                             | С                        |
| 26                           | DEC  | DEC                    | f                                                | f = f - 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | DEC                    | f,WREG                                           | WREG = f – 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | DEC                    | Ws,Wd                                            | Wd = Ws - 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 27                           | DEC2 | DEC2                   | f                                                | f = f - 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | DEC2                   | f,WREG                                           | WREG = f – 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | DEC2                   | Ws,Wd                                            | Wd = Ws - 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 28                           | DISI | DISI                   | #lit14                                           | Disable Interrupts for k instruction cycles | 1             | 1                             | None                     |
| 29                           | DIV  | DIV.S                  | Wm,Wn                                            | Signed 16/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                              |      | DIV.SD                 | Wm,Wn                                            | Signed 32/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                              |      | DIV.U                  | Wm,Wn                                            | Unsigned 16/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
|                              |      | DIV.UD                 | Wm,Wn                                            | Unsigned 32/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
| 30                           | DIVF | DIVF                   | Wm , Wn <sup>(1)</sup>                           | Signed 16/16-bit Fractional Divide          | 1             | 18                            | N,Z,C,OV                 |
| 31                           | DO   | DO                     | #lit15,Expr <sup>(1)</sup>                       | Do code to PC + Expr, lit15 + 1 times       | 2             | 2                             | None                     |
|                              |      | DO                     | Wn, Expr(1)                                      | Do code to PC + Expr, (Wn) + 1 times        | 2             | 2                             | None                     |
| 32                           | ED   | ED                     | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>               | Euclidean Distance (no accumulate)          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 33                           | EDAC | EDAC                   | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>               | Euclidean Distance                          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 34                           | EXCH | EXCH                   | Wns,Wnd                                          | Swap Wns with Wnd                           |               | 1                             | None                     |
| 35                           | FBCL | FBCL                   | Ws,Wnd                                           | Find Bit Change from Left (MSb) Side        |               | 1                             | С                        |
| 36                           | FF1L | FF1L                   | Ws,Wnd                                           | Find First One from Left (MSb) Side         |               | 1                             | С                        |
| 37                           | FF1R | FF1R                   | Ws,Wnd                                           | Find First One from Right (LSb) Side        | 1             | 1                             | С                        |
| 38                           | GOTO | GOTO                   | Expr                                             | Go to address                               | 2             | 4                             | None                     |
|                              |      | GOTO                   | Wn                                               | Go to indirect                              | 1             | 4                             | None                     |
|                              |      | GOTO.L                 | Wn                                               | Go to indirect (long address)               | 1             | 4                             | None                     |
| 39                           | INC  | INC                    | f                                                | f = f + 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | INC                    | f,WREG                                           | WREG = f + 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | INC                    | Ws,Wd                                            | Wd = Ws + 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 40                           | INC2 | INC2                   | f                                                | f = f + 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | INC2                   | f,WREG                                           | WREG = f + 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                              |      | INC2                   | Ws,Wd                                            | Wd = Ws + 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 41                           | IOR  | IOR                    | f                                                | f = f .IOR. WREG                            | 1             | 1                             | N,Z                      |
|                              |      | IOR                    | f,WREG                                           | WREG = f .IOR. WREG                         | 1             | 1                             | N,Z                      |
|                              |      | IOR                    | #litl0,Wn                                        | Wd = lit10 .IOR. Wd                         | 1             | 1                             | N,Z                      |
|                              |      | IOR                    | Wb,Ws,Wd                                         | Wd = Wb .IOR. Ws                            | 1             | 1                             | N,Z                      |
|                              |      | IOR                    | Wb,#lit5,Wd                                      | Wd = Wb .IOR. lit5                          | 1             | 1                             | N,Z                      |
| 42                           | LAC  | LAC                    | Wso,#Slit4,Acc                                   | Load Accumulator                            | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                           | LNK  | LNK                    | #lit14                                           | Link Frame Pointer                          | 1             | 1                             | SFA                      |
| 44                           | LSR  | LSR                    | f                                                | f = Logical Right Shift f                   | 1             | 1                             | C,N,OV,Z                 |
|                              |      | LSR                    | f,WREG                                           | WREG = Logical Right Shift f                | 1             | 1                             | C,N,OV,Z                 |
|                              |      | LSR                    | Ws,Wd                                            | Wd = Logical Right Shift Ws                 | 1             | 1                             | C,N,OV,Z                 |
|                              |      | LSR                    | Wb,Wns,Wnd                                       | Wnd = Logical Right Shift Wb by Wns         | 1             | 1                             | N,Z                      |
|                              |      | LSR                    | Wb,#lit5,Wnd                                     | Wnd = Logical Right Shift Wb by lit5        | 1             | 1                             | N,Z                      |
| 45                           | MAC  | MAC                    | Wm*Wn, Acc, Wx, Wxd, Wy, Wyd, AWB <sup>(1)</sup> | Multiply and Accumulate                     | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                              |      | MAC                    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup>           | Square and Accumulate                       | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |

#### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

#### **30.1 DC Characteristics**

|                |                             |                       | Maximum MIPS                                                          |  |  |
|----------------|-----------------------------|-----------------------|-----------------------------------------------------------------------|--|--|
| Characteristic | VDD Range<br>(in Volts)     | Temp Range<br>(in °C) | dsPIC33EPXXXGP50X,<br>dsPIC33EPXXXMC20X/50X and<br>PIC24EPXXXGP/MC20X |  |  |
|                | 3.0V to 3.6V <sup>(1)</sup> | -40°C to +85°C        | 70                                                                    |  |  |
| —              | 3.0V to 3.6V <sup>(1)</sup> | -40°C to +125°C       | 60                                                                    |  |  |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

#### TABLE 30-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                      | Symbol | Min.        | Тур.        | Max. | Unit |
|---------------------------------------------------------------------------------------------|--------|-------------|-------------|------|------|
| Industrial Temperature Devices                                                              |        |             |             |      |      |
| Operating Junction Temperature Range                                                        | TJ     | -40         | —           | +125 | °C   |
| Operating Ambient Temperature Range                                                         | TA     | -40         | _           | +85  | °C   |
| Extended Temperature Devices                                                                |        |             |             |      |      |
| Operating Junction Temperature Range                                                        | TJ     | -40         | —           | +140 | °C   |
| Operating Ambient Temperature Range                                                         | TA     | -40         | —           | +125 | °C   |
| Power Dissipation:<br>Internal chip power dissipation:<br>$PINT = VDD x (IDD - \Sigma IOH)$ |        | PINT + PI/O |             | W    |      |
| I/O Pin Power Dissipation:<br>$I/O = \Sigma (\{VDD - VOH\} x IOH) + \Sigma (VOL x IOL)$     |        |             |             |      |      |
| Maximum Allowed Power Dissipation                                                           | PDMAX  | (           | TJ — TA)/θJ | IA   | W    |

#### TABLE 30-3: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                                   | Symbol | Тур. | Max. | Unit | Notes |
|--------------------------------------------------|--------|------|------|------|-------|
| Package Thermal Resistance, 64-Pin QFN           | θJA    | 28.0 |      | °C/W | 1     |
| Package Thermal Resistance, 64-Pin TQFP 10x10 mm | θJA    | 48.3 | _    | °C/W | 1     |
| Package Thermal Resistance, 48-Pin UQFN 6x6 mm   | θJA    | 41   | -    | °C/W | 1     |
| Package Thermal Resistance, 44-Pin QFN           | θJA    | 29.0 | _    | °C/W | 1     |
| Package Thermal Resistance, 44-Pin TQFP 10x10 mm | θJA    | 49.8 | _    | °C/W | 1     |
| Package Thermal Resistance, 44-Pin VTLA 6x6 mm   | θJA    | 25.2 | _    | °C/W | 1     |
| Package Thermal Resistance, 36-Pin VTLA 5x5 mm   | θJA    | 28.5 | —    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin QFN-S         | θJA    | 30.0 | _    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SSOP          | θJA    | 71.0 | _    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SOIC          | θJA    | 69.7 | _    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SPDIP         | θJA    | 60.0 | —    | °C/W | 1     |

**Note 1:** Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations.

# FIGURE 30-11: TIMERQ (QEI MODULE) EXTERNAL CLOCK TIMING CHARACTERISTICS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)



#### TABLE 30-30: QEI MODULE EXTERNAL CLOCK TIMING REQUIREMENTS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

| AC CHARACTERISTICS |                                     |                                                              |                             | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |      |       |                                  |
|--------------------|-------------------------------------|--------------------------------------------------------------|-----------------------------|-------------------------------------------------------|------|------|-------|----------------------------------|
| Param<br>No.       | Symbol Characteristic <sup>17</sup> |                                                              |                             | Min.                                                  | Тур. | Max. | Units | Conditions                       |
| TQ10               | TtQH                                | TQCK High<br>Time                                            | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25        |      |      | ns    | Must also meet<br>Parameter TQ15 |
| TQ11               | TtQL                                | TQCK Low<br>Time                                             | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25        | —    | _    | ns    | Must also meet<br>Parameter TQ15 |
| TQ15               | TtQP                                | TQCP Input<br>PeriodSynchronous,<br>with prescaler           |                             | Greater of 25 + 50<br>or<br>(1 Tcy/N) + 50            | —    | _    | ns    |                                  |
| TQ20               | TCKEXTMRL                           | Delay from External TQCK<br>Clock Edge to Timer<br>Increment |                             | _                                                     | 1    | Тсү  | —     |                                  |

Note 1: These parameters are characterized but not tested in manufacturing.



FIGURE 30-26: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

| AC CHARACTERISTICS                 |       |                                                      | $ \begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array} $ |         |                                   |          |                                                                                               |  |
|------------------------------------|-------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------|----------|-----------------------------------------------------------------------------------------------|--|
| Param<br>No. Symbol Characteristic |       |                                                      | Min.                                                                                                                                                                                                                                                                                          | Тур.    | Max.                              | Units    | Conditions                                                                                    |  |
|                                    |       |                                                      | Devi                                                                                                                                                                                                                                                                                          | ce Sup  | ply                               |          |                                                                                               |  |
| AD01                               | AVDD  | Module VDD Supply                                    | Greater of:<br>VDD – 0.3<br>or 3.0                                                                                                                                                                                                                                                            |         | Lesser of:<br>VDD + 0.3<br>or 3.6 | V        |                                                                                               |  |
| AD02                               | AVss  | Module Vss Supply                                    | Vss – 0.3                                                                                                                                                                                                                                                                                     |         | Vss + 0.3                         | V        |                                                                                               |  |
|                                    |       |                                                      | Refere                                                                                                                                                                                                                                                                                        | ence In | puts                              |          |                                                                                               |  |
| AD05                               | Vrefh | Reference Voltage High                               | AVss + 2.5                                                                                                                                                                                                                                                                                    |         | AVDD                              | V        | VREFH = VREF+<br>VREFL = VREF- <b>(Note 1)</b>                                                |  |
| AD05a                              |       |                                                      | 3.0                                                                                                                                                                                                                                                                                           | _       | 3.6                               | V        | VREFH = AVDD<br>VREFL = AVSS = 0                                                              |  |
| AD06                               | VREFL | Reference Voltage Low                                | AVss                                                                                                                                                                                                                                                                                          |         | AVDD - 2.5                        | V        | (Note 1)                                                                                      |  |
| AD06a                              |       |                                                      | 0                                                                                                                                                                                                                                                                                             |         | 0                                 | V        | VREFH = AVDD<br>VREFL = AVSS = 0                                                              |  |
| AD07                               | VREF  | Absolute Reference<br>Voltage                        | 2.5                                                                                                                                                                                                                                                                                           | _       | 3.6                               | V        | VREF = VREFH - VREFL                                                                          |  |
| AD08                               | IREF  | Current Drain                                        |                                                                                                                                                                                                                                                                                               |         | 10<br>600                         | μΑ<br>μΑ | ADC off<br>ADC on                                                                             |  |
| AD09                               | Iad   | Operating Current <sup>(2)</sup>                     | —                                                                                                                                                                                                                                                                                             | 5       | _                                 | mA       | ADC operating in 10-bit mode (Note 1)                                                         |  |
|                                    |       |                                                      | —                                                                                                                                                                                                                                                                                             | 2       | —                                 | mA       | ADC operating in 12-bit mode (Note 1)                                                         |  |
|                                    | •     |                                                      | Ana                                                                                                                                                                                                                                                                                           | log Inp | ut                                |          |                                                                                               |  |
| AD12                               | Vinh  | Input Voltage Range<br>VinH                          | VINL                                                                                                                                                                                                                                                                                          | _       | Vrefh                             | V        | This voltage reflects Sample-and-<br>Hold Channels 0, 1, 2 and 3<br>(CH0-CH3), positive input |  |
| AD13                               | VINL  | Input Voltage Range<br>VINL                          | Vrefl                                                                                                                                                                                                                                                                                         | _       | AVss + 1V                         | V        | This voltage reflects Sample-and-<br>Hold Channels 0, 1, 2 and 3<br>(CH0-CH3), negative input |  |
| AD17                               | Rin   | Recommended<br>Impedance of Analog<br>Voltage Source | _                                                                                                                                                                                                                                                                                             | _       | 200                               | Ω        | Impedance to achieve maximum<br>performance of ADC                                            |  |

#### TABLE 30-57: ADC MODULE SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

2: Parameter is characterized but not tested in manufacturing.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 ==

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620773949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.