



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\times$  FI

| Product Status             | Obsolete                                                                          |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 60 MIPs                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                      |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                     |
| Number of I/O              | 21                                                                                |
| Program Memory Size        | 128KB (43K x 24)                                                                  |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 8K x 16                                                                           |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 6x10b/12b                                                                     |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 28-VQFN Exposed Pad                                                               |
| Supplier Device Package    | 28-QFN-S (6x6)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep128mc502t-e-mm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



|                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                           |                                                                                                      |                                                                                                 | (,                                                                              |                                                        |                                     |                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------|---------------------------|
| R/SO-0 <sup>(1</sup>                                                                                                                                                                                                                                                                                                                                               | <sup>)</sup> R/W-0 <sup>(1)</sup>                                                                                                         | R/W-0 <sup>(1)</sup>                                                                                 | R/W-0                                                                                           | U-0                                                                             | U-0                                                    | U-0                                 | U-0                       |
| WR                                                                                                                                                                                                                                                                                                                                                                 | WREN                                                                                                                                      | WRERR                                                                                                | NVMSIDL <sup>(2)</sup>                                                                          |                                                                                 |                                                        | —                                   | —                         |
| bit 15                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 8                     |
|                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| U-0                                                                                                                                                                                                                                                                                                                                                                | U-0                                                                                                                                       | U-0                                                                                                  | U-0                                                                                             | R/W-0 <sup>(1)</sup>                                                            | R/W-0 <sup>(1)</sup>                                   | R/W-0 <sup>(1)</sup>                | R/W-0 <sup>(1)</sup>      |
|                                                                                                                                                                                                                                                                                                                                                                    | —                                                                                                                                         | —                                                                                                    |                                                                                                 | NVMOP3 <sup>(3,4)</sup>                                                         | NVMOP2 <sup>(3,4)</sup>                                | NVMOP1 <sup>(3,4)</sup>             | NVMOP0 <sup>(3,4)</sup>   |
| bit 7                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     | bit 0                     |
|                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        | _                                   |                           |
| Legend:                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                           | SO = Settab                                                                                          | le Only bit                                                                                     |                                                                                 |                                                        |                                     |                           |
| R = Reada                                                                                                                                                                                                                                                                                                                                                          | ble bit                                                                                                                                   | W = Writable                                                                                         | e bit                                                                                           | U = Unimplem                                                                    | ented bit, read                                        | as '0'                              |                           |
| -n = Value                                                                                                                                                                                                                                                                                                                                                         | at POR                                                                                                                                    | '1' = Bit is se                                                                                      | t                                                                                               | '0' = Bit is clea                                                               | ired                                                   | x = Bit is unkn                     | iown                      |
| bit 15                                                                                                                                                                                                                                                                                                                                                             | WR: Write Co<br>1 = Initiates a<br>cleared by<br>0 = Program                                                                              | ntrol bit <sup>(1)</sup><br>a Flash memo<br>y hardware o<br>or erase oper                            | ory program or<br>nce the operati<br>ation is comple                                            | erase operation<br>on is complete<br>ate and inactive                           | on; the operatio                                       | n is self-timed                     | and the bit is            |
| bit 14                                                                                                                                                                                                                                                                                                                                                             | WREN: Write<br>1 = Enables F<br>0 = Inhibits Fl                                                                                           | Enable bit <sup>(1)</sup><br><sup>-</sup> lash program<br>ash program/                               | n/erase operati<br>⁄erase operatio                                                              | ons                                                                             |                                                        |                                     |                           |
| bit 13                                                                                                                                                                                                                                                                                                                                                             | WRERR: Writ<br>1 = An improp<br>on any se<br>0 = The progr                                                                                | e Sequence E<br>per program of<br>t attempt of th<br>ram or erase                                    | Error Flag bit <sup>(1)</sup><br>rerase sequence<br>e WR bit)<br>operation comp                 | ce attempt or ter                                                               | mination has oc                                        | curred (bit is se                   | t automatically           |
| bit 12                                                                                                                                                                                                                                                                                                                                                             | NVMSIDL: N\<br>1 = Flash volt<br>0 = Flash volt                                                                                           | /M Stop in Idl<br>age regulator<br>age regulator                                                     | e Control bit <sup>(2)</sup><br>goes into Star<br>is active durin                               | ndby mode duri<br>g Idle mode                                                   | ng Idle mode                                           |                                     |                           |
| bit 11-4                                                                                                                                                                                                                                                                                                                                                           | Unimplement                                                                                                                               | ted: Read as                                                                                         | '0'                                                                                             | -                                                                               |                                                        |                                     |                           |
| bit 3-0 NVMOP<3:0>: NVM Operation Select bits <sup>(1,3,4)</sup><br>1111 = Reserved<br>1100 = Reserved<br>1001 = Reserved<br>1011 = Reserved<br>1010 = Reserved<br>1010 = Reserved<br>1010 = Reserved<br>1010 = Reserved<br>0011 = Memory page erase operation<br>0010 = Reserved<br>0011 = Memory double-word program operation <sup>(5)</sup><br>0000 = Reserved |                                                                                                                                           |                                                                                                      |                                                                                                 |                                                                                 |                                                        |                                     |                           |
| Note 1:<br>2:<br>3:<br>4:<br>5:                                                                                                                                                                                                                                                                                                                                    | These bits can only<br>If this bit is set, the<br>(TVREG) before Fla<br>All other combination<br>Execution of the PV<br>Two adjacent word | / be reset on a<br>re will be mini<br>sh memory be<br>ons of NVMO<br>wRSAV instruct<br>s on a 4-word | a POR.<br>mal power sav<br>ecomes operat<br>P<3:0> are uni<br>tion is ignored<br>I boundary are | rings (IIDLE) and<br>ional.<br>implemented.<br>while any of the<br>programmed d | d upon exiting lo<br>e NVM operatio<br>uring execution | the mode, there<br>ns are in progra | is a delay<br>ess.<br>on. |

### REGISTER 5-1: NVMCON: NONVOLATILE MEMORY (NVM) CONTROL REGISTER

| R/W-0  | U-0   | R/W-0 | R/W-0  | R/W-0               | R-0 | R-0   | R-0   |
|--------|-------|-------|--------|---------------------|-----|-------|-------|
| VAR    | —     | US1   | US0    | EDT                 | DL2 | DL1   | DL0   |
| bit 15 |       |       |        |                     |     |       | bit 8 |
|        |       |       |        |                     |     |       |       |
| R/W-0  | R/W-0 | R/W-1 | R/W-0  | R/C-0               | R-0 | R/W-0 | R/W-0 |
| SATA   | SATB  | SATDW | ACCSAT | IPL3 <sup>(2)</sup> | SFA | RND   | IF    |
| bit 7  |       |       |        |                     |     |       | bit 0 |
|        |       |       |        |                     |     |       |       |

## **REGISTER 7-2:** CORCON: CORE CONTROL REGISTER<sup>(1)</sup>

| Legend:           | C = Clearable bit |                                    |                    |  |
|-------------------|-------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1'= Bit is set   | '0' = Bit is cleared               | x = Bit is unknown |  |

bit

| bit 15 | VAR: Variable Exception Processing Latency Control             |
|--------|----------------------------------------------------------------|
|        | 1 = Variable exception processing is enabled                   |
|        | 0 = Fixed exception processing is enabled                      |
| bit 3  | IPL3: CPU Interrupt Priority Level Status bit 3 <sup>(2)</sup> |
|        | 1 = CPU Interrupt Priority Level is greater than 7             |
|        | 0 = CPU Interrupt Priority Level is 7 or less                  |

**Note 1:** For complete register details, see Register 3-2.

2: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level.

| U-0             | U-0                                                       | U-0                                                       | U-0                      | U-0                                     | U-0              | U-0    | U-0    |  |
|-----------------|-----------------------------------------------------------|-----------------------------------------------------------|--------------------------|-----------------------------------------|------------------|--------|--------|--|
| —               | —                                                         | —                                                         |                          | —                                       | —                | —      |        |  |
| bit 15          |                                                           |                                                           |                          |                                         |                  |        | bit 8  |  |
|                 |                                                           |                                                           |                          |                                         |                  |        |        |  |
| U-0             | U-0                                                       | U-0                                                       | U-0                      | R-0                                     | R-0              | R-0    | R-0    |  |
|                 |                                                           | <u> </u>                                                  |                          | RQCOL3                                  | RQCOL2           | RQCOL1 | RQCOL0 |  |
| bit 7           |                                                           |                                                           |                          |                                         |                  |        | bit 0  |  |
|                 |                                                           |                                                           |                          |                                         |                  |        |        |  |
| Legend:         |                                                           |                                                           |                          |                                         |                  |        |        |  |
| R = Readable    | bit                                                       | W = Writable                                              | bit                      | U = Unimpler                            | mented bit, read | as '0' |        |  |
| -n = Value at I | POR                                                       | '1' = Bit is set                                          |                          | '0' = Bit is cleared x = Bit is unknown |                  |        | iown   |  |
|                 |                                                           |                                                           |                          |                                         |                  |        |        |  |
| bit 15-4        | Unimplemen                                                | ted: Read as '                                            | י)                       |                                         |                  |        |        |  |
| bit 3           | RQCOL3: DM                                                | IA Channel 3 T                                            | ransfer Requ             | est Collision Fl                        | lag bit          |        |        |  |
|                 | 1 = User forc                                             | e and interrupt                                           | -based reques            | st collision is d                       | etected          |        |        |  |
|                 | 0 = No reque                                              | est collision is d                                        | etected                  |                                         |                  |        |        |  |
| bit 2           | RQCOL2: DM                                                | IA Channel 2 T                                            | ransfer Requ             | est Collision Fl                        | lag bit          |        |        |  |
|                 | 1 = User forc                                             | r force and interrupt-based request collision is detected |                          |                                         |                  |        |        |  |
|                 | 0 = No request collision is detected                      |                                                           |                          |                                         |                  |        |        |  |
| bit 1           | RQCOL1: DMA Channel 1 Transfer Request Collision Flag bit |                                                           |                          |                                         |                  |        |        |  |
|                 | 1 = User forc<br>0 = No reque                             | e and interrupt<br>st collision is d                      | -based reques<br>etected | st collision is d                       | etected          |        |        |  |
| bit 0           | RQCOL0: DM                                                | 1A Channel 0 T                                            | ransfer Requ             | est Collision Fl                        | lag bit          |        |        |  |
|                 | 1 = User forc                                             | e and interrupt                                           | -based reques            | st collision is d                       | etected          |        |        |  |

#### REGISTER 8-12: DMARQC: DMA REQUEST COLLISION STATUS REGISTER

0 = No request collision is detected

#### 11.4.4 INPUT MAPPING

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 11-1 through Register 11-17). Each register contains sets of 7-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 7-bit value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field corresponds to the maximum number of Peripheral Pin Selections supported by the device.

For example, Figure 11-2 illustrates remappable pin selection for the U1RX input.

#### FIGURE 11-2: REMAPPABLE INPUT FOR U1RX



#### 11.4.4.1 Virtual Connections

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices support virtual (internal) connections to the output of the op amp/ comparator module (see Figure 25-1 in Section 25.0 "Op Amp/Comparator Module"), and the PTG module (see Section 24.0 "Peripheral Trigger Generator (PTG) Module").

In addition, dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices support virtual connections to the filtered QEI module inputs: FINDX1, FHOME1, FINDX2 and FHOME2 (see Figure 17-1 in Section 17.0 "Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)".

Virtual connections provide a simple way of interperipheral connection without utilizing a physical pin. For example, by setting the FLT1R<6:0> bits of the RPINR12 register to the value of `b0000001, the output of the analog comparator, C1OUT, will be connected to the PWM Fault 1 input, which allows the analog comparator to trigger PWM Faults without the use of an actual physical pin on the device.

Virtual connection to the QEI module allows peripherals to be connected to the QEI digital filter input. To utilize this filter, the QEI module must be enabled and its inputs must be connected to a physical RPn pin. Example 11-2 illustrates how the input capture module can be connected to the QEI digital filter.

## EXAMPLE 11-2: CONNECTING IC1 TO THE HOME1 QEI1 DIGITAL FILTER INPUT ON PIN 43 OF THE dsPIC33EPXXXMC206 DEVICE

| RPINR15 = 0x2500; | /* Connect the QEI1 HOME1 input to RP37 (pin 43) */                   |
|-------------------|-----------------------------------------------------------------------|
| RPINR7 = 0x009;   | /* Connect the IC1 input to the digital filter on the FHOME1 input */ |
| QEI1IOC = 0x4000; | /* Enable the QEI digital filter */                                   |
| QEI1CON = 0x8000; | /* Enable the QEI module */                                           |

| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------|-----|-------|------------|-------|-------|-------|-------|--|
| _      | —   |       | RP35R<5:0> |       |       |       |       |  |
| bit 15 |     |       |            |       |       |       | bit 8 |  |
|        |     |       |            |       |       |       |       |  |
| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|        |     |       |            | 0000  |       |       |       |  |

#### REGISTER 11-18: RPOR0: PERIPHERAL PIN SELECT OUTPUT REGISTER 0

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|--------|-------|-------|
| —     | —   |       |       | RP20  | R<5:0> |       |       |
| bit 7 |     |       |       |       |        |       | bit 0 |
|       |     |       |       |       |        |       |       |

| Legend:                                                              |                  |                      |                    |
|----------------------------------------------------------------------|------------------|----------------------|--------------------|
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                  |                      |                    |
| -n = Value at POR                                                    | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP35R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP35 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP20R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP20 Output Pin bits (see Table 11-3 for peripheral function numbers) |

#### REGISTER 11-19: RPOR1: PERIPHERAL PIN SELECT OUTPUT REGISTER 1

| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------|-----|-------|------------|-------|-------|-------|-------|--|
| —      | —   |       | RP37R<5:0> |       |       |       |       |  |
| bit 15 |     |       |            |       |       |       | bit 8 |  |

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|--------|-------|-------|
| —     | —   |       |       | RP36  | R<5:0> |       |       |
| bit 7 |     |       |       |       |        |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP37R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP37 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP36R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP36 Output Pin bits (see Table 11-3 for peripheral function numbers) |

NOTES:

## 14.2 Input Capture Registers

#### REGISTER 14-1: ICxCON1: INPUT CAPTURE x CONTROL REGISTER 1

| U-0    | U-0 | R/W-0  | R/W-0   | R/W-0   | R/W-0   | U-0 | U-0   |
|--------|-----|--------|---------|---------|---------|-----|-------|
| —      | —   | ICSIDL | ICTSEL2 | ICTSEL1 | ICTSEL0 | _   | —     |
| bit 15 |     |        |         |         |         |     | bit 8 |

| U-0   | R/W-0 | R/W-0 | R/HC/HS-0 | R/HC/HS-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-----------|-----------|-------|-------|-------|
| —     | ICI1  | ICI0  | ICOV      | ICBNE     | ICM2  | ICM1  | ICM0  |
| bit 7 |       |       |           |           |       |       | bit 0 |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                           |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | ICSIDL: Input Capture Stop in Idle Control bit                                                                                                       |
|           | 1 = Input capture will Halt in CPU Idle mode                                                                                                         |
|           | 0 = Input capture will continue to operate in CPU Idle mode                                                                                          |
| bit 12-10 | ICTSEL<2:0>: Input Capture Timer Select bits                                                                                                         |
|           | 111 = Peripheral clock (FP) is the clock source of the ICx                                                                                           |
|           | 110 = Reserved                                                                                                                                       |
|           | 101 = Reserved                                                                                                                                       |
|           | 100 - 11 CLR is the clock source of the ICx (only the synchronous clock is supported)<br>011 = T5CLK is the clock source of the ICx                  |
|           | 010 = T4CLK is the clock source of the ICx                                                                                                           |
|           | 001 = T2CLK is the clock source of the ICx                                                                                                           |
|           | 000 = T3CLK is the clock source of the ICx                                                                                                           |
| bit 9-7   | Unimplemented: Read as '0'                                                                                                                           |
| bit 6-5   | ICI<1:0>: Number of Captures per Interrupt Select bits (this field is not used if ICM<2:0> = 001 or 111)                                             |
|           | 11 = Interrupt on every fourth capture event                                                                                                         |
|           | 10 = Interrupt on every third capture event                                                                                                          |
|           | 01 = Interrupt on every second capture event                                                                                                         |
| hit 4     | ICOV: Input Capture Overflow Status Flag bit (read-only)                                                                                             |
| Dit 4     | 1 = Input capture buffer overflow occurred                                                                                                           |
|           | 0 = No input capture buffer overflow occurred                                                                                                        |
| bit 3     | ICBNE: Input Capture Buffer Not Empty Status bit (read-only)                                                                                         |
|           | 1 = Input capture buffer is not empty, at least one more capture value can be read                                                                   |
|           | 0 = Input capture buffer is empty                                                                                                                    |
| bit 2-0   | ICM<2:0>: Input Capture Mode Select bits                                                                                                             |
|           | 111 = Input capture functions as interrupt pin only in CPU Sleep and Idle modes (rising edge detect only, all other control bits are not applicable) |
|           | 110 = Unused (module is disabled)                                                                                                                    |
|           | 101 = Capture mode, every 16th rising edge (Prescaler Capture mode)                                                                                  |
|           | 100 = Capture mode, every 4th rising edge (Prescaler Capture mode)                                                                                   |
|           | 011 = Capture mode, every falling edge (Simple Capture mode)                                                                                         |
|           | 001 = Capture mode, every edge rising and falling (Edge Detect mode (ICI<1:0>) is not used in this mode)                                             |
|           | 000 = Input capture module is turned off                                                                                                             |

#### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER (CONTINUED)

| bit 6-4 | SYNCSRC<2:0>: Synchronous Source Selection bits <sup>(1)</sup><br>111 = Reserved                                                                                                                   |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | •                                                                                                                                                                                                  |
|         | •<br>100 = Reserved<br>011 = PTGO17 <sup>(2)</sup><br>010 = PTGO16 <sup>(2)</sup><br>001 = Reserved<br>000 = SYNCI1 input from PPS                                                                 |
| bit 3-0 | <pre>SEVTPS&lt;3:0&gt;: PWMx Special Event Trigger Output Postscaler Select bits<sup>(1)</sup> 1111 = 1:16 Postscaler generates Special Event Trigger on every sixteenth compare match event</pre> |
|         | 0001 = 1:2 Postscaler generates Special Event Trigger on every second compare match event<br>0000 = 1:1 Postscaler generates Special Event Trigger on every compare match event                    |

- **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal.
  - 2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

#### REGISTER 17-2: QEI1IOC: QEI1 I/O CONTROL REGISTER (CONTINUED)

- bit 2 INDEX: Status of INDXx Input Pin After Polarity Control
  - 1 = Pin is at logic '1'
  - 0 = Pin is at logic '0'
- bit 1 QEB: Status of QEBx Input Pin After Polarity Control And SWPAB Pin Swapping 1 = Pin is at logic '1' 0 = Pin is at logic '0'
- bit 0 **QEA:** Status of QEAx Input Pin After Polarity Control And SWPAB Pin Swapping 1 = Pin is at logic '1'
  - 0 = Pin is at logic '0'

## 19.1 I<sup>2</sup>C Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 19.1.1 KEY RESOURCES

- "Inter-Integrated Circuit (I<sup>2</sup>C)" (DS70330) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

#### 24.4 Step Commands and Format

#### TABLE 24-1: PTG STEP COMMAND FORMAT

| Step Command Byte: |               |  |  |  |  |  |
|--------------------|---------------|--|--|--|--|--|
| STE                | Px<7:0>       |  |  |  |  |  |
| CMD<3:0>           | OPTION<3:0>   |  |  |  |  |  |
| bit 7 bit          | 4 bit 3 bit 0 |  |  |  |  |  |

| bit 7-4 | CMD<3:0> | Step<br>Command | Command Description                                                                                                                                                                      |  |  |  |
|---------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|         | 0000     | PTGCTRL         | Execute control command as described by OPTION<3:0>.                                                                                                                                     |  |  |  |
|         | 0001     | PTGADD          | Add contents of PTGADJ register to target register as described by<br>OPTION<3:0>.                                                                                                       |  |  |  |
|         |          | PTGCOPY         | Copy contents of PTGHOLD register to target register as described by<br>OPTION<3:0>.                                                                                                     |  |  |  |
|         | 001x     | PTGSTRB         | Copy the value contained in CMD<0>:OPTION<3:0> to the CH0SA<4:0> bits (AD1CHS0<4:0>).                                                                                                    |  |  |  |
|         | 0100     | PTGWHI          | Wait for a low-to-high edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |  |  |  |
|         | 0101     | PTGWLO          | Wait for a high-to-low edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |  |  |  |
|         | 0110     | Reserved        | Reserved.                                                                                                                                                                                |  |  |  |
|         | 0111     | PTGIRQ          | Generate individual interrupt request as described by OPTION3<:0>.                                                                                                                       |  |  |  |
|         | 100x     | PTGTRIG         | Generate individual trigger output as described by < <cmd<0>:OPTION&lt;3:0&gt;&gt;.</cmd<0>                                                                                              |  |  |  |
|         | 101x     | PTGJMP          | Copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR) and jump to that Step queue.</cmd<0>                                                          |  |  |  |
|         | 110x     | PTGJMPC0        | PTGC0 = PTGC0LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |  |  |  |
|         |          |                 | $PTGC0 \neq PTGC0LIM$ : Increment Counter 0 (PTGC0) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue</cmd<0>  |  |  |  |
|         | 111x     | PTGJMPC1        | PTGC1 = PTGC1LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |  |  |  |
|         |          |                 | $PTGC1 \neq PTGC1LIM$ : Increment Counter 1 (PTGC1) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue.</cmd<0> |  |  |  |

Note 1: All reserved commands or options will execute but have no effect (i.e., execute as a NOP instruction).

2: Refer to Table 24-2 for the trigger output descriptions.

3: This feature is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

#### REGISTER 25-1: CMSTAT: OP AMP/COMPARATOR STATUS REGISTER (CONTINUED)

- C2OUT: Comparator 2 Output Status bit<sup>(2)</sup> bit 1 When CPOL = 0: 1 = VIN + > VIN -0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -C10UT: Comparator 1 Output Status bit<sup>(2)</sup> bit 0 When CPOL = 0: 1 = VIN + > VIN-0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -
- **Note 1:** Reflects the value of the of the CEVT bit in the respective Op Amp/Comparator Control register, CMxCON<9>.
  - 2: Reflects the value of the COUT bit in the respective Op Amp/Comparator Control register, CMxCON<8>.

## 26.0 PROGRAMMABLE CYCLIC REDUNDANCY CHECK (CRC) GENERATOR

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Programmable Cyclic Redundancy Check (CRC)" (DS70346) of the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The programmable CRC generator offers the following features:

- User-programmable (up to 32nd order) polynomial CRC equation
- Interrupt output
- Data FIFO

The programmable CRC generator provides a hardware implemented method of quickly generating checksums for various networking and security applications. It offers the following features:

- User-programmable CRC polynomial equation, up to 32 bits
- Programmable shift direction (little or big-endian)
- · Independent data and polynomial lengths
- Configurable interrupt output
- Data FIFO

A simplified block diagram of the CRC generator is shown in Figure 26-1. A simple version of the CRC shift engine is shown in Figure 26-2.



#### FIGURE 26-1: CRC BLOCK DIAGRAM



#### FIGURE 30-24: SPI1 MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1) TIMING CHARACTERISTICS

## TABLE 30-43:SPI1 MASTER MODE (FULL-DUPLEX, CKE = 1, CKP = x, SMP = 1)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                               | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |      |       |                             |
|--------------------|-----------------------|-----------------------------------------------|-------------------------------------------------------|---------------------|------|-------|-----------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                 | Min.                                                  | Typ. <sup>(2)</sup> | Max. | Units | Conditions                  |
| SP10               | FscP                  | Maximum SCK1 Frequency                        | _                                                     |                     | 10   | MHz   | (Note 3)                    |
| SP20               | TscF                  | SCK1 Output Fall Time                         | —                                                     | —                   | _    | ns    | See Parameter DO32 (Note 4) |
| SP21               | TscR                  | SCK1 Output Rise Time                         | _                                                     | —                   | _    | ns    | See Parameter DO31 (Note 4) |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                    | —                                                     | —                   | _    | ns    | See Parameter DO32 (Note 4) |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                    | —                                                     | —                   |      | ns    | See Parameter DO31 (Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge     | —                                                     | 6                   | 20   | ns    |                             |
| SP36               | TdoV2sc,<br>TdoV2scL  | SDO1 Data Output Setup to<br>First SCK1 Edge  | 30                                                    | —                   | _    | ns    |                             |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data<br>Input to SCK1 Edge | 30                                                    | —                   | _    | ns    |                             |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge     | 30                                                    |                     |      | ns    |                             |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

- **3:** The minimum clock period for SCK1 is 100 ns. The clock generated in Master mode must not violate this specification.
- **4:** Assumes 50 pF load on all SPI1 pins.

## 31.0 HIGH-TEMPERATURE ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X electrical characteristics for devices operating in an ambient temperature range of -40°C to +150°C.

The specifications between  $-40^{\circ}$ C to  $+150^{\circ}$ C are identical to those shown in **Section 30.0** "**Electrical Characteristics**" for operation between  $-40^{\circ}$ C to  $+125^{\circ}$ C, with the exception of the parameters listed in this section.

Parameters in this section begin with an H, which denotes High temperature. For example, Parameter DC10 in **Section 30.0 "Electrical Characteristics"** is the Industrial and Extended temperature equivalent of HDC10.

Absolute maximum ratings for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X high-temperature devices are listed below. Exposure to these maximum rating conditions for extended periods can affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

## Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias <sup>(2)</sup>                                     | 40°C to +150°C        |
|-----------------------------------------------------------------------------------|-----------------------|
| Storage temperature                                                               | 65°C to +160°C        |
| Voltage on VDD with respect to Vss                                                | -0.3V to +4.0V        |
| Voltage on any pin that is not 5V tolerant with respect to Vss <sup>(3)</sup>     | -0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when VDD < 3.0V <sup>(3)</sup> | -0.3V to 3.6V         |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 3.0V^{(3)}$      | -0.3V to 5.5V         |
| Maximum current out of Vss pin                                                    | 60 mA                 |
| Maximum current into VDD pin <sup>(4)</sup>                                       | 60 mA                 |
| Maximum junction temperature                                                      | +155°C                |
| Maximum current sourced/sunk by any 4x I/O pin                                    |                       |
| Maximum current sourced/sunk by any 8x I/O pin                                    | 15 mA                 |
| Maximum current sunk by all ports combined                                        |                       |
| Maximum current sourced by all ports combined <sup>(4)</sup>                      | 70 mA                 |

- **Note 1:** Stresses above those listed under "Absolute Maximum Ratings" can cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods can affect device reliability.
  - 2: AEC-Q100 reliability testing for devices intended to operate at +150°C is 1,000 hours. Any design in which the total operating time from +125°C to +150°C will be greater than 1,000 hours is not warranted without prior written approval from Microchip Technology Inc.
  - 3: Refer to the "Pin Diagrams" section for 5V tolerant pins.
  - 4: Maximum allowable current is a function of device maximum power dissipation (see Table 31-2).



### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

Note:

Microchip Technology Drawing C04-103C Sheet 1 of 2

# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN]



Microchip Technology Drawing C04-154A Sheet 1 of 2

## Revision E (April 2012)

This revision includes typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table A-3.

| TABLE A-4: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section Name                                                                                                                                                            | Update Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "16-bit Microcontrollers<br>and Digital Signal<br>Controllers (up to<br>512-Kbyte Flash and<br>48-Kbyte SRAM) with High-<br>Speed PWM, Op amps, and<br>Advanced Analog" | The following 512-Kbyte devices were added to the General Purpose Families table<br>(see Table 1):<br>PIC24EP512GP202<br>PIC24EP512GP204<br>PIC24EP512GP206<br>dsPIC33EP512GP502<br>dsPIC33EP512GP506<br>The following 512-Kbyte devices were added to the Motor Control Families table (see<br>Table 2):<br>PIC24EP512MC202<br>PIC24EP512MC204<br>PIC24EP512MC206<br>dsPIC33EP512MC202<br>dsPIC33EP512MC202<br>dsPIC33EP512MC204<br>dsPIC33EP512MC206<br>dsPIC33EP512MC206<br>dsPIC33EP512MC206<br>dsPIC33EP512MC506 |
| Section 4.0 "Momony                                                                                                                                                     | Certain Pin Diagrams were updated to include the new 512-Kbyte devices.                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Organization"                                                                                                                                                           | Added a Data Memory Map for the new dsPIC 512-Kbyte devices (see Figure 4-4).<br>Added a Data Memory Map for the new PIC24 512-Kbyte devices (see Figure 4-11).                                                                                                                                                                                                                                                                                                                                                       |
| Section 7.0 "Interrupt<br>Controller"                                                                                                                                   | Updated the VECNUM bits in the INTTREG register (see Register 7-7).                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Section 11.0 "I/O Ports"                                                                                                                                                | Added tip 6 to Section 11.5 "I/O Helpful Tips".                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Section 27.0 "Special<br>Features"                                                                                                                                      | <ul> <li>The following modifications were made to the Configuration Byte Register Map (see Table 27-1):</li> <li>Added the column Device Memory Size (Kbytes)</li> <li>Removed Notes 1 through 4</li> <li>Added addresses for the new 512-Kbyte devices</li> </ul>                                                                                                                                                                                                                                                    |
| Section 30.0 "Electrical                                                                                                                                                | Updated the Minimum value for Parameter DC10 (see Table 30-4).                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Characteristics"                                                                                                                                                        | Added Power-Down Current (Ipd) parameters for the new 512-Kbyte devices (see Table 30-8).                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                         | Updated the Minimum value for Parameter CM34 (see Table 30-53).                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                         | Updated the Minimum and Maximum values and the Conditions for paramteer SY12 (see Table 30-22).                                                                                                                                                                                                                                                                                                                                                                                                                       |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 ==

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620773949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.