

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                          |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 60 MIPs                                                                           |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                        |
| Number of I/O              | 53                                                                                |
| Program Memory Size        | 256КВ (85.5К х 24)                                                                |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 16K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 16x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 64-TQFP                                                                           |
| Supplier Device Package    | 64-TQFP (10x10)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256gp506t-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 2: dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X MOTOR CONTROL FAMILIES

|                   |                                | <u>~</u>                    |              |                      |               | Re             | mappa                                          | ble P                        | eriphe | erals              |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
|-------------------|--------------------------------|-----------------------------|--------------|----------------------|---------------|----------------|------------------------------------------------|------------------------------|--------|--------------------|------------------|------------------------------------|------|---------------|------------------------------|---------------------|------|-----|----------|------|--------------------------------|
| Device            | Page Erase Size (Instructions) | Program Flash Memory (Kbyte | RAM (Kbytes) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | Motor Control PWM <sup>(4)</sup><br>(Channels) | Quadrature Encoder Interface | UART   | SPI <sup>(2)</sup> | ECAN™ Technology | External Interrupts <sup>(3)</sup> | I²C™ | CRC Generator | 10-Bit/12-Bit ADC (Channels) | Op Amps/Comparators | СТМИ | PTG | l/O Pins | Pins | Packages                       |
| PIC24EP32MC202    | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| PIC24EP64MC202    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | SPDIP,                         |
| PIC24EP128MC202   | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 6                            | 2/3 <sup>(1)</sup>  | Yes  | Yes | 21       | 28   | SOIC,                          |
| PIC24EP256MC202   | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | QFN-S                          |
| PIC24EP512MC202   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| PIC24EP32MC203    | 512                            | 32                          | 4            | -                    |               |                | _                                              | 4                            | 0      | 0                  |                  | 0                                  | 0    | 4             | •                            | 2/4                 | V    | Vee | 05       | 20   |                                |
| PIC24EP64MC203    | 1024                           | 64                          | 8            | 5                    | 4             | 4              | ю                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 8                            | 3/4                 | res  | res | 25       | 30   | VILA                           |
| PIC24EP32MC204    | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| PIC24EP64MC204    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | VTLA <sup>(5)</sup> ,          |
| PIC24EP128MC204   | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 9                            | 3/4                 | Yes  | Yes | 35       | 44/  | TQFP,                          |
| PIC24EP256MC204   | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          | 48   | UQFN                           |
| PIC24EP512MC204   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| PIC24EP64MC206    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| PIC24EP128MC206   | 1024                           | 128                         | 16           | _                    |               |                |                                                |                              |        |                    |                  | •                                  |      |               |                              |                     |      |     |          |      | TQFP.                          |
| PIC24EP256MC206   | 1024                           | 256                         | 32           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 16                           | 3/4                 | res  | res | 53       | 64   | QFN                            |
| PIC24EP512MC206   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP32MC202  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP64MC202  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | SPDIP,                         |
| dsPIC33EP128MC202 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 6                            | 2/3(1)              | Yes  | Yes | 21       | 28   | SOIC,                          |
| dsPIC33EP256MC202 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | QFN-S                          |
| dsPIC33EP512MC202 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP32MC203  | 512                            | 32                          | 4            | _                    |               | _              |                                                |                              | -      | _                  |                  | -                                  | -    |               | -                            |                     |      |     |          |      |                                |
| dsPIC33EP64MC203  | 1024                           | 64                          | 8            | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | —                | 3                                  | 2    | 1             | 8                            | 3/4                 | Yes  | Yes | 25       | 36   | VTLA                           |
| dsPIC33EP32MC204  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP64MC204  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | VTLA <sup>(5)</sup> ,          |
| dsPIC33EP128MC204 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 9                            | 3/4                 | Yes  | Yes | 35       | 44/  | TQFP,                          |
| dsPIC33EP256MC204 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          | 40   | UQFN,                          |
| dsPIC33EP512MC204 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP64MC206  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP128MC206 | 1024                           | 128                         | 16           | _                    |               |                |                                                |                              | -      |                    |                  | -                                  | -    |               |                              |                     |      |     |          |      | TOFP                           |
| dsPIC33EP256MC206 | 1024                           | 256                         | 32           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | —                | 3                                  | 2    | 1             | 16                           | 3/4                 | Yes  | Yes | 53       | 64   | QFN                            |
| dsPIC33EP512MC206 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP32MC502  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      |                                |
| dsPIC33EP64MC502  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |      | SPDIP,                         |
| dsPIC33EP128MC502 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | 1                | 3                                  | 2    | 1             | 6                            | 2/3(1)              | Yes  | Yes | 21       | 28   | SOIC,                          |
| dsPIC33EP256MC502 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      | 2 I           |                              |                     |      |     |          |      | SSOP <sup>(5)</sup> ,<br>QFN-S |
| dsPIC33EP512MC502 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          | _    |                                |
| dsPIC33EP32MC503  | 512                            | 32                          | 4            | _                    |               |                | 6                                              |                              | _      | -                  |                  |                                    | -    |               | _                            | <b>.</b>            |      | ~   | a-       |      |                                |
| dsPIC33EP64MC503  | 1024                           | 64                          | 8            | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | 1                | 3                                  | 2    | 1             | 8                            | 3/4                 | res  | res | 25       | 36   | VILA                           |

Note 1: On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details. 2: Only SPI2 is remappable.

**3:** INTO is not remappable.

4: Only the PWM Faults are remappable.

5: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory.

# **Pin Diagrams (Continued)**



# **Pin Diagrams (Continued)**



#### FIGURE 2-5: SINGLE-PHASE SYNCHRONOUS BUCK CONVERTER











| File Name         Addr.         Bit 15         Bit 14         Bit 12         Bit 11         Bit 10         Bit 9         Bit 8         Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 00         All<br>Reset           OC1CON1         0900         —         —         OCSIDL         CCTSEL<2.0>         —         ENFLT8         ENFLT8         —         OCFIT8         OCFIT8<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           | +- I U. | 001                            | FUIC                                     |          |        | CUGII    | OUTFU  |       |             | KE013       |              | F      |                             |          |           |          |       |               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|--------------------------------|------------------------------------------|----------|--------|----------|--------|-------|-------------|-------------|--------------|--------|-----------------------------|----------|-----------|----------|-------|---------------|
| OC1CON1         0900         —         —         ENFLTB         ENFLTB         ENFLTB         OCFLTB         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         0000           OC1CON2         9902         FLTMD         FLTOUT         FLTRIEN         OCINV         —         —         —         OC32         OCTRIG         TRIGSTAT         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         0000           OC100N2         9902         FLTMD         FLTRIEN         OCINV         —         —         —         OC32         OCTRIG         TRIGSTAT         OCTRIS         SYNCSEL-4:0>         0000           OC100N2         9906         —         —         OUDUT Compare 1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | File Name | Addr.   | Bit 15                         | Bit 14                                   | Bit 13   | Bit 12 | Bit 11   | Bit 10 | Bit 9 | Bit 8       | Bit 7       | Bit 6        | Bit 5  | Bit 4                       | Bit 3    | Bit 2     | Bit 1    | Bit 0 | All<br>Resets |
| OC1CON2       0902       FLTMD       FLTNIEN       OCINV       —       —       OC22       OCTRIG       TRIGSTAT       OCTRIS       SYNCSEL4:0>       0000         OC1RN       0906                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OC1CON1   | 0900    | _                              | —                                        | OCSIDL   | C      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA TRIGMODE OCM<2:0> 00 |          |           |          | 0000  |               |
| 0C1RS       0904                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OC1CON2   | 0902    | FLTMD                          | FLTOUT                                   | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |                             | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC1R       096                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OC1RS     | 0904    |                                | Output Compare 1 Secondary Register xxxx |          |        |          |        |       |             |             |              |        |                             |          |           |          |       |               |
| 0C1TMR       0908                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC1R      | 0906    |                                | Output Compare 1 Register xxxx           |          |        |          |        |       |             |             |              |        |                             |          |           |          |       |               |
| OC2CON1         090A         —         OCSIDL         C_TSEL<2:>         —         ENFLTB         ENFLTB         M         OCFLTB         OCFLTA         TRIGMODE         OCM         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OC1TMR    | 0908    |                                | Timer Value 1 Register xxxx              |          |        |          |        |       |             |             |              |        |                             |          |           |          |       |               |
| OC2CON2       0900       FLTMU       FLTMU FLTNIEN       OCINV       -       -       OC32       OCTRIG       TRIGSTAT       OCTRIS       SYNCSEL4:0>       OOD         OC2R       0906       -       -       OC4       Corras       SYNCSEL4:0>       OOD       OOD       OC2R       OOD       Corras       SYNCSEL4:0>       OOD       OO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | OC2CON1   | 090A    |                                | —                                        | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA                      | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC2RS       0906       Image: Second Windows Condows  | OC2CON2   | 090C    | FLTMD                          | FLTOUT                                   | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |                             | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC2R       0910       UNIC UNIC UNIC UNIC UNIC UNIC UNIC UNIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC2RS     | 090E    |                                | Output Compare 2 Secondary Register xxxx |          |        |          |        |       |             |             |              |        |                             |          |           |          |       |               |
| OC2TMR       0912       Image: Second | OC2R      | 0910    | Output Compare 2 Register xxx  |                                          |          |        |          |        |       |             | xxxx        |              |        |                             |          |           |          |       |               |
| OC3CON1       0914       —       —       OCSIDL       OCTSEL<2:>       —       ENFLTB       ENFLTA       —       OCFLTB       OCFLTA       TRIGMODE       OCM<2:>>       000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC2TMR    | 0912    |                                |                                          |          |        |          |        |       | Timer V     | alue 2 Regi | ster         |        |                             |          |           |          |       | xxxx          |
| OC3CON20916FLTMDFLTOUTFLTRIENOCINV———OC32OCTRIGTRIGSTATOCTRISSYNCSEL4:0>0000OC3RS09180918                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OC3CON1   | 0914    |                                | —                                        | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA                      | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC3Rs       0918       Output Compare 3 Secondary Register       xxxx         OC3R       091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC3CON2   | 0916    | FLTMD                          | FLTOUT                                   | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |                             | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC3R       091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OC3RS     | 0918    |                                |                                          |          |        |          |        | Outp  | out Compare | e 3 Seconda | ary Register |        |                             |          |           |          |       | xxxx          |
| OC3TMR       091C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC3R      | 091A    |                                |                                          |          |        |          |        |       | Output Co   | mpare 3 Re  | egister      |        |                             |          |           |          |       | xxxx          |
| OC4CON1         091E         —         OCSIDL         OCTSEL<2:···         —         ENFLTB         ENFLTB         OCFLTB         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OC3TMR    | 091C    |                                |                                          |          |        |          |        |       | Timer V     | alue 3 Regi | ster         |        |                             |          |           |          |       | xxxx          |
| OC4CON2         0920         FLTMD         FLTRIEN         OCINV         —         —         OC32         OCTRIG         TRIGSTAT         OCTRIS         SYNCSEL<4:0>         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OC4CON1   | 091E    | —                              | —                                        | OCSIDL   | 0      | CTSEL<2: | 0>     | _     | ENFLTB      | ENFLTA      | —            | OCFLTB | OCFLTA                      | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC4Rs0922Output Compare 4 Secondary RegisterxxxxOC4R0924Output Compare 4 RegisterxxxxOC4TMR0926Timer Value 4 Registerxxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OC4CON2   | 0920    | FLTMD                          | FLTOUT                                   | FLTTRIEN | OCINV  | _        | _      | _     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |                             | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC4R         0924         Output Compare 4 Register         xxxx           OC4TMR         0926         Timer Value 4 Register         xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OC4RS     | 0922    |                                |                                          |          |        |          |        | Outp  | out Compare | e 4 Seconda | ary Register |        |                             |          |           |          |       | xxxx          |
| OC4TMR 0926 Timer Value 4 Register xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | OC4R      | 0924    | Output Compare 4 Register xxxx |                                          |          |        |          |        |       |             | xxxx        |              |        |                             |          |           |          |       |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OC4TMR    | 0926    |                                | Timer Value 4 Register xxxx              |          |        |          |        |       |             |             |              |        |                             |          |           |          |       |               |

# TABLE 4-10: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 4 REGISTER MAP

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



### FIGURE 4-17: EDS MEMORY MAP

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0    | U-0 | U-0 | U-0 | U-0   | U-0   | U-0   | U-0   |
|--------|-----|-----|-----|-------|-------|-------|-------|
| —      | —   | —   | —   | —     | —     | —     | —     |
| bit 15 |     |     |     |       |       |       | bit 8 |
|        |     |     |     |       |       |       |       |
| U-0    | U-0 | U-0 | U-0 | R-0   | R-0   | R-0   | R-0   |
| —      | —   | —   | _   | PPST3 | PPST2 | PPST1 | PPST0 |
| bit 7  |     |     |     |       |       |       | bit 0 |

# REGISTER 8-14: DMAPPS: DMA PING-PONG STATUS REGISTER

| Legend:           |          |                           |                                    |                    |  |  |  |  |
|-------------------|----------|---------------------------|------------------------------------|--------------------|--|--|--|--|
| R = Readal        | ole bit  | W = Writable bit          | U = Unimplemented bit, read as '0' |                    |  |  |  |  |
| -n = Value at POR |          | '1' = Bit is set          | '0' = Bit is cleared               | x = Bit is unknown |  |  |  |  |
|                   |          |                           |                                    |                    |  |  |  |  |
| bit 15-4          | Unimple  | mented: Read as '0'       |                                    |                    |  |  |  |  |
| bit 3             | PPST3: [ | MA Channel 3 Ping-Pong    | Mode Status Flag bit               |                    |  |  |  |  |
|                   | 1 = DMA  | STB3 register is selected |                                    |                    |  |  |  |  |
|                   | 0 = DMA  | STA3 register is selected |                                    |                    |  |  |  |  |
| bit 2             | PPST2: [ | MA Channel 2 Ping-Pong    | Mode Status Flag bit               |                    |  |  |  |  |
|                   | 1 = DMA  | STB2 register is selected |                                    |                    |  |  |  |  |
|                   | 0 = DMA  | STA2 register is selected |                                    |                    |  |  |  |  |
| bit 1             | PPST1: [ | MA Channel 1 Ping-Pong    | Mode Status Flag bit               |                    |  |  |  |  |
|                   |          |                           |                                    |                    |  |  |  |  |

- 1 = DMASTB1 register is selected0 = DMASTA1 register is selected
- bit 0 PPST0: DMA Channel 0 Ping-Pong Mode Status Flag bit
  - 1 = DMASTB0 register is selected
    - 0 = DMASTA0 register is selected

| U-0                                                                  | R/W-0                                                | R/W-0            | R/W-0           | R/W-0             | R/W-0                 | R/W-0                | R/W-0           |  |  |  |
|----------------------------------------------------------------------|------------------------------------------------------|------------------|-----------------|-------------------|-----------------------|----------------------|-----------------|--|--|--|
| _                                                                    | CLSRC4                                               | CLSRC3           | CLSRC2          | CLSRC1            | CLSRC0                | CLPOL <sup>(2)</sup> | CLMOD           |  |  |  |
| bit 15                                                               |                                                      |                  | •               |                   |                       | •                    | bit 8           |  |  |  |
|                                                                      |                                                      |                  |                 |                   |                       |                      |                 |  |  |  |
| R/W-1                                                                | R/W-1                                                | R/W-1            | R/W-1           | R/W-1             | R/W-0                 | R/W-0                | R/W-0           |  |  |  |
| FLTSRC4                                                              | FLTSRC3                                              | FLTSRC2          | FLTSRC1         | FLTSRC0           | FLTPOL <sup>(2)</sup> | FLTMOD1              | FLTMOD0         |  |  |  |
| bit 7                                                                |                                                      |                  |                 |                   |                       |                      | bit 0           |  |  |  |
|                                                                      |                                                      |                  |                 |                   |                       |                      |                 |  |  |  |
| Legend:                                                              |                                                      |                  |                 |                   |                       |                      |                 |  |  |  |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |                                                      |                  |                 |                   |                       |                      |                 |  |  |  |
| -n = Value at I                                                      | POR                                                  | '1' = Bit is set |                 | '0' = Bit is cle  | eared                 | x = Bit is unkr      | nown            |  |  |  |
|                                                                      |                                                      |                  |                 |                   |                       |                      |                 |  |  |  |
| bit 15                                                               | Unimplemen                                           | ted: Read as '   | 0'              |                   |                       |                      |                 |  |  |  |
| bit 14-10                                                            | CLSRC<4:0>                                           | Current-Limit    | Control Signa   | al Source Sele    | ct for PWM Ger        | erator # bits        |                 |  |  |  |
|                                                                      | 11111 <b>= Fau</b>                                   | lt 32            |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 11110 = Res                                          | served           |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | •                                                    |                  |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | •                                                    |                  |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 01100 = Res<br>01011 = Con                           | nparator 4       |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 01010 = Op                                           | Amp/Comparat     | or 3            |                   |                       |                      |                 |  |  |  |
|                                                                      | 01001 <b>= Op</b>                                    | Amp/Comparat     | or 2            |                   |                       |                      |                 |  |  |  |
|                                                                      | 01000 = Op                                           | Amp/Comparat     | or 1            |                   |                       |                      |                 |  |  |  |
|                                                                      | 00111 = Res                                          | erved            |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 00101 = Res                                          | erved            |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 00100 <b>= Res</b>                                   | erved            |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 00011 = Fau                                          | lt 4             |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 00010 = Fau                                          | lt 3<br>lt 2     |                 |                   |                       |                      |                 |  |  |  |
|                                                                      | 00000 = Fau                                          | It 1 (default)   |                 |                   |                       |                      |                 |  |  |  |
| bit 9                                                                | CLPOL: Curr                                          | ent-Limit Polar  | ity for PWM G   | enerator # bit    | 2)                    |                      |                 |  |  |  |
|                                                                      | 1 = The selec                                        | cted current-lim | it source is ac | tive-low          |                       |                      |                 |  |  |  |
|                                                                      | 0 = The selected current-limit source is active-high |                  |                 |                   |                       |                      |                 |  |  |  |
| bit 8                                                                | CLMOD: Cur                                           | rent-Limit Mode  | e Enable for P  | WM Generato       | r # bit               |                      |                 |  |  |  |
|                                                                      | 1 = Current-L                                        | imit mode is er  | nabled          |                   |                       |                      |                 |  |  |  |
|                                                                      | 0 = Current-L                                        | imit mode is di  | sabled          |                   |                       |                      |                 |  |  |  |
| Note 1: If the                                                       | he PWMLOCK                                           | Configuration b  | it (FOSCSEL·    | <6>) is a '1', th | ne IOCONx regi        | ster can only be     | e written after |  |  |  |
| the                                                                  | unlock sequen                                        | ice has been ex  | cecuted.        |                   |                       |                      |                 |  |  |  |

# REGISTER 16-15: FCLCONx: PWMx FAULT CURRENT-LIMIT CONTROL REGISTER<sup>(1)</sup>

2: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

# 18.0 SERIAL PERIPHERAL INTERFACE (SPI)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Serial Peripheral Interface (SPI)" (DS70569) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The SPI module is a synchronous serial interface, useful for communicating with other peripheral or microcontroller devices. These peripheral devices can be serial EEPROMs, shift registers, display drivers, ADC Converters, etc. The SPI module is compatible with Motorola<sup>®</sup> SPI and SIOP interfaces. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X device family offers two SPI modules on a single device. These modules, which are designated as SPI1 and SPI2, are functionally identical. Each SPI module includes an eight-word FIFO buffer and allows DMA bus connections. When using the SPI module with DMA, FIFO operation can be disabled.

Note: In this section, the SPI modules are referred to together as SPIx, or separately as SPI1 and SPI2. Special Function Registers follow a similar notation. For example, SPIxCON refers to the control register for the SPI1 and SPI2 modules.

The SPI1 module uses dedicated pins which allow for a higher speed when using SPI1. The SPI2 module takes advantage of the Peripheral Pin Select (PPS) feature to allow for greater flexibility in pin configuration of the SPI2 module, but results in a lower maximum speed for SPI2. See **Section 30.0** "**Electrical Characteristics**" for more information.

The SPIx serial interface consists of four pins, as follows:

- SDIx: Serial Data Input
- SDOx: Serial Data Output
- SCKx: Shift Clock Input or Output
- SSx/FSYNCx: Active-Low Slave Select or Frame Synchronization I/O Pulse

The SPIx module can be configured to operate with two, three or four pins. In 3-pin mode, SSx is not used. In 2-pin mode, neither SDOx nor SSx is used.

Figure 18-1 illustrates the block diagram of the SPIx module in Standard and Enhanced modes.

#### 18.3 SPIx Control Registers

#### R/W-0 U-0 R/W-0 U-0 R/W-0 R/W-0 R/W-0 U-0 SPIEN SPISIDL SPIBEC<2:0> \_\_\_\_\_ bit 15 R/W-0 R/W-0 R/W-0 R/C-0, HS R/W-0 R/W-0 R-0, HS, HC R-0, HS, HC SRMPT SPIROV SRXMPT SISEL2 SISEL1 SISEL0 SPITBF SPIRBF bit 7 bit 0 Legend: C = Clearable bit HS = Hardware Settable bit HC = Hardware Clearable bit R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 SPIEN: SPIx Enable bit 1 = Enables the module and configures SCKx, SDOx, SDIx and $\overline{SSx}$ as serial port pins 0 = Disables the module bit 14 Unimplemented: Read as '0' bit 13 SPISIDL: SPIx Stop in Idle Mode bit 1 = Discontinues the module operation when device enters Idle mode 0 = Continues the module operation in Idle mode bit 12-11 Unimplemented: Read as '0' bit 10-8 SPIBEC<2:0>: SPIx Buffer Element Count bits (valid in Enhanced Buffer mode) Master mode: Number of SPIx transfers that are pending. Slave mode: Number of SPIx transfers that are unread. SRMPT: SPIx Shift Register (SPIxSR) Empty bit (valid in Enhanced Buffer mode) bit 7 1 = SPIx Shift register is empty and Ready-To-Send or receive the data 0 = SPIx Shift register is not empty bit 6 SPIROV: SPIx Receive Overflow Flag bit

#### REGISTER 18-1: SPIxSTAT: SPIx STATUS AND CONTROL REGISTER

1 = A new byte/word is completely received and discarded; the user application has not read the previous data in the SPIxBUF register 0 = No overflow has occurred SRXMPT: SPIx Receive FIFO Empty bit (valid in Enhanced Buffer mode) bit 5 1 = RX FIFO is empty 0 = RX FIFO is not empty bit 4-2 SISEL<2:0>: SPIx Buffer Interrupt Mode bits (valid in Enhanced Buffer mode) 111 = Interrupt when the SPIx transmit buffer is full (SPITBF bit is set) 110 = Interrupt when last bit is shifted into SPIxSR and as a result, the TX FIFO is empty 101 = Interrupt when the last bit is shifted out of SPIxSR and the transmit is complete 100 = Interrupt when one data is shifted into the SPIxSR and as a result, the TX FIFO has one open memory location 011 = Interrupt when the SPIx receive buffer is full (SPIRBF bit is set) 010 = Interrupt when the SPIx receive buffer is 3/4 or more full 001 = Interrupt when data is available in the receive buffer (SRMPT bit is set) 000 = Interrupt when the last data in the receive buffer is read and as a result, the buffer is empty

bit 8

| U-0             | U-0                            | U-0                             | R-0       | R-0              | R-0              | R-0             | R-0     |
|-----------------|--------------------------------|---------------------------------|-----------|------------------|------------------|-----------------|---------|
| —               | _                              | _                               | FILHIT4   | FILHIT3          | FILHIT2          | FILHIT1         | FILHIT0 |
| bit 15          |                                |                                 |           |                  |                  |                 | bit 8   |
|                 |                                |                                 |           |                  |                  |                 |         |
| U-0             | R-1                            | R-0                             | R-0       | R-0              | R-0              | R-0             | R-0     |
|                 | ICODE6                         | ICODE5                          | ICODE4    | ICODE3           | ICODE2           | ICODE1          | ICODE0  |
| bit 7           |                                |                                 | 1         | 1                | I                | 1               | bit 0   |
|                 |                                |                                 |           |                  |                  |                 |         |
| Legend:         |                                |                                 |           |                  |                  |                 |         |
| R = Readable    | bit                            | W = Writable                    | bit       | U = Unimpler     | mented bit, read | l as '0'        |         |
| -n = Value at I | POR                            | '1' = Bit is set                |           | '0' = Bit is cle | ared             | x = Bit is unkn | own     |
|                 |                                |                                 |           |                  |                  |                 |         |
| bit 15-13       | Unimplemen                     | ted: Read as '                  | 0'        |                  |                  |                 |         |
| bit 12-8        | FILHIT<4:0>:                   | Filter Hit Num                  | ber bits  |                  |                  |                 |         |
|                 | 10000-1111                     | 1 = Reserved                    |           |                  |                  |                 |         |
|                 | 01111 = Filte                  | r 15                            |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | 00001 = Filte<br>00000 = Filte | r 1<br>r 0                      |           |                  |                  |                 |         |
| bit 7           | Unimplemen                     | ted: Read as '                  | 0'        |                  |                  |                 |         |
| bit 6-0         | ICODE<6:0>:                    | : Interrupt Flag                | Code bits |                  |                  |                 |         |
|                 | 1000101-11                     | 11111 = Rese                    | rved      |                  |                  |                 |         |
|                 | 1000100 = F                    | IFO almost full                 | interrupt |                  |                  |                 |         |
|                 | 1000011 = R<br>1000010 = W     | ake-up interru                  | pt        |                  |                  |                 |         |
|                 | 1000001 <b>=</b> E             | rror interrupt                  |           |                  |                  |                 |         |
|                 | 1000000 <b>= N</b>             | o interrupt                     |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | 0010000-01                     | 11111 = Kese<br>B15 buffer inte | rved      |                  |                  |                 |         |
|                 | •                              |                                 | nupt      |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | •                              |                                 |           |                  |                  |                 |         |
|                 | 0001001 <b>= R</b>             | B9 buffer inter                 | rupt      |                  |                  |                 |         |
|                 | 0001000 = R                    | B8 buffer inter                 | rupt      |                  |                  |                 |         |
|                 | 0000111 = T                    | RB7 buffer inte                 | rrupt     |                  |                  |                 |         |
|                 | 0000110 = 1                    | RB5 buffer inte                 | errupt    |                  |                  |                 |         |
|                 | 0000100 = T                    | RB4 buffer inte                 | errupt    |                  |                  |                 |         |
|                 | 0000011 <b>= T</b>             | RB3 buffer inte                 | rrupt     |                  |                  |                 |         |
|                 | 0000010 = T                    | RB2 buffer inte                 | rrupt     |                  |                  |                 |         |
|                 | 0000001 = T                    | RB1 buffer inte                 | errupt    |                  |                  |                 |         |
|                 |                                |                                 | πupι      |                  |                  |                 |         |

# REGISTER 21-3: CxVEC: ECANx INTERRUPT CODE REGISTER

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0             | R/W-x          | U-0                      | U-0                           | U-0              | R/W-x            | R/W-x           | R/W-x   |
|-----------------|----------------|--------------------------|-------------------------------|------------------|------------------|-----------------|---------|
|                 | WAKFIL         |                          | —                             |                  | SEG2PH2          | SEG2PH1         | SEG2PH0 |
| bit 15          |                |                          | •                             | •                |                  |                 | bit 8   |
|                 |                |                          |                               |                  |                  |                 |         |
| R/W-x           | R/W-x          | R/W-x                    | R/W-x                         | R/W-x            | R/W-x            | R/W-x           | R/W-x   |
| SEG2PHTS        | SAM            | SEG1PH2                  | SEG1PH1                       | SEG1PH0          | PRSEG2           | PRSEG1          | PRSEG0  |
| bit 7           |                |                          |                               |                  |                  |                 | bit 0   |
|                 |                |                          |                               |                  |                  |                 |         |
| Legend:         |                |                          |                               |                  |                  |                 |         |
| R = Readable    | bit            | W = Writable             | bit                           | U = Unimpler     | mented bit, read | d as '0'        |         |
| -n = Value at F | POR            | '1' = Bit is set         |                               | '0' = Bit is cle | ared             | x = Bit is unki | nown    |
|                 |                |                          |                               |                  |                  |                 |         |
| bit 15          | Unimplemen     | nted: Read as '          | 0'                            |                  |                  |                 |         |
| bit 14          | WAKFIL: Sel    | lect CAN Bus L           | ine Filter for V              | Vake-up bit      |                  |                 |         |
|                 | 1 = Uses CAI   | N bus line filter        | for wake-up                   | a-un             |                  |                 |         |
| bit 13-11       |                | ted. Pead as '           |                               | e-up             |                  |                 |         |
| bit 10-8        | SEG2PH-2.0     |                          | u<br>nent 2 hits              |                  |                  |                 |         |
| 511 10-0        | 111 = 1 enoth  | is 8 x To                |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | 000 = Length   | n is 1 x Tq              |                               |                  |                  |                 |         |
| bit 7           | SEG2PHTS:      | Phase Segmer             | nt 2 Time Sele                | ect bit          |                  |                 |         |
|                 | 1 = Freely pro | ogrammable               |                               |                  |                  |                 | -4      |
| hit C           |                | 1 OF SEGIPHX             | Dits or informa               | ation Processin  | g Time (IPT), w  | nicnever is gre | eater   |
| DIL 6           | J = Rus lino i | e of the CAN B           | us Line bit<br>a timos at tha | complo point     |                  |                 |         |
|                 | 0 = Bus line i | s sampled once           | e at the sampl                | e point          |                  |                 |         |
| bit 5-3         | SEG1PH<2:0     | <b>)&gt;:</b> Phase Segr | nent 1 bits                   | •                |                  |                 |         |
|                 | 111 = Length   | n is 8 x Tq              |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | 000 = Length   | n is 1 x Tq              |                               |                  |                  |                 |         |
| bit 2-0         | PRSEG<2:0>     | >: Propagation           | Time Segmen                   | t bits           |                  |                 |         |
|                 | 111 = Length   | n is 8 x TQ              |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | •              |                          |                               |                  |                  |                 |         |
|                 | -              |                          |                               |                  |                  |                 |         |
|                 |                |                          |                               |                  |                  |                 |         |
|                 |                |                          |                               |                  |                  |                 |         |

# REGISTER 21-10: CxCFG2: ECANx BAUD RATE CONFIGURATION REGISTER 2

# 21.5 ECAN Message Buffers

ECAN Message Buffers are part of RAM memory. They are not ECAN Special Function Registers. The user application must directly write into the RAM area that is configured for ECAN Message Buffers. The location and size of the buffer area is defined by the user application.

### BUFFER 21-1: ECAN™ MESSAGE BUFFER WORD 0

| U-0                               | U-0                                           | U-0              | R/W-x         | R/W-x            | R/W-x            | R/W-x           | R/W-x |  |  |  |
|-----------------------------------|-----------------------------------------------|------------------|---------------|------------------|------------------|-----------------|-------|--|--|--|
| —                                 | _                                             | _                | SID10         | SID9             | SID8             | SID7            | SID6  |  |  |  |
| bit 15                            |                                               |                  |               |                  |                  |                 | bit 8 |  |  |  |
|                                   |                                               |                  |               |                  |                  |                 |       |  |  |  |
| R/W-x                             | R/W-x                                         | R/W-x            | R/W-x         | R/W-x            | R/W-x            | R/W-x           | R/W-x |  |  |  |
| SID5                              | SID4                                          | SID3             | SID2          | SID1             | SID0             | SRR             | IDE   |  |  |  |
| bit 7                             |                                               |                  |               |                  |                  |                 | bit 0 |  |  |  |
| [                                 |                                               |                  |               |                  |                  |                 |       |  |  |  |
| Legend:                           |                                               |                  |               |                  |                  |                 |       |  |  |  |
| R = Readable bit W = Writable bit |                                               |                  |               | U = Unimpler     | mented bit, read | d as '0'        |       |  |  |  |
| -n = Value at P                   | OR                                            | '1' = Bit is set |               | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |  |  |  |
|                                   |                                               |                  |               |                  |                  |                 |       |  |  |  |
| bit 15-13                         | Unimplemen                                    | ted: Read as '   | 0'            |                  |                  |                 |       |  |  |  |
| bit 12-2                          | <b>SID&lt;10:0&gt;:</b> S                     | tandard Identif  | ier bits      |                  |                  |                 |       |  |  |  |
| bit 1                             | SRR: Substitu                                 | ute Remote Re    | quest bit     |                  |                  |                 |       |  |  |  |
|                                   | When IDE = 0                                  | ):               |               |                  |                  |                 |       |  |  |  |
|                                   | 1 = Message                                   | will request re  | mote transmis | ssion            |                  |                 |       |  |  |  |
|                                   | 0 = Normal m                                  | essage           |               |                  |                  |                 |       |  |  |  |
|                                   | When IDE = 1                                  | <u>L:</u>        |               |                  |                  |                 |       |  |  |  |
|                                   | The SRR bit r                                 | nust be set to ' | 1'.           |                  |                  |                 |       |  |  |  |
| bit 0                             | IDE: Extende                                  | d Identifier bit |               |                  |                  |                 |       |  |  |  |
|                                   | 1 = Message will transmit Extended Identifier |                  |               |                  |                  |                 |       |  |  |  |
|                                   | 0 = Message                                   | will transmit St | andard Identi | fier             |                  |                 |       |  |  |  |

### BUFFER 21-2: ECAN™ MESSAGE BUFFER WORD 1

| U-0             | U-0   | U-0              | U-0          | R/W-x                                   | R/W-x  | R/W-x | R/W-x |  |
|-----------------|-------|------------------|--------------|-----------------------------------------|--------|-------|-------|--|
| —               | —     | —                |              | EID17                                   | EID16  | EID15 | EID14 |  |
| bit 15          |       |                  |              |                                         |        |       | bit 8 |  |
|                 |       |                  |              |                                         |        |       |       |  |
| R/W-x           | R/W-x | R/W-x            | R/W-x        | R/W-x                                   | R/W-x  | R/W-x | R/W-x |  |
| EID13           | EID12 | EID11            | EID10        | EID9                                    | EID8   | EID7  | EID6  |  |
| bit 7           |       |                  |              |                                         |        |       | bit 0 |  |
|                 |       |                  |              |                                         |        |       |       |  |
| Legend:         |       |                  |              |                                         |        |       |       |  |
| R = Readable    | bit   | W = Writable I   | U = Unimpler | mented bit, read                        | as '0' |       |       |  |
| -n = Value at F | POR   | '1' = Bit is set |              | '0' = Bit is cleared x = Bit is unknown |        |       |       |  |
|                 |       |                  |              |                                         |        |       |       |  |

bit 15-12 Unimplemented: Read as '0'

bit 11-0 EID<17:6>: Extended Identifier bits

# REGISTER 23-2: AD1CON2: ADC1 CONTROL REGISTER 2 (CONTINUED)

| bit 1 | BUFM: Buffer Fill Mode Select bit                                                                                                                                                                                               |  |  |  |  |  |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|       | <ul> <li>1 = Starts the buffer filling the first half of the buffer on the first interrupt and the second half of the buffer on next interrupt</li> <li>0 = Always starts filling the buffer from the start address.</li> </ul> |  |  |  |  |  |  |  |
| bit 0 | ALTS: Alternate Input Sample Mode Select bit                                                                                                                                                                                    |  |  |  |  |  |  |  |

1 = Uses channel input selects for Sample MUXA on first sample and Sample MUXB on next sample 0 = Always uses channel input selects for Sample MUXA

# 24.0 PERIPHERAL TRIGGER GENERATOR (PTG) MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Peripheral Trigger Generator (PTG)" (DS70669) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

# 24.1 Module Introduction

The Peripheral Trigger Generator (PTG) provides a means to schedule complex high-speed peripheral operations that would be difficult to achieve using software. The PTG module uses 8-bit commands, called "Steps", that the user writes to the PTG Queue registers (PTGQUE0-PTGQUE7), which perform operations, such as wait for input signal, generate output trigger and wait for timer.

The PTG module has the following major features:

- Multiple clock sources
- Two 16-bit general purpose timers
- Two 16-bit general limit counters
- Configurable for rising or falling edge triggering
- Generates processor interrupts to include:
  - Four configurable processor interrupts
  - Interrupt on a Step event in Single-Step modeInterrupt on a PTG Watchdog Timer time-out
- Able to receive trigger signals from these peripherals:
  - ADC
  - PWM
  - Output Compare
  - Input Capture
  - Op Amp/Comparator
  - INT2
- Able to trigger or synchronize to these peripherals:
  - Watchdog Timer
  - Output Compare
  - Input Capture
  - ADC
  - PWM
- Op Amp/Comparator

NOTES:





# FIGURE 30-10: HIGH-SPEED PWMx MODULE TIMING CHARACTERISTICS (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)



# TABLE 30-29: HIGH-SPEED PWMx MODULE TIMING REQUIREMENTS (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

| АС СНА       | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                                     |                                 |   |    |    |                    |  |  |  |
|--------------|-------------------------------------------------------|-------------------------------------|---------------------------------|---|----|----|--------------------|--|--|--|
| Param<br>No. | Symbol                                                | Characteristic <sup>(1)</sup>       | Min. Typ. Max. Units Conditions |   |    |    |                    |  |  |  |
| MP10         | TFPWM                                                 | PWMx Output Fall Time               | _                               | — |    | ns | See Parameter DO32 |  |  |  |
| MP11         | TRPWM                                                 | PWMx Output Rise Time               | —                               | _ |    | ns | See Parameter DO31 |  |  |  |
| MP20         | TFD                                                   | Fault Input ↓ to PWMx<br>I/O Change | -                               |   | 15 | ns |                    |  |  |  |
| MP30         | Tfh                                                   | Fault Input Pulse Width             | 15                              | — |    | ns |                    |  |  |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

# TABLE 30-46:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | TICS                                            | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                     |                      |       |                                |
|--------|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|-------|--------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                                                                                                                                                                                                                                                    | Typ. <sup>(2)</sup> | Max.                 | Units | Conditions                     |
| SP70   | FscP                  | Maximum SCK1 Input<br>Frequency                 | —                                                                                                                                                                                                                                                                                       | —                   | Lesserof<br>FP or 11 | MHz   | (Note 3)                       |
| SP72   | TscF                  | SCK1 Input Fall Time                            | —                                                                                                                                                                                                                                                                                       | _                   | _                    | ns    | See Parameter DO32<br>(Note 4) |
| SP73   | TscR                  | SCK1 Input Rise Time                            | —                                                                                                                                                                                                                                                                                       | _                   | _                    | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                  | SDO1 Data Output Fall Time                      | —                                                                                                                                                                                                                                                                                       | —                   | —                    | ns    | See Parameter DO32 (Note 4)    |
| SP31   | TdoR                  | SDO1 Data Output Rise Time                      | —                                                                                                                                                                                                                                                                                       | -                   | —                    | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                                                                                                                                                                                                                                                                       | 6                   | 20                   | ns    |                                |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                                                                                                                                                                                                                                                                      | —                   | —                    | ns    |                                |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                                                                                                                                                                                                                                                                      | -                   | —                    | ns    |                                |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                                                                                                                                                                                                                                                                      | -                   | —                    | ns    |                                |
| SP50   | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                                                                                                                                                                                                                                                                     | —                   | —                    | ns    |                                |
| SP51   | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                                                                                                                                                                                                                                                                      | —                   | 50                   | ns    | (Note 4)                       |
| SP52   | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                                                                                                                                                                                                                                                            | —                   | —                    | ns    | (Note 4)                       |
| SP60   | TssL2doV              | SDO1 Data Output Valid after<br>SS1 Edge        | —                                                                                                                                                                                                                                                                                       | —                   | 50                   | ns    |                                |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

# 33.0 PACKAGING INFORMATION

# 33.1 Package Marking Information

# 28-Lead SPDIP



#### 28-Lead SOIC (.300")



28-Lead SSOP



Example dsPIC33EP64GP 502-I/SP@3 1310017

# Example



# Example



28-Lead QFN-S (6x6x0.9 mm)



Example



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                                |  |