



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 256KB (85.5K x 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | ·                                                                                |
| RAM Size                   | 16K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                   |
| Supplier Device Package    | 28-SSOP                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256mc202-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1.0   | Device Overview                                                                                    | 25  |
|-------|----------------------------------------------------------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 16-bit Digital Signal Controllers and Microcontrollers         | 29  |
| 3.0   | CPU                                                                                                | 35  |
| 4.0   | Memory Organization                                                                                | 45  |
| 5.0   | Flash Program Memory                                                                               | 119 |
| 6.0   | Resets                                                                                             | 123 |
| 7.0   | Interrupt Controller                                                                               | 127 |
| 8.0   | Direct Memory Access (DMA)                                                                         | 139 |
| 9.0   | Oscillator Configuration                                                                           | 153 |
| 10.0  | Power-Saving Features                                                                              | 163 |
| 11.0  | I/O Ports                                                                                          | 173 |
| 12.0  | Timer1                                                                                             | 203 |
| 13.0  | Timer2/3 and Timer4/5                                                                              | 207 |
| 14.0  | Input Capture                                                                                      | 213 |
| 15.0  | Output Compare                                                                                     | 219 |
| 16.0  | High-Speed PWM Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)                     | 225 |
| 17.0  | Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only) | 249 |
| 18.0  | Serial Peripheral Interface (SPI)                                                                  | 265 |
| 19.0  | Inter-Integrated Circuit™ (I <sup>2</sup> C™)                                                      | 273 |
| 20.0  | Universal Asynchronous Receiver Transmitter (UART)                                                 | 281 |
| 21.0  | Enhanced CAN (ECAN™) Module (dsPIC33EPXXXGP/MC50X Devices Only)                                    | 287 |
| 22.0  | Charge Time Measurement Unit (CTMU)                                                                | 315 |
| 23.0  | 10-Bit/12-Bit Analog-to-Digital Converter (ADC)                                                    | 321 |
| 24.0  | Peripheral Trigger Generator (PTG) Module                                                          | 337 |
| 25.0  | Op Amp/Comparator Module                                                                           | 355 |
| 26.0  | Programmable Cyclic Redundancy Check (CRC) Generator                                               | 373 |
| 27.0  | Special Features                                                                                   | 379 |
| 28.0  | Instruction Set Summary                                                                            | 387 |
| 29.0  | Development Support                                                                                | 397 |
| 30.0  | Electrical Characteristics                                                                         | 401 |
| 31.0  | High-Temperature Electrical Characteristics                                                        | 467 |
| 32.0  | DC and AC Device Characteristics Graphs                                                            | 475 |
| 33.0  | Packaging Information                                                                              | 479 |
| Appe  | ndix A: Revision History                                                                           | 507 |
| Index |                                                                                                    | 517 |
| The I |                                                                                                    | 525 |
| Custo | omer Change Notification Service                                                                   | 525 |
| Custo | omer Support                                                                                       | 525 |
| Produ | uct identification System                                                                          | 527 |

# 4.0 MEMORY ORGANIZATION

Note: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Program Memory" (DS70613) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X architecture features separate program and data memory spaces, and buses. This architecture also allows the direct access of program memory from the Data Space (DS) during code execution.

# 4.1 Program Address Space

The program address memory space of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices is 4M instructions. The space is addressable by a 24-bit value derived either from the 23-bit PC during program execution, or from table operation or Data Space remapping, as described in Section 4.8 "Interfacing Program and Data Memory Spaces".

User application access to the program memory space is restricted to the lower half of the address range (0x000000 to 0x7FFFFF). The exception is the use of TBLRD operations, which use TBLPAG<7> to read Device ID sections of the configuration memory space.

The program memory maps, which are presented by device family and memory size, are shown in Figure 4-1 through Figure 4-5.

# FIGURE 4-1: PROGRAM MEMORY MAP FOR dsPIC33EP32GP50X, dsPIC33EP32MC20X/50X AND PIC24EP32GP/MC20X DEVICES



#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in wordaddressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-6).

Program memory addresses are always word-aligned on the lower word and addresses are incremented, or decremented by two, during code execution. This arrangement provides compatibility with data memory space addressing and makes data in the program memory space accessible.

# 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices reserve the addresses between 0x000000 and 0x000200 for hardcoded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at address, 0x000000, of Flash memory, with the actual address for the start of code at address, 0x000002, of Flash memory.

A more detailed discussion of the Interrupt Vector Tables (IVTs) is provided in **Section 7.1** "Interrupt Vector Table".



# FIGURE 4-6: PROGRAM MEMORY ORGANIZATION

# 4.2.5 X AND Y DATA SPACES

# The dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X core has two Data Spaces, X and Y. These Data Spaces can be considered either separate (for some DSP instructions) or as one unified linear address range (for MCU instructions). The Data Spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms, such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X Data Space is used by all instructions and supports all addressing modes. X Data Space has separate read and write data buses. The X read data bus is the read data path for all instructions that view Data Space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y Data Space is used in concert with the X Data Space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY. N and MSC) to provide two concurrent data read paths.

Both the X and Y Data Spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X Data Space. Modulo Addressing and Bit-Reversed Addressing are not present in PIC24EPXXXGP/MC20X devices.

All data memory writes, including in DSP instructions, view Data Space as combined X and Y address space. The boundary between the X and Y Data Spaces is device-dependent and is not user-programmable.

# 4.3 Memory Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

## 4.3.1 KEY RESOURCES

- "Program Memory" (DS70613) in the "dsPIC33/ PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related *"dsPIC33/PIC24 Family Reference Manual"* Sections
- Development Tools

| TABLE 4   | -12:     | PWM RI         | EGISTE           | R MAP      | FOR de      | sPIC33E      | PXXXN   | AC20X/50         | DX AND F | PIC24EP | PXXXM | C20X [ | DEVICE  | S ONI       | _Y    |            |       |               |
|-----------|----------|----------------|------------------|------------|-------------|--------------|---------|------------------|----------|---------|-------|--------|---------|-------------|-------|------------|-------|---------------|
| File Name | Addr.    | Bit 15         | Bit 14           | Bit 13     | Bit 12      | Bit 11       | Bit 10  | Bit 9            | Bit 8    | Bit 7   | Bit 6 | Bit 5  | Bit 4   | Bit 3       | Bit 2 | Bit 1      | Bit 0 | All<br>Resets |
| PTCON     | 0C00     | PTEN           | —                | PTSIDL     | SESTAT      | SEIEN        | EIPU    | SYNCPOL          | SYNCOEN  | SYNCEN  | SY    | NCSRC< | 2:0>    | SEVTPS<3:0> |       |            |       | 0000          |
| PTCON2    | 0C02     | _              | —                | _          | _           | _            | —       | _                | —        | —       | _     | —      | _       | —           |       | PCLKDIV<2: | 0>    | 0000          |
| PTPER     | 0C04     |                | PTPER<15:0> 00F8 |            |             |              |         |                  |          |         |       |        |         |             |       |            |       |               |
| SEVTCMP   | 0C06     |                |                  |            |             |              |         |                  | SEVTCMP< | 5:0>    |       |        |         |             |       |            |       | 0000          |
| MDC       | 0C0A     |                |                  |            |             |              |         |                  | MDC<15:  | )>      |       |        |         |             |       |            |       | 0000          |
| CHOP      | 0C1A     | CHPCLKEN       | _                | _          | _           | _            | _       |                  |          |         |       | CHOPCI | _K<9:0> |             |       |            |       | 0000          |
| PWMKEY    | 0C1E     |                |                  |            |             |              |         | PWMKEY<15:0> 000 |          |         |       |        |         |             |       | 0000       |       |               |
| Legend: - | – = unir | mplemented, re | ead as '0'.      | Reset valu | es are show | vn in hexade | ecimal. |                  |          |         |       |        |         |             |       |            |       | -             |

# TABLE 4-13: PWM GENERATOR 1 REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY

| File Name | Addr. | Bit 15  | Bit 14           | Bit 13  | Bit 12                                                | Bit 11   | Bit 10  | Bit 9    | Bit 8    | Bit 7    | Bit 6  | Bit 5  | Bit 4   | Bit 3   | Bit 2    | Bit 1   | Bit 0   | All<br>Resets |
|-----------|-------|---------|------------------|---------|-------------------------------------------------------|----------|---------|----------|----------|----------|--------|--------|---------|---------|----------|---------|---------|---------------|
| PWMCON1   | 0C20  | FLTSTAT | CLSTAT           | TRGSTAT | FLTIEN                                                | CLIEN    | TRGIEN  | ITB      | MDCS     | DTC<     | <1:0>  | DTCP   | —       | MTBS    | CAM      | XPRES   | IUE     | 0000          |
| IOCON1    | 0C22  | PENH    | PENL             | POLH    | POLL                                                  | PMOD     | )<1:0>  | OVRENH   | OVRENL   | OVRDA    | T<1:0> | FLTDA  | \T<1:0> | CLDA    | T<1:0>   | SWAP    | OSYNC   | C000          |
| FCLCON1   | 0C24  | _       |                  | (       | CLSRC<4:0> CLPOL CLMOD FLTSRC<4:0> FLTPOL FLTMOD<1:0> |          |         |          |          |          |        | D<1:0> | 0000    |         |          |         |         |               |
| PDC1      | 0C26  |         | PDC1<15:0> FFF8  |         |                                                       |          |         |          |          |          |        |        |         |         |          |         |         |               |
| PHASE1    | 0C28  |         | PHASE1<15:0> 000 |         |                                                       |          |         |          |          |          |        |        |         | 0000    |          |         |         |               |
| DTR1      | 0C2A  | _       | _                |         |                                                       |          |         |          |          | DTR1<13  | :0>    |        |         |         |          |         |         | 0000          |
| ALTDTR1   | 0C2C  | _       | _                |         |                                                       |          |         |          | A        | LTDTR1<1 | 13:0>  |        |         |         |          |         |         | 0000          |
| TRIG1     | 0C32  |         |                  |         |                                                       |          |         |          | TRGCMP<1 | 5:0>     |        |        |         |         |          |         |         | 0000          |
| TRGCON1   | 0C34  |         | TRGDI            | V<3:0>  |                                                       | _        | _       | _        | _        | _        | _      |        |         | TRG     | STRT<5:0 | >       |         | 0000          |
| LEBCON1   | 0C3A  | PHR     | PHF              | PLR     | PLF                                                   | FLTLEBEN | CLLEBEN | _        | _        | _        | _      | BCH    | BCL     | BPHH    | BPHL     | BPLH    | BPLL    | 0000          |
| LEBDLY1   | 0C3C  | _       | _                | _       | —                                                     |          |         |          |          |          | LEB<11 | :0>    |         |         |          |         |         | 0000          |
| AUXCON1   | 0C3E  | _       | _                | _       | —                                                     |          | BLANKS  | SEL<3:0> |          | _        | _      |        | CHOPS   | EL<3:0> |          | CHOPHEN | CHOPLEN | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## 4.8.1 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the Program Space without going through Data Space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a Program Space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to Data Space addresses. Program memory can thus be regarded as two 16-bit-wide word address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space that contains the least significant data word. TBLRDH and TBLWTH access the space that contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from Program Space. Both function as either byte or word operations.

- TBLRDL (Table Read Low):
  - In Word mode, this instruction maps the lower word of the Program Space location (P<15:0>) to a data address (D<15:0>)

- In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'.
- TBLRDH (Table Read High):
  - In Word mode, this instruction maps the entire upper word of a program address (P<23:16>) to a data address. The 'phantom' byte (D<15:8>) is always '0'.
  - In Byte mode, this instruction maps the upper or lower byte of the program word to D<7:0> of the data address in the TBLRDL instruction. The data is always '0' when the upper 'phantom' byte is selected (Byte Select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a Program Space address. The details of their operation are explained in **Section 5.0 "Flash Program Memory"**.

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user application and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.



# FIGURE 4-23: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS



# FIGURE 13-2: TYPE C TIMER BLOCK DIAGRAM (x = 3 AND 5)



# FIGURE 13-1:TYPE B TIMER BLOCK DIAGRAM (x = 2 AND 4)

# 15.0 OUTPUT COMPARE

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Output Compare" (DS70358) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The output compare module can select one of seven available clock sources for its time base. The module compares the value of the timer with the value of one or two compare registers depending on the operating mode selected. The state of the output pin changes when the timer value matches the compare register value. The output compare module generates either a single output pulse or a sequence of output pulses, by changing the state of the output pin on the compare match events. The output compare module can also generate interrupts on compare match events and trigger DMA data transfers.

Note: See "Output Compare" (DS70358) in the "dsPIC33/PIC24 Family Reference Manual" for OCxR and OCxRS register restrictions.





# 17.0 QUADRATURE ENCODER INTERFACE (QEI) MODULE (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Quadrature Encoder Interface (QEI)" (DS70601) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This chapter describes the Quadrature Encoder Interface (QEI) module and associated operational modes. The QEI module provides the interface to incremental encoders for obtaining mechanical position data.

The operational features of the QEI module include:

- 32-Bit Position Counter
- 32-Bit Index Pulse Counter
- 32-Bit Interval Timer
- 16-Bit Velocity Counter
- 32-Bit Position Initialization/Capture/Compare High register
- 32-Bit Position Compare Low register
- x4 Quadrature Count mode
- External Up/Down Count mode
- External Gated Count mode
- External Gated Timer mode
- Internal Timer mode

Figure 17-1 illustrates the QEI block diagram.

#### FIGURE 17-1: QEI BLOCK DIAGRAM



# REGISTER 17-1: QEI1CON: QEI1 CONTROL REGISTER (CONTINUED)

| bit 6-4 | <b>INTDIV&lt;2:0&gt;:</b> Timer Input Clock Prescale Select bits (interval timer, main timer (position counter), velocity counter and index counter internal clock divider select) <sup>(3)</sup>                                                                                                                            |  |  |  |  |  |  |  |  |  |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
|         | <pre>111 = 1:128 prescale value<br/>110 = 1:64 prescale value<br/>101 = 1:32 prescale value<br/>100 = 1:16 prescale value<br/>011 = 1:8 prescale value<br/>010 = 1:4 prescale value<br/>001 = 1:2 prescale value<br/>000 = 1:1 prescale value</pre>                                                                          |  |  |  |  |  |  |  |  |  |
| bit 3   | <b>CNTPOL:</b> Position and Index Counter/Timer Direction Select bit<br>1 = Counter direction is negative unless modified by external up/down signal                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|         | <ul> <li>0 = Counter direction is positive unless modified by external up/down signal</li> </ul>                                                                                                                                                                                                                             |  |  |  |  |  |  |  |  |  |
| bit 2   | GATEN: External Count Gate Enable bit                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  |  |
|         | <ul> <li>1 = External gate signal controls position counter operation</li> <li>0 = External gate signal does not affect position counter/timer operation</li> </ul>                                                                                                                                                          |  |  |  |  |  |  |  |  |  |
| bit 1-0 | CCM<1:0>: Counter Control Mode Selection bits                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |  |  |  |
|         | <ul> <li>11 = Internal Timer mode with optional external count is selected</li> <li>10 = External clock count with optional external count is selected</li> <li>01 = External clock count with external up/down direction is selected</li> <li>00 = Quadrature Encoder Interface (x4 mode) Count mode is selected</li> </ul> |  |  |  |  |  |  |  |  |  |
| Note 1: | When CCM<1:0> = 10 or 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are ignored.                                                                                                                                                                                                                     |  |  |  |  |  |  |  |  |  |

- 2: When CCM<1:0> = 00, and QEA and QEB values match the Index Match Value (IMV), the POSCNTH and POSCNTL registers are reset. QEA/QEB signals used for the index match have swap and polarity values applied, as determined by the SWPAB and QEAPOL/QEBPOL bits.
- 3: The selected clock rate should be at least twice the expected maximum quadrature count rate.

# 18.1 SPI Helpful Tips

- 1. In Frame mode, if there is a possibility that the master may not be initialized before the slave:
  - a) If FRMPOL (SPIxCON2<13>) = 1, use a pull-down resistor on SSx.
  - b) If FRMPOL = 0, use a pull-up resistor on  $\frac{1}{SSx}$ .

| Note: | This insures |            | that   | the       | first | fra | ame |
|-------|--------------|------------|--------|-----------|-------|-----|-----|
|       | transn       | nission    | after  | initializ | ation | is  | not |
|       | shifted      | d or corru | upted. |           |       |     |     |

- 2. In Non-Framed 3-Wire mode, (i.e., not using SSx from a master):
  - a) If CKP (SPIxCON1<6>) = 1, always place a pull-up resistor on SSx.
  - b) If CKP = 0, always place a pull-down resistor on SSx.
  - **Note:** This will insure that during power-up and initialization the master/slave will not lose Sync due to an errant SCKx transition that would cause the slave to accumulate data shift errors for both transmit and receive appearing as corrupted data.
- FRMEN (SPIxCON2<15>) = 1 and SSEN (SPIxCON1<7>) = 1 are exclusive and invalid. In Frame mode, SCKx is continuous and the Frame Sync pulse is active on the SSx pin, which indicates the start of a data frame.
  - Note: Not all third-party devices support Frame mode timing. Refer to the SPIx specifications in Section 30.0 "Electrical Characteristics" for details.
- In Master mode only, set the SMP bit (SPIxCON1<9>) to a '1' for the fastest SPIx data rate possible. The SMP bit can only be set at the same time or after the MSTEN bit (SPIxCON1<5>) is set.

To avoid invalid slave read data to the master, the user's master software must ensure enough time for slave software to fill its write buffer before the user application initiates a master write/read cycle. It is always advisable to preload the SPIxBUF Transmit register in advance of the next master transaction cycle. SPIxBUF is transferred to the SPIx Shift register and is empty once the data transmission begins.

# 18.2 SPI Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

## 18.2.1 KEY RESOURCES

- "Serial Peripheral Interface (SPI)" (DS70569) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

| R/W-0         | R/W-0                        | R/W-0                                  | U-0                                | U-0              | U-0             | U-0              | U-0                |  |  |
|---------------|------------------------------|----------------------------------------|------------------------------------|------------------|-----------------|------------------|--------------------|--|--|
| FRMEN         | SPIFSD                       | FRMPOL                                 | —                                  | —                | _               | _                | —                  |  |  |
| bit 15        |                              |                                        |                                    |                  |                 |                  | bit 8              |  |  |
|               |                              |                                        |                                    |                  |                 |                  |                    |  |  |
| U-0           | U-0                          | U-0                                    | U-0                                | U-0              | U-0             | R/W-0            | R/W-0              |  |  |
|               |                              | <u> </u>                               | _                                  |                  | —               | FRMDLY           | SPIBEN             |  |  |
| bit 7         |                              |                                        |                                    |                  |                 |                  | bit 0              |  |  |
|               |                              |                                        |                                    |                  |                 |                  |                    |  |  |
| Legend:       |                              |                                        |                                    |                  |                 |                  |                    |  |  |
| R = Readable  | e bit                        | W = Writable I                         | bit                                | U = Unimplei     | l as '0'        |                  |                    |  |  |
| -n = Value at | POR                          | '1' = Bit is set                       |                                    | '0' = Bit is cle | eared           | x = Bit is unkr  | a = Bit is unknown |  |  |
|               |                              |                                        |                                    |                  |                 |                  |                    |  |  |
| bit 15        | FRMEN: Fran                  | med SPIx Supp                          | ort bit                            |                  |                 |                  |                    |  |  |
|               | 1 = Framed S<br>0 = Framed S | SPIx support is e<br>SPIx support is e | enabled (SSx<br>disabled           | pin is used as   | s Frame Sync pu | Ilse input/outpu | ıt)                |  |  |
| bit 14        | SPIFSD: Fran                 | me Sync Pulse                          | Direction Cor                      | ntrol bit        |                 |                  |                    |  |  |
|               | 1 = Frame Sy<br>0 = Frame Sy | /nc pulse input /<br>/nc pulse outpu   | (slave)<br>t (master)              |                  |                 |                  |                    |  |  |
| bit 13        | FRMPOL: Fra                  | ame Sync Pulse                         | e Polarity bit                     |                  |                 |                  |                    |  |  |
|               | 1 = Frame Sy                 | /nc pulse is acti                      | ve-high                            |                  |                 |                  |                    |  |  |
|               | 0 = Frame Sy                 | /nc pulse is acti                      | ve-low                             |                  |                 |                  |                    |  |  |
| bit 12-2      | Unimplemen                   | ted: Read as '0                        | )'                                 |                  |                 |                  |                    |  |  |
| bit 1         | FRMDLY: Fra                  | ame Sync Pulse                         | Edge Select                        | bit              |                 |                  |                    |  |  |
|               | 1 = Frame Sy<br>0 = Frame Sy | /nc pulse coinci<br>/nc pulse prece    | des with first<br>des first bit cl | bit clock<br>ock |                 |                  |                    |  |  |
| bit 0         | SPIBEN: Enh                  | nanced Buffer E                        | nable bit                          |                  |                 |                  |                    |  |  |
|               | 1 = Enhanceo<br>0 = Enhanceo | d buffer is enab<br>d buffer is disab  | led<br>led (Standard               | d mode)          |                 |                  |                    |  |  |

# REGISTER 18-3: SPIxCON2: SPIx CONTROL REGISTER 2

| bit 3-0 | Step<br>Command        | OPTION<3:0> | Option Description                                          |
|---------|------------------------|-------------|-------------------------------------------------------------|
|         | PTGWHI(1)              | 0000        | PWM Special Event Trigger. <sup>(3)</sup>                   |
|         | or                     | 0001        | PWM master time base synchronization output. <sup>(3)</sup> |
|         | P.I.GWLO(''            | 0010        | PWM1 interrupt. <sup>(3)</sup>                              |
|         |                        | 0011        | PWM2 interrupt. <sup>(3)</sup>                              |
|         |                        | 0100        | PWM3 interrupt. <sup>(3)</sup>                              |
|         |                        | 0101        | Reserved.                                                   |
|         |                        | 0110        | Reserved.                                                   |
|         |                        | 0111        | OC1 Trigger event.                                          |
|         |                        | 1000        | OC2 Trigger event.                                          |
|         |                        | 1001        | IC1 Trigger event.                                          |
|         |                        | 1010        | CMP1 Trigger event.                                         |
|         |                        | 1011        | CMP2 Trigger event.                                         |
|         |                        | 1100        | CMP3 Trigger event.                                         |
|         |                        | 1101        | CMP4 Trigger event.                                         |
|         |                        | 1110        | ADC conversion done interrupt.                              |
|         |                        | 1111        | INT2 external interrupt.                                    |
|         | PTGIRQ(1)              | 0000        | Generate PTG Interrupt 0.                                   |
|         |                        | 0001        | Generate PTG Interrupt 1.                                   |
|         |                        | 0010        | Generate PTG Interrupt 2.                                   |
|         |                        | 0011        | Generate PTG Interrupt 3.                                   |
|         |                        | 0100        | Reserved.                                                   |
|         |                        | •           | •                                                           |
|         |                        | •           | •                                                           |
|         |                        | •           | •                                                           |
|         | (2)                    | 1111        | Reserved.                                                   |
|         | PTGTRIG <sup>(2)</sup> | 00000       | PTGO0.                                                      |
|         |                        | 00001       | PTGO1.                                                      |
|         |                        | •           | •                                                           |
|         |                        | •           | •                                                           |
|         |                        | •           |                                                             |
|         |                        | 11110       | PTGO30.                                                     |
|         |                        | 11111       | PTGO31.                                                     |

TABLE 24-1: PTG STEP COMMAND FORMAT (CONTINUED)

Note 1: All reserved commands or options will execute but have no effect (i.e., execute as a NOP instruction).

2: Refer to Table 24-2 for the trigger output descriptions.

3: This feature is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

# REGISTER 27-1: DEVID: DEVICE ID REGISTER

| R       | R                          | R | R      | R                   | R          | R | R      |  |  |  |  |  |  |
|---------|----------------------------|---|--------|---------------------|------------|---|--------|--|--|--|--|--|--|
|         | DEVID<23:16>(1)            |   |        |                     |            |   |        |  |  |  |  |  |  |
| bit 23  |                            |   |        |                     |            |   | bit 16 |  |  |  |  |  |  |
|         |                            |   |        |                     |            |   |        |  |  |  |  |  |  |
| R       | R                          | R | R      | R                   | R          | R | R      |  |  |  |  |  |  |
|         | DEVID<15:8> <sup>(1)</sup> |   |        |                     |            |   |        |  |  |  |  |  |  |
| bit 15  |                            |   |        |                     |            |   | bit 8  |  |  |  |  |  |  |
|         |                            |   |        |                     |            |   |        |  |  |  |  |  |  |
| R       | R                          | R | R      | R                   | R          | R | R      |  |  |  |  |  |  |
|         |                            |   | DEVID< | 7:0> <sup>(1)</sup> |            |   |        |  |  |  |  |  |  |
| bit 7   |                            |   |        |                     |            |   | bit 0  |  |  |  |  |  |  |
|         |                            |   |        |                     |            |   |        |  |  |  |  |  |  |
| Legend: | R = Read-Only bit          |   |        | U = Unimplen        | nented bit |   |        |  |  |  |  |  |  |

bit 23-0 **DEVID<23:0>:** Device Identifier bits<sup>(1)</sup>

**Note 1:** Refer to the "dsPIC33E/PIC24E Flash Programming Specification for Devices with Volatile Configuration *Bits*" (DS70663) for the list of device ID values.

# **REGISTER 27-2: DEVREV: DEVICE REVISION REGISTER**

| R                            | R                 | R | R     | R                     | R          | R | R      |  |  |  |  |  |
|------------------------------|-------------------|---|-------|-----------------------|------------|---|--------|--|--|--|--|--|
| DEVREV<23:16> <sup>(1)</sup> |                   |   |       |                       |            |   |        |  |  |  |  |  |
| bit 23                       |                   |   |       |                       |            |   | bit 16 |  |  |  |  |  |
|                              |                   |   |       |                       |            |   |        |  |  |  |  |  |
| R                            | R                 | R | R     | R                     | R          | R | R      |  |  |  |  |  |
| DEVREV<15:8> <sup>(1)</sup>  |                   |   |       |                       |            |   |        |  |  |  |  |  |
| bit 15                       |                   |   |       |                       |            |   | bit 8  |  |  |  |  |  |
|                              |                   |   |       |                       |            |   |        |  |  |  |  |  |
| R                            | R                 | R | R     | R                     | R          | R | R      |  |  |  |  |  |
|                              |                   |   | DEVRE | /<7:0> <sup>(1)</sup> |            |   |        |  |  |  |  |  |
| bit 7                        |                   |   |       |                       |            |   | bit 0  |  |  |  |  |  |
|                              |                   |   |       |                       |            |   |        |  |  |  |  |  |
| Legend:                      | R = Read-only bit |   |       | U = Unimpler          | nented bit |   |        |  |  |  |  |  |

# bit 23-0 **DEVREV<23:0>:** Device Revision bits<sup>(1)</sup>

**Note 1:** Refer to the "dsPIC33E/PIC24E Flash Programming Specification for Devices with Volatile Configuration *Bits*" (DS70663) for the list of device revision values.

# 29.0 DEVELOPMENT SUPPORT

The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools:

- Integrated Development Environment
- MPLAB<sup>®</sup> X IDE Software
- Compilers/Assemblers/Linkers
  - MPLAB XC Compiler
  - MPASM<sup>™</sup> Assembler
  - MPLINK<sup>™</sup> Object Linker/ MPLIB<sup>™</sup> Object Librarian
  - MPLAB Assembler/Linker/Librarian for Various Device Families
- · Simulators
  - MPLAB X SIM Software Simulator
- · Emulators
  - MPLAB REAL ICE™ In-Circuit Emulator
- In-Circuit Debuggers/Programmers
  - MPLAB ICD 3
  - PICkit™ 3
- Device Programmers
  - MPLAB PM3 Device Programmer
- Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits
- Third-party development tools

# 29.1 MPLAB X Integrated Development Environment Software

The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows<sup>®</sup>, Linux and Mac OS<sup>®</sup> X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface.

With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users.

Feature-Rich Editor:

- Color syntax highlighting
- Smart code completion makes suggestions and provides hints as you type
- Automatic code formatting based on user-defined rules
- · Live parsing

User-Friendly, Customizable Interface:

- Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc.
- · Call graph window
- Project-Based Workspaces:
- Multiple projects
- Multiple tools
- · Multiple configurations
- · Simultaneous debugging sessions

File History and Bug Tracking:

- · Local file history feature
- Built-in support for Bugzilla issue tracker

# 30.2 AC Characteristics and Timing Parameters

This section defines dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X AC characteristics and timing parameters.

# TABLE 30-15: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V                                 |  |  |  |
|--------------------|-----------------------------------------------------------------------------|--|--|--|
|                    | (unless otherwise stated)                                                   |  |  |  |
|                    | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |
| AC CHARACTERISTICS | $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended                        |  |  |  |
|                    | Operating voltage VDD range as described in Section 30.1 "DC                |  |  |  |
|                    | Characteristics".                                                           |  |  |  |

# FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



# TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min. | Тур. | Max. | Units | Conditions                                                          |
|--------------|--------|-----------------------|------|------|------|-------|---------------------------------------------------------------------|
| DO50         | Cosco  | OSC2 Pin              | _    | —    | 15   | pF    | In XT and HS modes, when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O Pins and OSC2 | —    | —    | 50   | pF    | EC mode                                                             |
| DO58         | Св     | SCLx, SDAx            | _    |      | 400  | pF    | In I <sup>2</sup> C™ mode                                           |



FIGURE 30-26: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

48-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 6x6x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| Units                  |                  | MILLIMETERS |      |      |  |
|------------------------|------------------|-------------|------|------|--|
| Dimension              | Dimension Limits |             | NOM  | MAX  |  |
| Number of Pins         | N                | 48          |      |      |  |
| Pitch                  | е                | 0.40 BSC    |      |      |  |
| Overall Height         | Α                | 0.45        | 0.50 | 0.55 |  |
| Standoff               | A1               | 0.00        | 0.02 | 0.05 |  |
| Contact Thickness      | A3               | 0.127 REF   |      |      |  |
| Overall Width          | E                | 6.00 BSC    |      |      |  |
| Exposed Pad Width      | E2               | 4.45        | 4.60 | 4.75 |  |
| Overall Length         | D                | 6.00 BSC    |      |      |  |
| Exposed Pad Length     | D2               | 4.45        | 4.60 | 4.75 |  |
| Contact Width          | b                | 0.15        | 0.20 | 0.25 |  |
| Contact Length         | L                | 0.30        | 0.40 | 0.50 |  |
| Contact-to-Exposed Pad | K                | K 0.20      |      | _    |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-153A Sheet 2 of 2

# Revision H (August 2013)

This revision includes minor typographical and formatting changes throughout the text.

Other major changes are referenced by their respective section in Table A-6.

| TABLE A-6: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section Name                                                         | Update Description                                                                                                                                |  |  |  |
|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Cover Section                                                        | Adds Peripheral Pin Select (PPS) to allow Digital Function Remapping and Change                                                                   |  |  |  |
|                                                                      | Notification Interrupts to Input/Output section                                                                                                   |  |  |  |
|                                                                      | Adds heading information to 64-Pin TQFP                                                                                                           |  |  |  |
| Section 4.0 "Memory                                                  | Corrects Reset values for ANSELE, TRISF, TRISC, ANSELC and TRISA                                                                                  |  |  |  |
| Organization"                                                        | Corrects address range from 0x2FFF to 0x7FFF                                                                                                      |  |  |  |
|                                                                      | <ul> <li>Corrects DSRPAG and DSWPAG (now 3 hex digits)</li> </ul>                                                                                 |  |  |  |
|                                                                      | <ul> <li>Changes Call Stack Frame from &lt;15:1&gt; to PC&lt;15:0&gt;</li> </ul>                                                                  |  |  |  |
|                                                                      | Word length in Figure 4-20 is changed to 50 words for clarity                                                                                     |  |  |  |
| Section 5.0 "Flash Program<br>Memory"                                | Corrects descriptions of NVM registers                                                                                                            |  |  |  |
| Section 9.0 "Oscillator                                              | Removes resistor from Figure 9-1                                                                                                                  |  |  |  |
| Configuration"                                                       | Adds Fast RC Oscillator with Divide-by-16 (FRCDIV16) row to Table 9-1                                                                             |  |  |  |
|                                                                      | Removes incorrect information from ROI bit in Register 9-2                                                                                        |  |  |  |
| Section 14.0 "Input Capture"                                         | Changes 31 user-selectable Trigger/Sync interrupts to 19 user-selectable Trigger/<br>Sync interrupts                                              |  |  |  |
|                                                                      | Corrects ICTSEL<12:10> bits (now ICTSEL<2:0>)                                                                                                     |  |  |  |
| Section 17.0 "Quadrature<br>Encoder Interface (QEI)                  | Corrects QCAPEN bit description                                                                                                                   |  |  |  |
| Module                                                               |                                                                                                                                                   |  |  |  |
| (dsPIC33EPXXXMC20X/50X                                               |                                                                                                                                                   |  |  |  |
| Devices Only)"                                                       |                                                                                                                                                   |  |  |  |
| Section 19.0 "Inter-                                                 | Adds note to clarify that 100kbit/sec operation of I <sup>2</sup> C is not possible at high processor                                             |  |  |  |
| Integrated Circuit™ (I <sup>2</sup> C™)"                             | speeds                                                                                                                                            |  |  |  |
| Section 22.0 "Charge Time<br>Measurement Unit (CTMU)"                | Clarifies Figure 22-1 to accurately reflect peripheral behavior                                                                                   |  |  |  |
| Section 23.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter<br>(ADC)" | Correct Figure 23-1 (changes CH123x to CH123Sx)                                                                                                   |  |  |  |
| Section 24.0 "Peripheral<br>Trigger Generator (PTG)<br>Module"       | <ul> <li>Adds footnote to Register 24-1 (In order to operate with CVRSS=1, at least one of the<br/>comparator modules must be enabled.</li> </ul> |  |  |  |
| Section 25.0 "Op Amp/<br>Comparator Module"                          | • Adds note to Figure 25-3 (In order to operate with CVRSS=1, at least one of the comparator modules must be enabled)                             |  |  |  |
|                                                                      | <ul> <li>Adds footnote to Register 25-2 (COE is not available when OPMODE<br/>(CMxCON&lt;10&gt;) = 1)</li> </ul>                                  |  |  |  |
| Section 27.0 "Special<br>Features"                                   | Corrects the bit description for FNOSC<2:0>                                                                                                       |  |  |  |
| Section 30.0 "Electrical                                             | Corrects 512K part power-down currents based on test data                                                                                         |  |  |  |
| Characteristics"                                                     | Corrects WDT timing limits based on LPRC oscillator tolerance                                                                                     |  |  |  |
| Section 31.0 "High-                                                  | Adds Table 31-5 (DC Characteristics: Idle Current (IIDLE)                                                                                         |  |  |  |
| Temperature Electrical<br>Characteristics"                           |                                                                                                                                                   |  |  |  |