



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                         |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | I²C, IrDA, LINbus, QEI, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 256KB (85.5K x 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 16K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                               |
| Mounting Type              | Through Hole                                                                     |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                          |
| Supplier Device Package    | 28-SPDIP                                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256mc202-h-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1.0   | Device Overview                                                                                    | 25  |
|-------|----------------------------------------------------------------------------------------------------|-----|
| 2.0   | Guidelines for Getting Started with 16-bit Digital Signal Controllers and Microcontrollers         | 29  |
| 3.0   | CPU                                                                                                | 35  |
| 4.0   | Memory Organization                                                                                | 45  |
| 5.0   | Flash Program Memory                                                                               | 119 |
| 6.0   | Resets                                                                                             | 123 |
| 7.0   | Interrupt Controller                                                                               | 127 |
| 8.0   | Direct Memory Access (DMA)                                                                         | 139 |
| 9.0   | Oscillator Configuration                                                                           | 153 |
| 10.0  | Power-Saving Features                                                                              | 163 |
| 11.0  | I/O Ports                                                                                          | 173 |
| 12.0  | Timer1                                                                                             | 203 |
| 13.0  | Timer2/3 and Timer4/5                                                                              | 207 |
| 14.0  | Input Capture                                                                                      | 213 |
| 15.0  | Output Compare                                                                                     | 219 |
| 16.0  | High-Speed PWM Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)                     | 225 |
| 17.0  | Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only) | 249 |
| 18.0  | Serial Peripheral Interface (SPI)                                                                  | 265 |
| 19.0  | Inter-Integrated Circuit™ (I <sup>2</sup> C™)                                                      | 273 |
| 20.0  | Universal Asynchronous Receiver Transmitter (UART)                                                 | 281 |
| 21.0  | Enhanced CAN (ECAN™) Module (dsPIC33EPXXXGP/MC50X Devices Only)                                    | 287 |
| 22.0  | Charge Time Measurement Unit (CTMU)                                                                | 315 |
| 23.0  | 10-Bit/12-Bit Analog-to-Digital Converter (ADC)                                                    | 321 |
| 24.0  | Peripheral Trigger Generator (PTG) Module                                                          | 337 |
| 25.0  | Op Amp/Comparator Module                                                                           | 355 |
| 26.0  | Programmable Cyclic Redundancy Check (CRC) Generator                                               | 373 |
| 27.0  | Special Features                                                                                   | 379 |
| 28.0  | Instruction Set Summary                                                                            | 387 |
| 29.0  | Development Support                                                                                | 397 |
| 30.0  | Electrical Characteristics                                                                         | 401 |
| 31.0  | High-Temperature Electrical Characteristics                                                        | 467 |
| 32.0  | DC and AC Device Characteristics Graphs                                                            | 475 |
| 33.0  | Packaging Information                                                                              | 479 |
| Appe  | ndix A: Revision History                                                                           | 507 |
| Index |                                                                                                    | 517 |
| The I |                                                                                                    | 525 |
| Custo | omer Change Notification Service                                                                   | 525 |
| Custo | omer Support                                                                                       | 525 |
| Produ | uct identification System                                                                          | 527 |

# 4.2 Data Address Space

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a separate 16-bit-wide data memory space. The Data Space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory maps, which are presented by device family and memory size, are shown in Figure 4-7 through Figure 4-16.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the Data Space. This arrangement gives a base Data Space address range of 64 Kbytes (32K words).

The base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space, which has a total address range of 16 Mbytes.

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement up to 52 Kbytes of data memory (4 Kbytes of data memory for Special Function Registers and up to 48 Kbytes of data memory for RAM). If an EA points to a location outside of this area, an all-zero word or byte is returned.

# 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byteaddressable, 16-bit-wide blocks. Data is aligned in data memory and registers as 16-bit words, but all Data Space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

## 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve Data Space memory usage efficiency, the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] results in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

A data byte read, reads the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the LSB. The MSB is not modified.

A Sign-Extend (SE) instruction is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address.

## 4.2.3 SFR SPACE

The first 4 Kbytes of the Near Data Space, from 0x0000 to 0x0FFF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information.

# 4.2.4 NEAR DATA SPACE

The 8-Kbyte area, between 0x0000 and 0x1FFF, is referred to as the Near Data Space. Locations in this space are directly addressable through a 13-bit absolute address field within all memory direct instructions. Additionally, the whole Data Space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.

# 5.2 RTSP Operation

RTSP allows the user application to erase a single page of memory and to program two instruction words at a time. See the General Purpose and Motor Control Family tables (Table 1 and Table 2, respectively) for the page sizes of each device.

For more information on erasing and programming Flash memory, refer to "Flash Programming" (DS70609) in the "dsPIC33/PIC24 Family Reference Manual".

# 5.3 **Programming Operations**

A complete programming sequence is necessary for programming or erasing the internal Flash in RTSP mode. The processor stalls (waits) until the programming operation is finished.

For erase and program times, refer to Parameters D137a and D137b (Page Erase Time), and D138a and D138b (Word Write Cycle Time) in Table 30-14 in **Section 30.0 "Electrical Characteristics"**.

Setting the WR bit (NVMCON<15>) starts the operation and the WR bit is automatically cleared when the operation is finished.

#### 5.3.1 PROGRAMMING ALGORITHM FOR FLASH PROGRAM MEMORY

Programmers can program two adjacent words (24 bits x 2) of program Flash memory at a time on every other word address boundary (0x000002, 0x000006, 0x00000A, etc.). To do this, it is necessary to erase the page that contains the desired address of the location the user wants to change.

For protection against accidental operations, the write initiate sequence for NVMKEY must be used to allow any erase or program operation to proceed. After the programming command has been executed, the user application must wait for the programming time until programming is complete. The two instructions following the start of the programming sequence should be NOPS.

Refer to **Flash Programming**" (DS70609) in the "*dsPIC33/PIC24 Family Reference Manual*" for details and codes examples on programming using RTSP.

## 5.4 Flash Memory Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 5.4.1 KEY RESOURCES

- "Flash Programming" (DS70609) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# 5.5 Control Registers

Four SFRs are used to erase and write the program Flash memory: NVMCON, NVMKEY, NVMADRH and NVMADRL.

The NVMCON register (Register 5-1) enables and initiates Flash memory erase and write operations.

NVMKEY (Register 5-4) is a write-only register that is used for write protection. To start a programming or erase sequence, the user application must consecutively write 0x55 and 0xAA to the NVMKEY register.

There are two NVM Address registers: NVMADRH and NVMADRL. These two registers, when concatenated, form the 24-bit Effective Address (EA) of the selected word for programming operations or the selected page for erase operations.

The NVMADRH register is used to hold the upper 8 bits of the EA, while the NVMADRL register is used to hold the lower 16 bits of the EA.

# 7.3 Interrupt Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter |
|-------|--------------------------------------------------------------------------------------|
|       | this ORL in your prowser.                                                            |
|       | http://www.microchip.com/wwwproducts/                                                |
|       | Devices.aspx?dDocName=en555464                                                       |

#### 7.3.1 KEY RESOURCES

- "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related *"dsPIC33/PIC24 Family Reference Manual"* Sections
- Development Tools

# 7.4 Interrupt Control and Status Registers

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement the following registers for the interrupt controller:

- INTCON1
- INTCON2
- INTCON3
- INTCON4
- INTTREG

## 7.4.1 INTCON1 THROUGH INTCON4

Global interrupt control functions are controlled from INTCON1, INTCON2, INTCON3 and INTCON4.

INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS), as well as the control and status flags for the processor trap sources.

The INTCON2 register controls external interrupt request signal behavior and also contains the Global Interrupt Enable bit (GIE).

INTCON3 contains the status flags for the DMA and DO stack overflow status trap sources.

The INTCON4 register contains the software generated hard trap status bit (SGHT).

# 7.4.2 IFSx

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

#### 7.4.3 IECx

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

#### 7.4.4 IPCx

The IPCx registers are used to set the Interrupt Priority Level (IPL) for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

#### 7.4.5 INTTREG

The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt Priority Level, which are latched into the Vector Number bits (VECNUM<7:0>) and Interrupt Priority Level bits (ILR<3:0>) fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence as they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having Vector Number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0> and the INT0IP bits in the first position of IPC0 (IPC0<2:0>).

## 7.4.6 STATUS/CONTROL REGISTERS

Although these registers are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. For more information on these registers refer to "**CPU**" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual".

- The CPU STATUS Register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU Interrupt Priority Level. The user software can change the current CPU Interrupt Priority Level by writing to the IPLx bits.
- The CORCON register contains the IPL3 bit which, together with IPL<2:0>, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-3 through Register 7-7 in the following pages.

| R/W-0                  | R/W-0                        | R/W-0                            | R/W-0                             | R/W-0                   | R/W-0                 | R/W-0                | R/W-0                |
|------------------------|------------------------------|----------------------------------|-----------------------------------|-------------------------|-----------------------|----------------------|----------------------|
| NSTDIS                 | OVAERR <sup>(1)</sup>        | OVBERR <sup>(1)</sup>            | COVAERR <sup>(1)</sup>            | COVBERR <sup>(1)</sup>  | OVATE <sup>(1)</sup>  | OVBTE <sup>(1)</sup> | COVTE <sup>(1)</sup> |
| bit 15                 |                              |                                  |                                   |                         |                       |                      | bit 8                |
| r                      |                              |                                  |                                   |                         |                       |                      |                      |
| R/W-0                  | R/W-0                        | R/W-0                            | R/W-0                             | R/W-0                   | R/W-0                 | R/W-0                | U-0                  |
| SFTACERR <sup>(1</sup> | ) DIV0ERR                    | DMACERR                          | MATHERR                           | ADDRERR                 | STKERR                | OSCFAIL              | —                    |
| bit 7                  |                              |                                  |                                   |                         |                       |                      | bit 0                |
| [                      |                              |                                  |                                   |                         |                       |                      |                      |
| Legend:                |                              |                                  |                                   |                         |                       |                      |                      |
| R = Readable           | bit                          | W = Writable                     | bit                               | U = Unimpleme           | ented bit, read a     | as '0'               |                      |
| -n = Value at I        | POR                          | '1' = Bit is set                 |                                   | '0' = Bit is clea       | red                   | x = Bit is unk       | nown                 |
|                        |                              |                                  |                                   |                         |                       |                      |                      |
| bit 15                 | NSTDIS: Inte                 | errupt Nesting                   | Disable bit                       |                         |                       |                      |                      |
|                        | $\perp$ = Interrupt          | nesting is disa                  | ibled                             |                         |                       |                      |                      |
| bit 14                 | OVAFRR: A                    | ccumulator A (                   | Overflow Trap F                   | lag bit(1)              |                       |                      |                      |
| 2                      | 1 = Trap was                 | s caused by ov                   | erflow of Accur                   | nulator A               |                       |                      |                      |
|                        | 0 = Trap was                 | s not caused b                   | y overflow of A                   | ccumulator A            |                       |                      |                      |
| bit 13                 | OVBERR: A                    | ccumulator B (                   | Overflow Trap F                   | lag bit <sup>(1)</sup>  |                       |                      |                      |
|                        | 1 = Trap was                 | s caused by ow                   | erflow of Accur                   | nulator B               |                       |                      |                      |
|                        | 0 = Irap was                 | s not caused b                   | y overflow of A                   | ccumulator B            | (1)                   |                      |                      |
| bit 12                 | COVAERR:                     | Accumulator A                    | Catastrophic (                    | Jverflow Trap FI        | ag bit("              |                      |                      |
|                        | 1 = Trap was<br>0 = Trap was | s not caused by ca               | v catastrophic over               | overflow of Accu        | mulator A             |                      |                      |
| bit 11                 | COVBERR:                     | Accumulator E                    | Catastrophic (                    | Overflow Trap Fl        | ag bit <sup>(1)</sup> |                      |                      |
|                        | 1 = Trap was                 | s caused by ca                   | tastrophic over                   | flow of Accumul         | ator B                |                      |                      |
|                        | 0 = Trap was                 | s not caused b                   | y catastrophic o                  | overflow of Accu        | mulator B             |                      |                      |
| bit 10                 | OVATE: Acc                   | umulator A Ov                    | erflow Trap En                    | able bit <sup>(1)</sup> |                       |                      |                      |
|                        | 1 = Trap ove                 | rflow of Accun                   | nulator A                         |                         |                       |                      |                      |
| hit 0                  |                              |                                  | orflow Tran En                    | able bit(1)             |                       |                      |                      |
| DIL 9                  | 1 = Tran ove                 | rflow of Accun                   | nulator B                         |                         |                       |                      |                      |
|                        | 0 = Trap is d                | isabled                          |                                   |                         |                       |                      |                      |
| bit 8                  | COVTE: Cat                   | astrophic Ove                    | rflow Trap Enat                   | ole bit <sup>(1)</sup>  |                       |                      |                      |
|                        | 1 = Trap on o                | catastrophic ov                  | erflow of Accu                    | mulator A or B is       | s enabled             |                      |                      |
|                        | 0 = Trap is d                | isabled                          |                                   |                         |                       |                      |                      |
| bit 7                  | SFTACERR:                    | Shift Accumu                     | lator Error Statu                 | us bit <sup>(1)</sup>   |                       |                      |                      |
|                        | 1 = Math erro                | or trap was ca<br>or trap was po | used by an inva<br>t caused by an | alid accumulator        | shift<br>ator shift   |                      |                      |
| bit 6                  |                              | ivide-hv-Zero                    | Error Status bit                  |                         |                       |                      |                      |
| bit o                  | 1 = Math erro                | or trap was ca                   | used by a divide                  | e-bv-zero               |                       |                      |                      |
|                        | 0 = Math erro                | or trap was no                   | t caused by a d                   | ivide-by-zero           |                       |                      |                      |
| bit 5                  | DMACERR:                     | DMAC Trap F                      | lag bit                           |                         |                       |                      |                      |
|                        | 1 = DMAC tr                  | ap has occurre                   | ed                                |                         |                       |                      |                      |
|                        | 0 = DMAC tr                  | ap has not occ                   | curred                            |                         |                       |                      |                      |
| Note 1: The            | ese bits are ava             | ailable on dsPl                  | C33EPXXXMC                        | 20X/50X and de          | PIC33EPXXX            | GP50X devices        | s only.              |

#### REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1

# 8.0 DIRECT MEMORY ACCESS (DMA)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Direct Memory Access (DMA)" (DS70348) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The DMA Controller transfers data between Peripheral Data registers and Data Space SRAM

In addition, DMA can access the entire data memory space. The Data Memory Bus Arbiter is utilized when either the CPU or DMA attempts to access SRAM, resulting in potential DMA or CPU stalls.

The DMA Controller supports 4 independent channels. Each channel can be configured for transfers to or from selected peripherals. Some of the peripherals supported by the DMA Controller include:

- ECAN<sup>™</sup>
- Analog-to-Digital Converter (ADC)
- Serial Peripheral Interface (SPI)
- UART
- Input Capture
- Output Compare

Refer to Table 8-1 for a complete list of supported peripherals.

# FIGURE 8-1: DMA CONTROLLER MODULE



# 13.2 Timer Control Registers

| R/M/ 0          | 11.0                                                                                                                                                                                                                     |                                                 | 11.0                              | 11.0                   | 11.0             | 11.0            | 11.0  |  |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------------------------|------------------------|------------------|-----------------|-------|--|
|                 | 0-0                                                                                                                                                                                                                      |                                                 | 0-0                               | 0-0                    | 0-0              | 0-0             | 0-0   |  |
| bit 15          |                                                                                                                                                                                                                          | TOIDE                                           | _                                 |                        |                  |                 |       |  |
| 51115           |                                                                                                                                                                                                                          |                                                 |                                   |                        |                  |                 | bit 0 |  |
| U-0             | R/W-0                                                                                                                                                                                                                    | R/W-0                                           | R/W-0                             | R/W-0                  | U-0              | R/W-0           | U-0   |  |
|                 | TGATE                                                                                                                                                                                                                    | TCKPS1                                          | TCKPS0                            | T32                    | _                | TCS             | _     |  |
| bit 7           |                                                                                                                                                                                                                          |                                                 |                                   |                        |                  |                 | bit 0 |  |
|                 |                                                                                                                                                                                                                          |                                                 |                                   |                        |                  |                 |       |  |
| Legend:         |                                                                                                                                                                                                                          |                                                 |                                   |                        |                  |                 |       |  |
| R = Readable I  | bit                                                                                                                                                                                                                      | W = Writable                                    | bit                               | U = Unimpler           | nented bit, read | as '0'          |       |  |
| -n = Value at P | OR                                                                                                                                                                                                                       | '1' = Bit is set                                |                                   | '0' = Bit is cle       | ared             | x = Bit is unkn | iown  |  |
| bit 15          | bit 15<br>TON: Timerx On bit<br>$ \frac{When T32 = 1:}{1 = \text{Starts 32-bit Timerx/y}} $ $ 0 = \text{Stops 32-bit Timerx/y} $ $ \frac{When T32 = 0:}{1 = \text{Starts 16-bit Timerx}} $                               |                                                 |                                   |                        |                  |                 |       |  |
| bit 14          | Unimplement                                                                                                                                                                                                              | ted: Read as 'd                                 | )'                                |                        |                  |                 |       |  |
| bit 13          | TSIDL: Timer                                                                                                                                                                                                             | x Stop in Idle M                                | lode bit                          |                        |                  |                 |       |  |
|                 | 1 = Discontinu<br>0 = Continues                                                                                                                                                                                          | ues module opera                                | eration when o<br>tion in Idle mo | device enters I<br>ode | dle mode         |                 |       |  |
| bit 12-7        | Unimplement                                                                                                                                                                                                              | ted: Read as '                                  | י)                                |                        |                  |                 |       |  |
| bit 6           | TGATE: Timerx Gated Time Accumulation Enable bit         When TCS = 1:         This bit is ignored.         When TCS = 0:         1 = Gated time accumulation is enabled         0 = Gated time accumulation is disabled |                                                 |                                   |                        |                  |                 |       |  |
| bit 5-4         | TCKPS<1:0>                                                                                                                                                                                                               | : Timerx Input (                                | Clock Prescal                     | e Select bits          |                  |                 |       |  |
|                 | 11 = 1:256<br>10 = 1:64<br>01 = 1:8<br>00 = 1:1                                                                                                                                                                          |                                                 |                                   |                        |                  |                 |       |  |
| bit 3           | <b>T32:</b> 32-Bit Timer Mode Select bit<br>1 = Timerx and Timery form a single 32-bit timer<br>0 = Timerx and Timery act as two 16-bit timers                                                                           |                                                 |                                   |                        |                  |                 |       |  |
| bit 2           | Unimplement                                                                                                                                                                                                              | ted: Read as 'd                                 | י)                                |                        |                  |                 |       |  |
| bit 1           | <b>TCS:</b> Timerx (<br>1 = External c<br>0 = Internal cl                                                                                                                                                                | Clock Source S<br>clock is from pir<br>ock (FP) | Select bit<br>n, TxCK (on th      | e rising edge)         |                  |                 |       |  |
| bit 0           | Unimplement                                                                                                                                                                                                              | ted: Read as '                                  | )'                                |                        |                  |                 |       |  |

# REGISTER 13-1: TxCON: (TIMER2 AND TIMER4) CONTROL REGISTER

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X



# 21.0 ENHANCED CAN (ECAN™) MODULE (dsPIC33EPXXXGP/ MC50X DEVICES ONLY)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Enhanced Controller Area Network (ECAN™)" (DS70353) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

# 21.1 Overview

The Enhanced Controller Area Network (ECAN) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/protocol was designed to allow communications within noisy environments. The dsPIC33EPXXXGP/MC50X devices contain one ECAN module.

The ECAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH CAN specification. The module supports CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader can refer to the BOSCH CAN specification for further details. The ECAN module features are as follows:

- Implementation of the CAN protocol, CAN 1.2, CAN 2.0A and CAN 2.0B
- · Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- Automatic response to remote transmission requests
- Up to eight transmit buffers with application specified prioritization and abort capability (each buffer can contain up to 8 bytes of data)
- Up to 32 receive buffers (each buffer can contain up to 8 bytes of data)
- Up to 16 full (Standard/Extended Identifier) acceptance filters
- Three full acceptance filter masks
- DeviceNet<sup>™</sup> addressing support
- Programmable wake-up functionality with integrated low-pass filter
- Programmable Loopback mode supports self-test operation
- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- · Programmable clock source
- Programmable link to Input Capture (IC2) module for time-stamping and network synchronization
- · Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers. NOTES:

## REGISTER 24-1: PTGCST: PTG CONTROL/STATUS REGISTER (CONTINUED)

- PTGITM<1:0>: PTG Input Trigger Command Operating Mode bits<sup>(1)</sup>
  - 11 = Single level detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 10 = Single level detect with Step delay executed on exit of command
  - 01 = Continuous edge detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 00 = Continuous edge detect with Step delay executed on exit of command
- Note 1: These bits apply to the PTGWHI and PTGWLO commands only.

bit 1-0

- **2:** This bit is only used with the PTGCTRL step command software trigger option.
- **3:** Use of the PTG Single-Step mode is reserved for debugging tools only.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

# REGISTER 24-4: PTGT0LIM: PTG TIMER0 LIMIT REGISTER<sup>(1)</sup>

| R/W-0                                                                   | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |  |  |
|-------------------------------------------------------------------------|-------|-------|-------|-----------|-------|-------|-------|--|--|
|                                                                         |       |       | PTGT0 | LIM<15:8> |       |       |       |  |  |
| bit 15 bit 8                                                            |       |       |       |           |       |       |       |  |  |
|                                                                         |       |       |       |           |       |       |       |  |  |
| R/W-0                                                                   | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |  |  |
|                                                                         |       |       | PTGTC | LIM<7:0>  |       |       |       |  |  |
| bit 7                                                                   |       |       |       |           |       |       | bit 0 |  |  |
|                                                                         |       |       |       |           |       |       |       |  |  |
| Legend:                                                                 |       |       |       |           |       |       |       |  |  |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'    |       |       |       |           |       |       |       |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unkr |       |       |       |           | nown  |       |       |  |  |

#### bit 15-0 **PTGT0LIM<15:0>:** PTG Timer0 Limit Register bits General Purpose Timer0 Limit register (effective only with a PTGT0 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

# REGISTER 24-5: PTGT1LIM: PTG TIMER1 LIMIT REGISTER<sup>(1)</sup>

| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|---------|----------|-------|-------|-------|
|        |       |       | PTGT1LI | IM<15:8> |       |       |       |
| bit 15 |       |       |         |          |       |       | bit 8 |
|        |       |       |         |          |       |       |       |

| R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|-------|---------------|-------|-------|-------|-------|-------|-------|--|--|
|       | PTGT1LIM<7:0> |       |       |       |       |       |       |  |  |
| bit 7 |               |       |       |       |       |       | bit 0 |  |  |

| Legend:           |                  |                                    |                    |  |  |
|-------------------|------------------|------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |  |

bit 15-0 **PTGT1LIM<15:0>:** PTG Timer1 Limit Register bits

General Purpose Timer1 Limit register (effective only with a PTGT1 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

NOTES:

|                 |                                                                                                         |                    |                          |                  | -                        |                     |                     |  |  |
|-----------------|---------------------------------------------------------------------------------------------------------|--------------------|--------------------------|------------------|--------------------------|---------------------|---------------------|--|--|
| R/W-0           | R/W-0                                                                                                   | R/W-0              | U-0                      | U-0              | R/W-0                    | R/W-0               | R/W-0               |  |  |
| CON             | COE <sup>(2)</sup>                                                                                      | CPOL               | _                        |                  | OPMODE                   | CEVT                | COUT                |  |  |
| bit 15          | •                                                                                                       |                    |                          |                  |                          | •                   | bit 8               |  |  |
|                 |                                                                                                         |                    |                          |                  |                          |                     |                     |  |  |
| R/W-0           | R/W-0                                                                                                   | U-0                | R/W-0                    | U-0              | U-0                      | R/W-0               | R/W-0               |  |  |
| EVPOL1          | EVPOL0                                                                                                  |                    | CREF <sup>(1)</sup>      | —                | _                        | CCH1 <sup>(1)</sup> | CCH0 <sup>(1)</sup> |  |  |
| bit 7           |                                                                                                         |                    |                          |                  |                          |                     | bit 0               |  |  |
|                 |                                                                                                         |                    |                          |                  |                          |                     |                     |  |  |
| Legend:         |                                                                                                         |                    |                          |                  |                          |                     |                     |  |  |
| R = Readable    | bit                                                                                                     | W = Writable       | bit                      |                  | mented bit, read         | as '0'              |                     |  |  |
| -n = Value at I | POR                                                                                                     | '1' = Bit is set   |                          | '0' = Bit is cle | eared                    | x = Bit is unkr     | IOWN                |  |  |
| bit 1E          |                                                                                                         | n/Comporator       | Enabla bit               |                  |                          |                     |                     |  |  |
| DIL 15          |                                                                                                         | ip/Comparator is e |                          |                  |                          |                     |                     |  |  |
|                 | 0 = Op amp/o                                                                                            | comparator is d    | lisabled                 |                  |                          |                     |                     |  |  |
| bit 14          | COE: Compa                                                                                              | arator Output E    | nable bit <sup>(2)</sup> |                  |                          |                     |                     |  |  |
|                 | 1 = Compara                                                                                             | itor output is pr  | esent on the C           | xOUT pin         |                          |                     |                     |  |  |
|                 | 0 = Compara                                                                                             | itor output is int | ernal only               |                  |                          |                     |                     |  |  |
| bit 13          | CPOL: Comp                                                                                              | parator Output     | Polarity Select          | bit              |                          |                     |                     |  |  |
|                 | 1 = Compara                                                                                             | tor output is inv  | verted                   |                  |                          |                     |                     |  |  |
| h: 40 44        |                                                                                                         | itor output is no  | o, inverted              |                  |                          |                     |                     |  |  |
|                 |                                                                                                         | ited: Read as      | 0<br>                    | - Maria Oalaat   |                          |                     |                     |  |  |
| DIT 10          |                                                                                                         | p Amp/Compa        | rator Operation          | n Mode Select    | DIT                      |                     |                     |  |  |
|                 | 1 = Circuit op<br>0 = Circuit op                                                                        | perates as an o    | p amp<br>mparator        |                  |                          |                     |                     |  |  |
| bit 9           | CEVT: Comp                                                                                              | arator Event bi    | t                        |                  |                          |                     |                     |  |  |
|                 | 1 = Compara                                                                                             | ator event acco    | ording to the E          | VPOL<1:0> se     | ettings occurred         | ; disables futur    | e triggers and      |  |  |
|                 | interrupt                                                                                               | s until the bit is | cleared                  |                  |                          |                     |                     |  |  |
|                 | 0 = Comparator event did not occur                                                                      |                    |                          |                  |                          |                     |                     |  |  |
| bit 8           | COUT: Comp                                                                                              | parator Output I   | oit                      |                  |                          |                     |                     |  |  |
|                 | $\frac{\text{When CPOL} = 0 \text{ (non-inverted polarity):}}{1 - 1 + 1 + 1 + 1 + 1 + 1 + 1 + 1 + 1 + $ |                    |                          |                  |                          |                     |                     |  |  |
|                 | 0 = VIN + < VI                                                                                          | IN-                |                          |                  |                          |                     |                     |  |  |
|                 | When CPOL                                                                                               | = 1 (inverted p    | olarity):                |                  |                          |                     |                     |  |  |
|                 | 1 = VIN+ < VI                                                                                           | N-                 |                          |                  |                          |                     |                     |  |  |
|                 | 0 = VIN + > VI                                                                                          | N-                 |                          |                  |                          |                     |                     |  |  |
| Note 1. Inn     | uts that are sel                                                                                        | ected and not a    | vailable will be         | tied to Vss. S   | See the " <b>Pin Dia</b> | arams" section      | n for available     |  |  |

## **REGISTER 25-2:** CMxCON: COMPARATOR x CONTROL REGISTER (x = 1, 2 OR 3)

- Note 1: Inputs that are selected and not available will be tied to Vss. See the "Pin Diagrams" section for available inputs for each package.
  - 2: This output is not available when OPMODE (CMxCON<10>) = 1.

# 29.11 Demonstration/Development Boards, Evaluation Kits and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

# 29.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

| DC CHARACTERISTICS |           |                                                                  | $\begin{tabular}{ l l l l l l l l l l l l l l l l l l l$ |   |     |      |                 |
|--------------------|-----------|------------------------------------------------------------------|----------------------------------------------------------|---|-----|------|-----------------|
| Param<br>No.       | Symbol    | Characteristic                                                   | c Min. Typ. Max. Units Conditions                        |   |     |      |                 |
| Operati            | ng Voltag | e                                                                |                                                          |   |     |      |                 |
| DC10               | Vdd       | Supply Voltage                                                   | 3.0                                                      | _ | 3.6 | V    |                 |
| DC16               | VPOR      | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _                                                        | _ | Vss | V    |                 |
| DC17               | Svdd      | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.03                                                     | — | —   | V/ms | 0V-1V in 100 ms |

#### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

## TABLE 30-5: FILTER CAPACITOR (CEFC) SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated):Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |        |                                                   |      |      |      |       |                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------|------|------|------|-------|-------------------------------------------------------|
| Param<br>No.                                                                                                                                                                             | Symbol | Characteristics                                   | Min. | Тур. | Max. | Units | Comments                                              |
|                                                                                                                                                                                          | Cefc   | External Filter Capacitor<br>Value <sup>(1)</sup> | 4.7  | 10   | _    | μF    | Capacitor must have a low series resistance (< 1 Ohm) |

**Note 1:** Typical VCAP voltage = 1.8 volts when VDD  $\geq$  VDDMIN.

# 31.1 High-Temperature DC Characteristics

#### TABLE 31-1: OPERATING MIPS VS. VOLTAGE

|                |                            |                              | Max MIPS                                                              |  |  |
|----------------|----------------------------|------------------------------|-----------------------------------------------------------------------|--|--|
| Characteristic | VDD Range<br>(in Volts)    | Temperature Range<br>(in °C) | dsPIC33EPXXXGP50X,<br>dsPIC33EPXXXMC20X/50X and<br>PIC24EPXXXGP/MC20X |  |  |
| HDC5           | 3.0 to 3.6V <sup>(1)</sup> | -40°C to +150°C              | 40                                                                    |  |  |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules, such as the ADC, may have degraded performance. Device functionality is tested but not characterized.

#### TABLE 31-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                                                                                 |  | Min           | Тур | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---------------|-----|------|------|
| High-Temperature Devices                                                                                                                                                               |  |               |     |      |      |
| Operating Junction Temperature Range                                                                                                                                                   |  | -40           |     | +155 | °C   |
| Operating Ambient Temperature Range                                                                                                                                                    |  | -40           | —   | +150 | °C   |
| Power Dissipation:<br>Internal Chip Power Dissipation:<br>$PINT = VDD x (IDD - \Sigma IOH)$<br>I/O Pin Power Dissipation:<br>$I/O = \Sigma (\{VDD - VOH\} x IOH) + \Sigma (VOL x IOL)$ |  | PINT + PI/O   |     | W    |      |
| Maximum Allowed Power Dissipation                                                                                                                                                      |  | (Tj – Ta)/θja |     |      | W    |

#### TABLE 31-3: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARA          | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |                |                              |     |     |   |                 |  |
|-------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------|-----|-----|---|-----------------|--|
| Parameter<br>No.  | Symbol                                                                                                                                | Characteristic | Min Typ Max Units Conditions |     |     |   |                 |  |
| Operating Voltage |                                                                                                                                       |                |                              |     |     |   |                 |  |
| HDC10             | Supply Voltage                                                                                                                        |                |                              |     |     |   |                 |  |
|                   | Vdd                                                                                                                                   | _              | 3.0                          | 3.3 | 3.6 | V | -40°C to +150°C |  |

# 28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |  |
|----------------------------|-------------|----------|------|------|--|
| Dimension                  | MIN         | NOM      | MAX  |      |  |
| Contact Pitch              |             | 0.65 BSC |      |      |  |
| Optional Center Pad Width  | W2          |          |      | 4.70 |  |
| Optional Center Pad Length | T2          |          |      | 4.70 |  |
| Contact Pad Spacing        | C1          |          | 6.00 |      |  |
| Contact Pad Spacing        | C2          |          | 6.00 |      |  |
| Contact Pad Width (X28)    | X1          |          |      | 0.40 |  |
| Contact Pad Length (X28)   | Y1          |          |      | 0.85 |  |
| Distance Between Pads      | G           | 0.25     |      |      |  |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2124A



#### 48-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 6x6x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing C04-153A Sheet 1 of 2

# TABLE A-1:MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                       |  |  |  |  |  |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Section 30.0 "Electrical<br>Characteristics" | Removed Voltage on VCAP with respect to Vss and added Note 5 in Absolute Maximum Ratings <sup>(1)</sup> .                                                                |  |  |  |  |  |
|                                              | Removed Parameter DC18 (VCORE) and Note 3 from the DC Temperature and Voltage Specifications (see Table 30-4).                                                           |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Operating Current (IDD) (see Table 30-6).                                                                                      |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Idle Current (IIDLE) (see Table 30-7).                                                                                         |  |  |  |  |  |
|                                              | Changed the Typical values for Parameters DC60a-DC60d and updated Note 1 in the DC Characteristics: Power-down Current (IPD) (see Table 30-8).                           |  |  |  |  |  |
|                                              | Updated Note 1 in the DC Characteristics: Doze Current (IDOZE) (see Table 30-9).                                                                                         |  |  |  |  |  |
|                                              | Updated Note 2 in the Electrical Characteristics: BOR (see Table 30-12).                                                                                                 |  |  |  |  |  |
|                                              | Updated Parameters CM20 and CM31, and added Parameters CM44 and CM45 in the AC/DC Characteristics: Op amp/Comparator (see Table 30-14).                                  |  |  |  |  |  |
|                                              | Added the Op amp/Comparator Reference Voltage Settling Time Specifications (see Table 30-15).                                                                            |  |  |  |  |  |
|                                              | Added Op amp/Comparator Voltage Reference DC Specifications (see Table 30-16).                                                                                           |  |  |  |  |  |
|                                              | Updated Internal FRC Accuracy Parameter F20a (see Table 30-21).                                                                                                          |  |  |  |  |  |
|                                              | Updated the Typical value and Units for Parameter CTMUI1, and added Parameters CTMUI4, CTMUFV1, and CTMUFV2 to the CTMU Current Source Specifications (see Table 30-55). |  |  |  |  |  |
| Section 31.0 "Packaging<br>Information"      | Updated packages by replacing references of VLAP with TLA.                                                                                                               |  |  |  |  |  |
| "Product Identification<br>System"           | Changed VLAP to TLA.                                                                                                                                                     |  |  |  |  |  |