



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 256КВ (85.5К х 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 16K × 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                                   |
| Supplier Device Package    | 28-SOIC                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256mc502-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### **Pin Diagrams (Continued)**





#### FIGURE 4-3: PROGRAM MEMORY MAP FOR dsPIC33EP128GP50X, dsPIC33EP128MC20X/50X AND PIC24EP128GP/MC20X DEVICES

## 4.4 Special Function Register Maps

## TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND dsPIC33EPXXXGP50X DEVICES ONLY

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12      | Bit 11     | Bit 10 | Bit 9 | Bit 8      | Bit 7  | Bit 6 | Bit 5  | Bit 4   | Bit 3    | Bit 2    | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------|-------------|------------|--------|-------|------------|--------|-------|--------|---------|----------|----------|-------|-------|---------------|
| W0        | 0000  |        |        |        |             |            |        |       | W0 (WR     | EG)    |       |        |         |          |          |       |       | xxxx          |
| W1        | 0002  |        |        |        |             |            |        |       | W1         |        |       |        |         |          |          |       |       | xxxx          |
| W2        | 0004  |        |        |        |             |            |        |       | W2         |        |       |        |         |          |          |       |       | xxxx          |
| W3        | 0006  |        |        |        |             |            |        |       | W3         |        |       |        |         |          |          |       |       | xxxx          |
| W4        | 8000  |        |        |        |             |            |        |       | W4         |        |       |        |         |          |          |       |       | xxxx          |
| W5        | 000A  |        |        |        |             |            |        |       | W5         |        |       |        |         |          |          |       |       | xxxx          |
| W6        | 000C  |        | W6     |        |             |            |        |       |            |        | xxxx  |        |         |          |          |       |       |               |
| W7        | 000E  |        | W7     |        |             |            |        |       |            |        | xxxx  |        |         |          |          |       |       |               |
| W8        | 0010  |        | W8     |        |             |            |        |       |            |        | xxxx  |        |         |          |          |       |       |               |
| W9        | 0012  |        |        |        |             |            |        |       | W9         |        |       |        |         |          |          |       |       | xxxx          |
| W10       | 0014  |        |        |        |             |            |        |       | W10        |        |       |        |         |          |          |       |       | xxxx          |
| W11       | 0016  |        |        |        |             |            |        |       | W11        |        |       |        |         |          |          |       |       | xxxx          |
| W12       | 0018  |        |        |        |             |            |        |       | W12        |        |       |        |         |          |          |       |       | xxxx          |
| W13       | 001A  |        | W13 x  |        |             |            |        |       |            |        | xxxx  |        |         |          |          |       |       |               |
| W14       | 001C  |        |        |        |             |            |        |       | W14        |        |       |        |         |          |          |       |       | xxxx          |
| W15       | 001E  |        |        |        |             |            |        |       | W15        |        |       |        |         |          |          |       |       | xxxx          |
| SPLIM     | 0020  |        |        |        |             |            |        |       | SPLI       | Л      |       |        |         |          |          |       |       | 0000          |
| ACCAL     | 0022  |        |        |        |             |            |        |       | ACCA       | L      |       |        |         |          |          |       |       | 0000          |
| ACCAH     | 0024  |        |        |        |             |            |        |       | ACCA       | н      |       |        |         |          |          |       |       | 0000          |
| ACCAU     | 0026  |        |        | Się    | gn Extensio | n of ACCA< | 39>    |       |            |        |       |        | AC      | CAU      |          |       |       | 0000          |
| ACCBL     | 0028  |        |        |        |             |            |        |       | ACCB       | L      |       |        |         |          |          |       |       | 0000          |
| ACCBH     | 002A  |        |        |        |             |            |        |       | ACCB       | н      |       |        |         |          |          |       |       | 0000          |
| ACCBU     | 002C  |        |        | Się    | gn Extensio | n of ACCB< | 39>    |       |            |        |       |        | AC      | CBU      |          |       |       | 0000          |
| PCL       | 002E  |        |        |        |             |            |        | P     | CL<15:0>   |        |       |        |         |          |          |       | —     | 0000          |
| PCH       | 0030  | _      | —      | —      | —           | _          | -      | —     | —          | —      |       |        |         | PCH<6:0> |          |       |       | 0000          |
| DSRPAG    | 0032  | _      | —      | —      | —           | _          | -      |       |            |        |       | DSRPAC | G<9:0>  |          |          |       |       | 0001          |
| DSWPAG    | 0034  | _      | —      | —      | —           | _          | -      | —     |            |        |       | DS     | WPAG<8: | 0>       |          |       |       | 0001          |
| RCOUNT    | 0036  |        |        |        |             |            |        |       | RCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DCOUNT    | 0038  |        |        |        |             |            |        |       | DCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DOSTARTL  | 003A  |        |        |        |             |            |        | DOS   | TARTL<15:1 | >      |       |        |         |          |          |       | —     | 0000          |
| DOSTARTH  | 003C  | _      | _      | —      | _           | —          | _      | _     | —          | _      | _     |        |         | DOSTAF   | RTH<5:0> |       |       | 0000          |
| DOENDL    | 003E  |        |        |        |             |            |        | DO    | ENDL<15:1> | >      |       |        |         |          |          |       | _     | 0000          |
| DOENDH    | 0040  | _      | _      | —      | —           | _          | _      | _     | —          | _      | _     |        |         | DOEND    | )H<5:0>  |       |       | 0000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| File Name       | Addr. | Bit 15 | Bit 14      | Bit 13   | Bit 12  | Bit 11  | Bit 10     | Bit 9   | Bit 8    | Bit 7         | Bit 6  | Bit 5 | Bit 4 | Bit 3  | Bit 2    | Bit 1    | Bit 0  | All<br>Resets |  |
|-----------------|-------|--------|-------------|----------|---------|---------|------------|---------|----------|---------------|--------|-------|-------|--------|----------|----------|--------|---------------|--|
| PTGCST          | 0AC0  | PTGEN  |             | PTGSIDL  | PTGTOGL | _       | PTGSWT     | PTGSSEN | PTGIVIS  | PTGSTRT       | PTGWTO | _     | _     | —      | —        | PTGIT    | M<1:0> | 0000          |  |
| PTGCON          | 0AC2  | F      | PTGCLK<2    | :0>      |         | F       | PTGDIV<4:0 | >       |          |               | PTGPWD | <3:0> | •     | _      | P        | TGWDT<2: | 0>     | 0000          |  |
| PTGBTE          | 0AC4  |        | ADC         | CTS<4:1> |         | IC4TSS  | IC3TSS     | IC2TSS  | IC1TSS   | OC4CS         | OC3CS  | OC2CS | OC1CS | OC4TSS | OC3TSS   | OC2TSS   | OC1TSS | 0000          |  |
| PTGHOLD         | 0AC6  |        |             |          |         |         |            |         | PTGHOLD  | <15:0>        |        |       |       |        |          |          |        | 0000          |  |
| <b>PTGT0LIM</b> | 0AC8  |        |             |          |         |         |            |         | PTGT0LIN | IM<15:0>      |        |       |       |        |          |          |        |               |  |
| PTGT1LIM        | 0ACA  |        | PTGT1       |          |         |         |            |         | PTGT1LIN | IM<15:0>      |        |       |       |        |          |          |        |               |  |
| PTGSDLIM        | 0ACC  |        | PTGSDLIN    |          |         |         |            |         | 1<15:0>  |               |        |       |       |        |          |          | 0000   |               |  |
| PTGC0LIM        | 0ACE  |        | PTGC0LIM    |          |         |         |            |         | M<15:0>  |               |        |       |       |        |          |          |        |               |  |
| PTGC1LIM        | 0AD0  |        | PTGC1       |          |         |         |            |         | PTGC1LIN | 1<15:0>       |        |       |       |        |          |          |        | 0000          |  |
| PTGADJ          | 0AD2  |        |             |          |         |         |            |         | PTGADJ•  | <15:0>        |        |       |       |        |          |          |        |               |  |
| PTGL0           | 0AD4  |        |             |          |         |         |            |         | PTGL0<   | 15:0>         |        |       |       |        |          |          |        |               |  |
| PTGQPTR         | 0AD6  | _      | _           | _        | _       | _       | _          | _       | _        | _             | _      | _     |       | P      | TGQPTR<4 | 4:0>     |        | 0000          |  |
| PTGQUE0         | 0AD8  |        |             |          | STEP    | 21<7:0> |            |         |          | STEP0<7:0>    |        |       |       |        |          |          |        |               |  |
| PTGQUE1         | 0ADA  |        |             |          | STEP    | 93<7:0> |            |         |          |               |        |       | STEP2 | 2<7:0> |          |          |        | 0000          |  |
| PTGQUE2         | 0ADC  |        |             |          | STEP    | 95<7:0> |            |         |          |               |        |       | STEP4 | <7:0>  |          |          |        | 0000          |  |
| PTGQUE3         | 0ADE  |        |             |          | STEP    | 7<7:0>  |            |         |          |               |        |       | STEP6 | 6<7:0> |          |          |        | 0000          |  |
| PTGQUE4         | 0AE0  |        | STEP9<7:0>  |          |         |         |            |         |          | STEP8<7:0>    |        |       |       |        |          |          |        | 0000          |  |
| PTGQUE5         | 0AE2  |        | STEP11<7:0> |          |         |         |            |         |          | STEP10<7:0>   |        |       |       |        |          |          |        | 0000          |  |
| PTGQUE6         | 0AE4  |        | STEP13<7:0> |          |         |         |            |         |          | STEP12<7:0>   |        |       |       |        |          |          |        | 0000          |  |
| PTGQUE7         | 0AE6  |        | STEP15<7:0> |          |         |         |            |         |          | STEP14<7:0> ( |        |       |       |        |          |          | 0000   |               |  |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 78

#### TABLE 4-34: NVM REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7   | Bit 6 | Bit 5 | Bit 4  | Bit 3    | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------|---------|--------|--------|-------|-------|---------|-------|-------|--------|----------|-------|--------|-------|---------------|
| NVMCON    | 0728  | WR     | WREN   | WRERR  | NVMSIDL | _      | _      | _     | _     | _       | _     | _     | _      |          | NVMC  | P<3:0> |       | 0000          |
| NVMADRL   | 072A  |        |        |        |         |        |        |       | NVMAD | R<15:0> |       |       |        |          |       |        |       | 0000          |
| NVMADRH   | 072C  |        | _      | _      | _       | _      |        | _     |       |         |       |       | NVMADF | २<23:16> |       |        |       | 0000          |
| NVMKEY    | 072E  | _      | _      |        | _       | _      | _      | _     | _     |         |       |       | NVMKE  | Y<7:0>   |       |        |       | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-35: SYSTEM CONTROL REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13    | Bit 12 | Bit 11 | Bit 10 | Bit 9     | Bit 8 | Bit 7   | Bit 6  | Bit 5  | Bit 4  | Bit 3 | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|-----------|--------|--------|--------|-----------|-------|---------|--------|--------|--------|-------|--------|-------|-------|---------------|
| RCON      | 0740  | TRAPR  | IOPUWR | _         |        | VREGSF | _      | СМ        | VREGS | EXTR    | SWR    | SWDTEN | WDTO   | SLEEP | IDLE   | BOR   | POR   | Note 1        |
| OSCCON    | 0742  | _      | (      | COSC<2:0> |        |        |        | NOSC<2:0> |       | CLKLOCK | IOLOCK | LOCK   | _      | CF    | _      | _     | OSWEN | Note 2        |
| CLKDIV    | 0744  | ROI    | [      | DOZE<2:0> |        | DOZEN  | F      | RCDIV<2:0 | >     | PLLPOS  | T<1:0> | —      |        | F     | LLPRE< | 4:0>  |       | 0030          |
| PLLFBD    | 0746  | _      | _      | _         |        |        | _      | —         |       |         |        | PLLDI  | V<8:0> |       |        |       |       | 0030          |
| OSCTUN    | 0748  | _      | _      | _         | _      | _      | _      | _         | _     | _       | _      |        |        | TUN   | <5:0>  |       |       | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Note 1: RCON register Reset values are dependent on the type of Reset.

2: OSCCON register Reset values are dependent on the Configuration Fuses.

#### TABLE 4-36: REFERENCE CLOCK REGISTER MAP

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
|           |       |        |        |        |        |        |        |        |       |       |       |       |       |       |       |       |       |               |
| REFOCON   | 074E  | ROON   | _      | ROSSLP | ROSEL  |        | RODI   | V<3:0> |       | _     | —     |       | -     | -     | _     |       | —     | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### REGISTER 11-17: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|              | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |  |
|--------------|---------------------------------------|----------------------------------------------------------|-------------------------------------|-------------------------|-----------------|------------------|----------------|--|
| —            |                                       |                                                          |                                     | DTCMP3R<6:0             | )>              |                  |                |  |
| bit 15       |                                       |                                                          |                                     |                         |                 |                  | bit 8          |  |
|              |                                       |                                                          |                                     |                         |                 |                  |                |  |
| U-0          | R/W-0                                 | R/W-0                                                    | R/W-0                               | R/W-0                   | R/W-0           | R/W-0            | R/W-0          |  |
|              |                                       |                                                          |                                     | DTCMP2R<6:0             | )>              |                  |                |  |
| bit 7        |                                       |                                                          |                                     |                         |                 |                  | bit 0          |  |
|              |                                       |                                                          |                                     |                         |                 |                  |                |  |
| Legend:      |                                       |                                                          |                                     |                         |                 |                  |                |  |
| R = Readab   | le bit                                | W = Writable I                                           | oit                                 | U = Unimplen            | nented bit, rea | ad as '0'        |                |  |
| -n = Value a | t POR                                 | '1' = Bit is set                                         |                                     | '0' = Bit is clea       | ared            | x = Bit is unkr  | nown           |  |
| bit 14-8     | DTCMP3R<<br>(see Table 1<br>1111001 = | 6:0>: Assign PW<br>1-2 for input pin<br>nput tied to RPI | /M Dead-Tim<br>selection nun<br>121 | e Compensatio<br>nbers) | n Input 3 to th | ne Corresponding | g RPn Pin bits |  |
|              | 0000001 =<br>0000000 =                | nput tied to CMI<br>nput tied to Vss                     | P1                                  |                         |                 |                  |                |  |
| bit 7        | 0000001 =<br>0000000 =<br>Unimpleme   | nput tied to CMI<br>nput tied to Vss<br>nted: Read as '0 | 21<br>)'                            |                         |                 |                  |                |  |

#### REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2 (CONTINUED)

| bit 4-0 | SYNCSE  | -<4:0>: Trigger/Synchronization Source Selection bits    |
|---------|---------|----------------------------------------------------------|
|         | 11111 = | OCxRS compare event is used for synchronization          |
|         | 11110 = | INT2 pin synchronizes or triggers OCx                    |
|         | 11101 = | INT1 pin synchronizes or triggers OCx                    |
|         | 11100 = | CTMU module synchronizes or triggers OCx                 |
|         | 11011 = | ADC1 module synchronizes or triggers OCx                 |
|         | 11010 = | CMP3 module synchronizes or triggers OCx                 |
|         | 11001 = | CMP2 module synchronizes or triggers OCx                 |
|         | 11000 = | CMP1 module synchronizes or triggers OCx                 |
|         | 10111 = | Reserved                                                 |
|         | 10110 = | Reserved                                                 |
|         | 10101 = | Reserved                                                 |
|         | 10100 = | Reserved                                                 |
|         | 10011 = | IC4 input capture event synchronizes or triggers OCx     |
|         | 10010 = | IC3 input capture event synchronizes or triggers OCx     |
|         | 10001 = | IC2 input capture event synchronizes or triggers OCx     |
|         | 10000 = | IC1 input capture event synchronizes or triggers OCx     |
|         | 01111 = | Timer5 synchronizes or triggers OCx                      |
|         | 01110 = | Timer4 synchronizes or triggers OCx                      |
|         | 01101 = | Timer3 synchronizes or triggers OCx                      |
|         | 01100 = | Timer2 synchronizes or triggers OCx (default)            |
|         | 01011 = | Timer1 synchronizes or triggers OCx                      |
|         | 01010 = | PTGOx synchronizes or triggers OCx <sup>(3)</sup>        |
|         | 01001 = | Reserved                                                 |
|         | 01000 = | Reserved                                                 |
|         | 00111 = | Reserved                                                 |
|         | 00110 = | Reserved                                                 |
|         | 00101 = | Reserved                                                 |
|         | 00100 = | OC4 module synchronizes or triggers $OCx^{(1,2)}$        |
|         | 00011 = | OC3 module synchronizes or triggers $OCx^{(1,2)}$        |
|         | 00010 = | OC2 module synchronizes or triggers $OCx^{(1,2)}$        |
|         | 00001 = | OC1 module synchronizes or triggers OCx <sup>(1,2)</sup> |
|         | 00000 = | No Sync or Trigger source for OCx                        |

- **Note 1:** Do not use the OCx module as its own Synchronization or Trigger source.
  - 2: When the OCy module is turned OFF, it sends a trigger out signal. If the OCx module uses the OCy module as a Trigger source, the OCy module must be unselected as a Trigger source prior to disabling it.
  - Each Output Compare x module (OCx) has one PTG Trigger/Synchronization source. See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for more information. PTGO0 = OC1

PTGO0 = OC1 PTGO1 = OC2 PTGO2 = OC3PTGO3 = OC4

## 16.2 PWM Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 16.2.1 KEY RESOURCES

- "High-Speed PWM" (DS70645) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## REGISTER 19-2: I2CxSTAT: I2Cx STATUS REGISTER (CONTINUED)

| bit 3 | S: Start bit                                                                                             |
|-------|----------------------------------------------------------------------------------------------------------|
|       | 1 = Indicates that a Start (or Repeated Start) bit has been detected last                                |
|       | 0 = Start bit was not detected last                                                                      |
|       | Hardware is set or clear when a Start, Repeated Start or Stop is detected.                               |
| bit 2 | <b>R_W:</b> Read/Write Information bit (when operating as I <sup>2</sup> C slave)                        |
|       | 1 = Read – Indicates data transfer is output from the slave                                              |
|       | 0 = Write – Indicates data transfer is input to the slave                                                |
|       | Hardware is set or clear after reception of an I <sup>2</sup> C device address byte.                     |
| bit 1 | RBF: Receive Buffer Full Status bit                                                                      |
|       | 1 = Receive is complete, I2CxRCV is full                                                                 |
|       | 0 = Receive is not complete, I2CxRCV is empty                                                            |
|       | Hardware is set when I2CxRCV is written with a received byte. Hardware is clear when software reads      |
|       | I2CxRCV.                                                                                                 |
| bit 0 | TBF: Transmit Buffer Full Status bit                                                                     |
|       | 1 = Transmit in progress, I2CxTRN is full                                                                |
|       | 0 = Transmit is complete, I2CxTRN is empty                                                               |
|       | Hardware is set when software writes to I2CxTRN. Hardware is clear at completion of a data transmission. |

## 23.4 ADC Control Registers

#### REGISTER 23-1: AD1CON1: ADC1 CONTROL REGISTER 1

| R/W-0         | U-0              | R/W-0             | R/W-0                       | U-0                 | R/W-0             | R/W-0                  | R/W-0               |
|---------------|------------------|-------------------|-----------------------------|---------------------|-------------------|------------------------|---------------------|
| ADON          | —                | ADSIDL            | ADDMABM                     | —                   | AD12B             | FORM1                  | FORM0               |
| bit 15        |                  |                   |                             |                     |                   | -                      | bit 8               |
|               |                  |                   |                             |                     |                   |                        |                     |
| R/W-0         | R/W-0            | R/W-0             | R/W-0                       | R/W-0               | R/W-0             | R/W-0, HC, HS          | R/C-0, HC, HS       |
| SSRC2         | SSRC1            | SSRC0             | SSRCG                       | SIMSAM              | ASAM              | SAMP                   | DONE <sup>(3)</sup> |
| bit 7         |                  |                   |                             |                     |                   | -                      | bit 0               |
|               |                  |                   |                             |                     |                   |                        |                     |
| Legend:       |                  | HC = Hardwa       | re Clearable bit            | HS = Hardwa         | re Settable bit   | C = Clearable bi       | t                   |
| R = Readab    | le bit           | W = Writable I    | bit                         | U = Unimpler        | nented bit, read  | d as '0'               |                     |
| -n = Value at | t POR            | '1' = Bit is set  |                             | '0' = Bit is clea   | ared              | x = Bit is unknow      | vn                  |
|               |                  |                   |                             |                     |                   |                        |                     |
| bit 15        | ADON: ADO        | C1 Operating N    | lode bit                    |                     |                   |                        |                     |
|               | 1 = ADC mo       | odule is operati  | ng                          |                     |                   |                        |                     |
|               | 0 = ADC is       | off               |                             |                     |                   |                        |                     |
| bit 14        | Unimpleme        | ented: Read as    | '0'                         |                     |                   |                        |                     |
| bit 13        | ADSIDL: AI       | DC1 Stop in Idle  | e Mode bit                  |                     |                   |                        |                     |
|               | 1 = Disconti     | inues module o    | peration when               | device enters       | Idle mode         |                        |                     |
|               | 0 = Continu      | es module ope     | ration in Idle mo           | ode                 |                   |                        |                     |
| bit 12        | ADDMABM          | : DMA Buffer E    | Build Mode bit              |                     |                   |                        |                     |
|               | 1 = DMA b        | uffers are writte | en in the order             | of conversion       | ; the module p    | provides an addre      | ess to the DMA      |
|               | 0 = DMA bi       | uffers are writte | en in Scatter/Ga            | ther mode: the      | e module prov     | ides a Scatter/Ga      | ther address to     |
|               | the DM           | A channel, bas    | ed on the index             | of the analog       | input and the     | size of the DMA        | ouffer.             |
| bit 11        | Unimpleme        | ented: Read as    | '0'                         |                     |                   |                        |                     |
| bit 10        | <b>AD12B:</b> AD | C1 10-Bit or 12   | 2-Bit Operation             | Mode bit            |                   |                        |                     |
|               | 1 = 12-bit, 1    | -channel ADC      | operation                   |                     |                   |                        |                     |
|               | 0 = 10-bit, 4    | -channel ADC      | operation                   |                     |                   |                        |                     |
| bit 9-8       | FORM<1:0         | >: Data Output    | Format bits                 |                     |                   |                        |                     |
|               | For 10-Bit C     | Operation:        |                             |                     |                   |                        |                     |
|               | 11 = Signed      | d fractional (Do  | UT = sddd ddd               | ld dd00 000         | 0, where $s = $ . | NOT.d<9>)              |                     |
|               | 10 = Fractions   | hai (DOUT = ac    | 100 0000 000<br>= cccc cccd |                     | where $c = N($    | (<0>b T(               |                     |
|               | 00 = Intege      | r (Dout = 0000    | 00dd dddd                   | dddd)               |                   | 51.u (0 <sup>2</sup> ) |                     |
|               | For 12-Bit C     | Deration:         |                             | ,                   |                   |                        |                     |
|               | 11 = Signed      | fractional (Do    | UT = sddd ddd               | ld dddd 000         | 0, where $s = .$  | NOT.d<11>)             |                     |
|               | 10 = Fractic     | onal (Dout = do   | ldd dddd ddd                | ld 0000)            |                   |                        |                     |
|               | 00 = Intege      | r (DOUT = 0.000)  | - ssss sada<br>) dddd dddd  | aaaa aaad,<br>dddd) | where $s = .NC$   | JI.U<112)              |                     |
|               |                  | . (2001 - 0000    |                             | adduj               |                   |                        |                     |
| Note 1: S     | See Section 24   | 1.0 "Peripheral   | l Trigger Gene              | rator (PTG) M       | odule" for info   | ormation on this s     | election.           |

- 2: This setting is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.
- 3: Do not clear the DONE bit in software if Auto-Sample is enabled (ASAM = 1).

#### REGISTER 23-1: AD1CON1: ADC1 CONTROL REGISTER 1 (CONTINUED)

| bit 7-5 | SSRC<2:0>: Sample Trigger Source Select bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | If SSRCG = 1:<br>111 = Reserved<br>110 = PTGO15 primary trigger compare ends sampling and starts conversion <sup>(1)</sup><br>101 = PTGO14 primary trigger compare ends sampling and starts conversion <sup>(1)</sup><br>100 = PTGO13 primary trigger compare ends sampling and starts conversion <sup>(1)</sup><br>011 = PTGO12 primary trigger compare ends sampling and starts conversion <sup>(1)</sup><br>010 = PWM Generator 3 primary trigger compare ends sampling and starts conversion <sup>(2)</sup><br>001 = PWM Generator 2 primary trigger compare ends sampling and starts conversion <sup>(2)</sup><br>000 = PWM Generator 1 primary trigger compare ends sampling and starts conversion <sup>(2)</sup> |
|         | If SSRCG = 0:<br>111 = Internal counter ends sampling and starts conversion (auto-convert)<br>110 = CTMU ends sampling and starts conversion<br>101 = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|         | <ul> <li>101 - Reserved</li> <li>100 = Timer5 compare ends sampling and starts conversion</li> <li>011 = PWM primary Special Event Trigger ends sampling and starts conversion</li> <li>010 = Timer3 compare ends sampling and starts conversion</li> <li>001 = Active transition on the INT0 pin ends sampling and starts conversion</li> <li>000 = Clearing the Sample bit (SAMP) ends sampling and starts conversion (Manual mode)</li> </ul>                                                                                                                                                                                                                                                                        |
| bit 4   | SSRCG: Sample Trigger Source Group bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | See SSRC<2:0> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| bit 3   | SIMSAM: Simultaneous Sample Select bit (only applicable when CHPS<1:0> = 01 or 1x)<br>In 12-bit mode (AD21B = 1), SIMSAM is Unimplemented and is Read as '0':<br>1 = Samples CH0, CH1, CH2, CH3 simultaneously (when CHPS<1:0> = 1x); or samples CH0 and CH1<br>simultaneously (when CHPS<1:0> = 01)<br>0 = Samples multiple channels individually in sequence                                                                                                                                                                                                                                                                                                                                                          |
| bit 2   | ASAM: ADC1 Sample Auto-Start bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         | <ul> <li>1 = Sampling begins immediately after the last conversion; SAMP bit is auto-set</li> <li>0 = Sampling begins when the SAMP bit is set</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| bit 1   | SAMP: ADC1 Sample Enable bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | <ul> <li>1 = ADC Sample-and-Hold amplifiers are sampling</li> <li>0 = ADC Sample-and-Hold amplifiers are holding</li> <li>If ASAM = 0, software can write '1' to begin sampling. Automatically set by hardware if ASAM = 1. If SSRC&lt;2:0&gt; = 000, software can write '0' to end sampling and start conversion. If SSRC&lt;2:0&gt; ≠ 000, automatically cleared by hardware to end sampling and start conversion.</li> </ul>                                                                                                                                                                                                                                                                                         |
| bit 0   | DONE: ADC1 Conversion Status bit <sup>(3)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|         | <ul> <li>1 = ADC conversion cycle has completed</li> <li>0 = ADC conversion has not started or is in progress</li> <li>Automatically set by hardware when the ADC conversion is complete. Software can write '0' to clear the DONE status bit (software is not allowed to write '1'). Clearing this bit does NOT affect any operation in progress. Automatically cleared by hardware at the start of a new conversion.</li> </ul>                                                                                                                                                                                                                                                                                       |
| Note 1: | See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

- 2: This setting is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.
- **3:** Do not clear the DONE bit in software if Auto-Sample is enabled (ASAM = 1).

#### REGISTER 25-1: CMSTAT: OP AMP/COMPARATOR STATUS REGISTER (CONTINUED)

- C2OUT: Comparator 2 Output Status bit<sup>(2)</sup> bit 1 When CPOL = 0: 1 = VIN + > VIN -0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -C10UT: Comparator 1 Output Status bit<sup>(2)</sup> bit 0 When CPOL = 0: 1 = VIN + > VIN -0 = VIN + < VIN-When CPOL = 1: 1 = VIN + < VIN-0 = VIN + > VIN -
- **Note 1:** Reflects the value of the of the CEVT bit in the respective Op Amp/Comparator Control register, CMxCON<9>.
  - 2: Reflects the value of the COUT bit in the respective Op Amp/Comparator Control register, CMxCON<8>.

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax Description |                         | Description                              | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|-----------------------------|-------------------------|------------------------------------------|---------------|-------------------------------|--------------------------|
| 1                  | ADD                  | ADD Acc <sup>(1)</sup>      |                         | Add Accumulators                         | 1             | 1                             | OA,OB,SA,SB              |
|                    |                      | ADD                         | DD f f=f+WREG           |                                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD                         | f,WREG                  | WREG = f + WREG                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD                         | #lit10,Wn               | Wd = lit10 + Wd                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD                         | Wb,Ws,Wd                | Wd = Wb + Ws                             | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD                         | Wb,#lit5,Wd             | Wd = Wb + lit5                           | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD                         | Wso,#Slit4,Acc          | 16-bit Signed Add to Accumulator         | 1             | 1                             | OA,OB,SA,SB              |
| 2                  | ADDC                 | ADDC                        | f                       | f = f + WREG + (C)                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC                        | f,WREG                  | WREG = f + WREG + (C)                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC                        | #lit10,Wn               | Wd = lit10 + Wd + (C)                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC                        | Wb,Ws,Wd                | Wd = Wb + Ws + (C)                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC                        | Wb,#lit5,Wd             | Wd = Wb + lit5 + (C)                     | 1             | 1                             | C,DC,N,OV,Z              |
| 3                  | AND                  | AND                         | f                       | f = f .AND. WREG                         | 1             | 1                             | N,Z                      |
|                    |                      | AND                         | f,WREG                  | WREG = f .AND. WREG                      | 1             | 1                             | N,Z                      |
|                    |                      | AND                         | #lit10,Wn               | Wd = lit10 .AND. Wd                      | 1             | 1                             | N,Z                      |
|                    |                      | AND                         | Wb,Ws,Wd                | Wd = Wb .AND. Ws                         | 1             | 1                             | N,Z                      |
|                    |                      | AND                         | Wb,#lit5,Wd             | Wd = Wb .AND. lit5                       | 1             | 1                             | N,Z                      |
| 4                  | ASR                  | ASR                         | f                       | f = Arithmetic Right Shift f             | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR                         | f,WREG                  | WREG = Arithmetic Right Shift f          | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR                         | Ws,Wd                   | Wd = Arithmetic Right Shift Ws           | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR                         | Wb,Wns,Wnd              | Wnd = Arithmetic Right Shift Wb by Wns   | 1             | 1                             | N,Z                      |
|                    |                      | ASR                         | Wb,#lit5,Wnd            | Wnd = Arithmetic Right Shift Wb by lit5  | 1             | 1                             | N,Z                      |
| 5                  | BCLR                 | BCLR                        | f,#bit4                 | Bit Clear f                              | 1             | 1                             | None                     |
|                    |                      | BCLR                        | Ws,#bit4                | Bit Clear Ws                             | 1             | 1                             | None                     |
| 6                  | BRA                  | BRA                         | C,Expr                  | Branch if Carry                          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | GE, Expr                | Branch if greater than or equal          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | GEU, Expr               | Branch if unsigned greater than or equal | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | GT, Expr                | Branch if greater than                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | GTU, Expr               | Branch if unsigned greater than          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | LE, Expr                | Branch if less than or equal             | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | LEU, Expr               | Branch if unsigned less than or equal    | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | LT,Expr                 | Branch if less than                      | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | LTU, Expr               | Branch if unsigned less than             | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | N,Expr                  | Branch if Negative                       | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | NC, Expr                | Branch if Not Carry                      | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | NN, Expr                | Branch if Not Negative                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | NOV, Expr               | Branch if Not Overflow                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | NZ,Expr                 | Branch if Not Zero                       | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | OA, Expr(1)             | Branch if Accumulator A overflow         | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | OB, Expr(1)             | Branch if Accumulator B overflow         | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | OV, Expr(1)             | Branch if Overflow                       | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | SA, Expr(1)             | Branch if Accumulator A saturated        | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | SB, Expr <sup>(1)</sup> | Branch if Accumulator B saturated        | 1             | 1 (4)                         | None                     |
|                    |                      | BRA                         | Expr                    | Branch Unconditionally                   | 1             | 4                             | None                     |
|                    |                      | BRA                         | Z,Expr                  | Branch if Zero                           | 1             | 1 (4)                         | None                     |
| L                  |                      | BRA                         | Wn                      | Computed Branch                          | 1             | 4                             | None                     |
| 7                  | BSET                 | BSET                        | f,#bit4                 | Bit Set f                                | 1             | 1                             | None                     |
|                    |                      | BSET                        | Ws,#bit4                | Bit Set Ws                               | 1             | 1                             | None                     |
| 8                  | BSW                  | BSW.C                       | Ws,Wb                   | Write C bit to Ws <wb></wb>              | 1             | 1                             | None                     |
|                    |                      | BSW.Z                       | Ws,Wb                   | Write Z bit to Ws <wb></wb>              | 1             | 1                             | None                     |

#### TABLE 28-2: INSTRUCTION SET OVERVIEW

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

## 29.6 MPLAB X SIM Software Simulator

The MPLAB X SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB X SIM Software Simulator fully supports symbolic debugging using the MPLAB XC Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

## 29.7 MPLAB REAL ICE In-Circuit Emulator System

The MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs all 8, 16 and 32-bit MCU, and DSC devices with the easy-to-use, powerful graphical user interface of the MPLAB X IDE.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with in-circuit debugger systems (RJ-11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB X IDE. MPLAB REAL ICE offers significant advantages over competitive emulators including full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, logic probes, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 29.8 MPLAB ICD 3 In-Circuit Debugger System

The MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost-effective, high-speed hardware debugger/programmer for Microchip Flash DSC and MCU devices. It debugs and programs PIC Flash microcontrollers and dsPIC DSCs with the powerful, yet easy-to-use graphical user interface of the MPLAB IDE.

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

## 29.9 PICkit 3 In-Circuit Debugger/ Programmer

The MPLAB PICkit 3 allows debugging and programming of PIC and dsPIC Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB IDE. The MPLAB PICkit 3 is connected to the design engineer's PC using a fullspeed USB interface and can be connected to the target via a Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the Reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>).

## 29.10 MPLAB PM3 Device Programmer

The MPLAB PM3 Device Programmer is a universal, CE compliant device programmer with programmable voltage verification at VDDMIN and VDDMAX for maximum reliability. It features a large LCD display (128 x 64) for menus and error messages, and a modular, detachable socket assembly to support various package types. The ICSP cable assembly is included as a standard item. In Stand-Alone mode, the MPLAB PM3 Device Programmer can read, verify and program PIC devices without a PC connection. It can also set code protection in this mode. The MPLAB PM3 connects to the host PC via an RS-232 or USB cable. The MPLAB PM3 has high-speed communications and optimized algorithms for quick programming of large memory devices, and incorporates an MMC card for file storage and data applications.

## FIGURE 30-7: OUTPUT COMPARE x MODULE (OCx) TIMING CHARACTERISTICS



#### TABLE 30-27: OUTPUT COMPARE x MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                               |      | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |       |                    |  |  |
|--------------------|--------|-------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------|--|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup> | Min. | Тур.                                                                                                                                                                                                                                                                                    | Max. | Units | Conditions         |  |  |
| OC10               | TccF   | OCx Output Fall Time          | —    |                                                                                                                                                                                                                                                                                         |      | ns    | See Parameter DO32 |  |  |
| OC11               | TccR   | OCx Output Rise Time          | —    | —                                                                                                                                                                                                                                                                                       | —    | ns    | See Parameter DO31 |  |  |

Note 1: These parameters are characterized but not tested in manufacturing.

#### FIGURE 30-8: OCx/PWMx MODULE TIMING CHARACTERISTICS



#### TABLE 30-28: OCx/PWMx MODE TIMING REQUIREMENTS

| AC CHAF      | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                                   |          |      |          |       |            |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------|------|----------|-------|------------|
| Param<br>No. | Symbol                                                                                                                                                                                                                                                                                  | Characteristic <sup>(1)</sup>     | Min.     | Тур. | Max.     | Units | Conditions |
| OC15         | Tfd                                                                                                                                                                                                                                                                                     | Fault Input to PWMx I/O<br>Change | —        | _    | Tcy + 20 | ns    |            |
| OC20         | TFLT                                                                                                                                                                                                                                                                                    | Fault Input Pulse Width           | Tcy + 20 |      | —        | ns    |            |

**Note 1:** These parameters are characterized but not tested in manufacturing.

# TABLE 30-40:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |              |                     |      |       |                                |
|--------|-----------------------|-------------------------------------------------------|--------------|---------------------|------|-------|--------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                         | Min.         | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70   | FscP                  | Maximum SCK2 Input Frequency                          | —            | —                   | 11   | MHz   | (Note 3)                       |
| SP72   | TscF                  | SCK2 Input Fall Time                                  | —            | -                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP73   | TscR                  | SCK2 Input Rise Time                                  | _            | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                  | SDO2 Data Output Fall Time                            |              |                     | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP31   | TdoR                  | SDO2 Data Output Rise Time                            | —            | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge             | —            | 6                   | 20   | ns    |                                |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge          | 30           | _                   | _    | ns    |                                |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge            | 30           | _                   | _    | ns    |                                |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge             | 30           | —                   | _    | ns    |                                |
| SP50   | TssL2scH,<br>TssL2scL | $\overline{SS2}$ ↓ to SCK2 ↑ or SCK2 ↓<br>Input       | 120          |                     | —    | ns    |                                |
| SP51   | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance                | 10           | —                   | 50   | ns    | (Note 4)                       |
| SP52   | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                                 | 1.5 Tcy + 40 | —                   |      | ns    | (Note 4)                       |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 91 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

#### FIGURE 30-23: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 1) TIMING CHARACTERISTICS



#### TABLE 30-42: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                              |      | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |      |       |                                |  |
|--------------------|-----------------------|----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------------------------------|--|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                | Min. | Typ. <sup>(2)</sup>                                                                                                                                                                                                                                                                     | Max. | Units | Conditions                     |  |
| SP10               | FscP                  | Maximum SCK1 Frequency                       | —    |                                                                                                                                                                                                                                                                                         | 15   | MHz   | (Note 3)                       |  |
| SP20               | TscF                  | SCK1 Output Fall Time                        | —    | _                                                                                                                                                                                                                                                                                       | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP21               | TscR                  | SCK1 Output Rise Time                        | —    | —                                                                                                                                                                                                                                                                                       | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                   | —    | _                                                                                                                                                                                                                                                                                       | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                   | —    | _                                                                                                                                                                                                                                                                                       | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge    | —    | 6                                                                                                                                                                                                                                                                                       | 20   | ns    |                                |  |
| SP36               | TdiV2scH,<br>TdiV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge | 30   |                                                                                                                                                                                                                                                                                         |      | ns    |                                |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.



#### FIGURE 30-29: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

# 32.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

**Note:** The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

**FIGURE 32-1: VOH – 4x DRIVER PINS** VOH (V) -0.050 -0.045 3.6V -0.040 3.3V -0.035 3V -0.030 IOH(A) -0.025 -0.020 Absolute Maximum -0.015 -0.010 -0.005 0.000 0.50 1.00 2.00 2.50 3.00 3.50 0.00 1.50 4.00

## FIGURE 32-2: VOH – 8x DRIVER PINS





## FIGURE 32-4: Vol – 8x DRIVER PINS



# 64-Lead Plastic Quad Flat, No Lead Package (MR) – 9x9x0.9 mm Body with 5.40 x 5.40 Exposed Pad [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                        | MILLIMETERS |          |          |      |  |
|------------------------|-------------|----------|----------|------|--|
| Dimension              | Limits      | MIN      | NOM      | MAX  |  |
| Number of Pins         | N           | N 64     |          |      |  |
| Pitch                  | е           |          | 0.50 BSC |      |  |
| Overall Height         | A           | 0.80     | 0.90     | 1.00 |  |
| Standoff               | A1          | 0.00     | 0.02     | 0.05 |  |
| Contact Thickness      | A3          | 0.20 REF |          |      |  |
| Overall Width          | E           | 9.00 BSC |          |      |  |
| Exposed Pad Width      | E2          | 5.30     | 5.40     | 5.50 |  |
| Overall Length         | D           | 9.00 BSC |          |      |  |
| Exposed Pad Length     | D2          | 5.30     | 5.40     | 5.50 |  |
| Contact Width          | b           | 0.20     | 0.25     | 0.30 |  |
| Contact Length         | L           | 0.30     | 0.40     | 0.50 |  |
| Contact-to-Exposed Pad | K           | 0.20     | -        | -    |  |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-154A Sheet 2 of 2