



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

Ξ·ΧΕΙ

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 256КВ (85.5К х 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 16K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 48-UFQFN Exposed Pad                                                             |
| Supplier Device Package    | 48-UQFN (6x6)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256mc504-e-mv |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# Pin Diagrams (Continued)



# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for digital signal processing. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

# 3.1 Registers

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

# 3.2 Instruction Set

The instruction set for dsPIC33EPXXXGP50X and dsPIC33EPXXXMC20X/50X devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. The instruction set for PIC24EPXXXGP/MC20X devices has the MCU class of instructions only and does not support DSP instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

# 3.3 Data Space Addressing

The base Data Space can be addressed as 64 Kbytes (32K words).

The Data Space includes two ranges of memory, referred to as X and Y data memory. Each memory range is accessible through its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. On dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Spaces have memory locations that are device-specific, and are described further in the data memory maps in **Section 4.2 "Data Address Space"**.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 32-Kbyte aligned program word boundary. The Program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Moreover, the Base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space (EDS) address. The EDS can be addressed as 8M words or 16 Mbytes. Refer to the "**Data Memory**" (DS70595) and "**Program Memory**" (DS70613) sections in the "*dsPIC33/PIC24 Family Reference Manual*" for more details on EDS, PSV and table accesses.

On the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms. PIC24EPXXXGP/MC20X devices do not support Modulo and Bit-Reversed Addressing.

# 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.





# TABLE 4-27: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXGP/MC204/504 AND PIC24EPXXXGP/MC204 DEVICES ONLY DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12     | Bit 11 | Bit 10                | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5      | Bit 4         | Bit 3 | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |  |
|--------------|-------|--------|--------|--------|------------|--------|-----------------------|-------|-------|-------|-------|------------|---------------|-------|--------|-------|-------|---------------|--|
| RPOR0        | 0680  |        |        |        | RP35R<5:0> |        |                       |       |       |       | _     |            | RP20R<5:0> 0  |       |        |       |       |               |  |
| RPOR1        | 0682  | —      | —      |        | RP37R<5:0> |        |                       |       |       | —     |       |            | RP36R<5:0> 0( |       |        |       |       |               |  |
| RPOR2        | 0684  | —      | —      |        | RP39R<5:0> |        |                       |       |       | _     | _     | RP38R<5:0> |               |       |        |       | 0000  |               |  |
| RPOR3        | 0686  | _      | _      |        |            | RP41   | R<5:0>                |       |       | —     | _     | RP40R<5:0> |               |       |        |       | 0000  |               |  |
| RPOR4        | 0688  | _      | _      |        |            | RP43   | R<5:0>                |       |       | —     | _     | RP42R<5:0> |               |       |        |       | 0000  |               |  |
| RPOR5        | 068A  | _      | _      |        | RP55R<5:0> |        |                       |       |       | —     | _     |            |               | RP54  | R<5:0> |       |       | 0000          |  |
| RPOR6        | 068C  | _      | _      |        |            | RP57I  | RP57R<5:0> RP56R<5:0> |       |       |       |       |            |               | 0000  |        |       |       |               |  |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# TABLE 4-28: PERIPHERAL PIN SELECT OUTPUT REGISTER MAP FOR dsPIC33EPXXXGP/MC206/506 AND PIC24EPXXXGP/MC206 DEVICES ONLY DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12     | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5       | Bit 4         | Bit 3 | Bit 2  | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|------------|--------|--------|-------|-------|-------|-------|-------------|---------------|-------|--------|-------|-------|---------------|
| RPOR0        | 0680  | —      | —      |        |            | RP35   | R<5:0> |       |       | _     | _     |             | RP20R<5:0> 01 |       |        |       |       |               |
| RPOR1        | 0682  | _      | _      |        |            | RP37   | R<5:0> |       |       | _     | _     |             |               | RP36  | R<5:0> |       |       | 0000          |
| RPOR2        | 0684  | _      | _      |        |            | RP39   | R<5:0> |       |       | —     | —     |             |               | RP38  | R<5:0> |       |       | 0000          |
| RPOR3        | 0686  | _      | _      |        |            | RP41   | R<5:0> |       |       | —     | —     |             |               | RP40  | R<5:0> |       |       | 0000          |
| RPOR4        | 0688  | _      | _      |        |            | RP43   | R<5:0> |       |       | —     | —     |             |               | RP42I | R<5:0> |       |       | 0000          |
| RPOR5        | 068A  | _      | _      |        |            | RP55I  | R<5:0> |       |       | —     | —     |             |               | RP54I | R<5:0> |       |       | 0000          |
| RPOR6        | 068C  | _      | _      |        | RP57R<5:0> |        |        | —     | —     |       |       | RP56I       | R<5:0>        |       |        | 0000  |       |               |
| RPOR7        | 068E  | _      | _      |        |            | RP97   | R<5:0> |       |       | —     | —     | _           | _             | _     | _      | _     | _     | 0000          |
| RPOR8        | 0690  | _      | _      |        |            | RP118  | R<5:0> |       |       | —     | —     | _           | _             | _     | _      | _     | _     | 0000          |
| RPOR9        | 0692  | _      | _      | _      | _          | _      | _      | _     | _     | _     | _     | RP120R<5:0> |               |       |        | 0000  |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-37: PMD REGISTER MAP FOR PIC24EPXXXGP20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3   | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|--------|--------|---------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | -      | -     | -     | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD  | —      | —      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | —      | _      | IC4MD  | IC3MD  | IC2MD | IC1MD | _      | _     | _      | -      | OC4MD   | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _     | _     | CRCMD  | _     | _      | _      | _       | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _      | _      | REFOMD  | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _      | _      | _       | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |       |       |        |       |        | DMA0MD |         |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |       |       |        |       |        | DMA1MD | DTCMD   |        |        |       | 0000          |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _      | DMA2MD | PIGMD — | _      | _      | 0000  |               |
|              |       |        |        |        |        |        |        |       |       |        |       | DMA3MD |        |         |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-38: PMD REGISTER MAP FOR PIC24EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | _      | _      | AD1MD | 0000          |
| PMD2         | 0762  | _      | —      | —      | —      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | —      | _     | —     |        | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | _     | _      | _      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTCMD  |        |        |       | 0000          |
| FIND         | 0700  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | DMA2MD | FIGND  | _      | _      |       | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       | 1             |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



### FIGURE 4-17: EDS MEMORY MAP

| R/W-0                | R/W-0                   | R/W-0                | R/W-0 | R/C-0 | R/C-0 | R-0   | R/W-0 |   |
|----------------------|-------------------------|----------------------|-------|-------|-------|-------|-------|---|
| OA                   | OB                      | SA                   | SB    | OAB   | SAB   | DA    | DC    |   |
| bit 15               |                         |                      |       |       |       |       | bit 8 |   |
|                      |                         |                      |       |       |       |       |       |   |
| R/W-0 <sup>(3)</sup> | R/W-0 <sup>(3)</sup>    | R/W-0 <sup>(3)</sup> | R-0   | R/W-0 | R/W-0 | R/W-0 | R/W-0 |   |
|                      | IPL<2:0> <sup>(2)</sup> |                      | RA    | Ν     | OV    | Z     | С     |   |
| bit 7                |                         |                      |       |       |       | -     | bit 0 |   |
|                      |                         |                      |       |       |       |       |       |   |
|                      |                         |                      |       |       |       |       |       | 1 |

# REGISTER 7-1: SR: CPU STATUS REGISTER<sup>(1)</sup>

| Legend:           | C = Clearable bit |                             | -                  |
|-------------------|-------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit  | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1'= Bit is set   | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7-5 | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2,3)</sup>        |
|---------|----------------------------------------------------------------------------|
|         | 111 = CPU Interrupt Priority Level is 7 (15); user interrupts are disabled |
|         | 110 = CPU Interrupt Priority Level is 6 (14)                               |
|         | 101 = CPU Interrupt Priority Level is 5 (13)                               |
|         | 100 = CPU Interrupt Priority Level is 4 (12)                               |
|         | 011 = CPU Interrupt Priority Level is 3 (11)                               |
|         | 010 = CPU Interrupt Priority Level is 2 (10)                               |
|         | 001 = CPU Interrupt Priority Level is 1 (9)                                |
|         | 000 = CPU Interrupt Priority Level is 0 (8)                                |

- **Note 1:** For complete register details, see Register 3-1.
  - 2: The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority Level. The value in parentheses indicates the IPL, if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  - **3:** The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.

| Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment          | Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment |
|--------------------------------------------------|------------------|-------------------------|--------------------------------------------------|------------------|----------------|
| 000 0000                                         | I                | Vss                     | 010 1101                                         | I                | RPI45          |
| 000 0001                                         | I                | C1OUT <sup>(1)</sup>    | 010 1110                                         | I                | RPI46          |
| 000 0010                                         | I                | C2OUT <sup>(1)</sup>    | 010 1111                                         | I                | RPI47          |
| 000 0011                                         | I                | C3OUT <sup>(1)</sup>    | 011 0000                                         | _                | _              |
| 000 0100                                         | I                | C4OUT <sup>(1)</sup>    | 011 0001                                         |                  | —              |
| 000 0101                                         | _                | _                       | 011 0010                                         |                  | _              |
| 000 0110                                         | I                | PTGO30 <sup>(1)</sup>   | 011 0011                                         | I                | RPI51          |
| 000 0111                                         | I                | PTGO31 <sup>(1)</sup>   | 011 0100                                         | I                | RPI52          |
| 000 1000                                         | I                | FINDX1 <sup>(1,2)</sup> | 011 0101                                         | I                | RPI53          |
| 000 1001                                         | I                | FHOME1 <sup>(1,2)</sup> | 011 0110                                         | I/O              | RP54           |
| 000 1010                                         | —                | —                       | 011 0111                                         | I/O              | RP55           |
| 000 1011                                         | _                | —                       | 011 1000                                         | I/O              | RP56           |
| 000 1100                                         | _                | —                       | 011 1001                                         | I/O              | RP57           |
| 000 1101                                         |                  | —                       | 011 1010                                         | I                | RPI58          |
| 000 1110                                         | _                | —                       | 011 1011                                         | _                | —              |
| 000 1111                                         | _                | —                       | 011 1100                                         | _                | —              |
| 001 0000                                         |                  | —                       | 011 1101                                         |                  | —              |
| 001 0001                                         |                  | _                       | 011 1110                                         | _                | _              |
| 001 0010                                         |                  | _                       | 011 1111                                         | —                | _              |
| 001 0011                                         |                  | —                       | 100 0000                                         |                  | —              |
| 001 0100                                         | I/O              | RP20                    | 100 0001                                         | _                | —              |
| 001 0101                                         | _                | —                       | 100 0010                                         | _                | —              |
| 001 0110                                         | —                | —                       | 100 0011                                         | —                | _              |
| 001 0111                                         | —                | —                       | 100 0100                                         | _                | —              |
| 001 1000                                         | I                | RPI24                   | 100 0101                                         | —                | —              |
| 001 1001                                         | I                | RPI25                   | 100 0110                                         | —                | —              |
| 001 1010                                         |                  |                         | 100 0111                                         |                  | —              |
| 001 1011                                         | I                | RPI27                   | 100 1000                                         | _                | —              |
| 001 1100                                         | I                | RPI28                   | 100 1001                                         | —                | —              |
| 001 1101                                         | —                | —                       | 100 1010                                         | _                | —              |
| 001 1110                                         | _                | —                       | 100 1011                                         | _                | —              |
| 001 1111                                         | —                | —                       | 100 1100                                         | —                | —              |
| 010 0000                                         | I                | RPI32                   | 100 1101                                         |                  | —              |
| 010 0001                                         | I                | RPI33                   | 100 1110                                         | _                | —              |
| 010 0010                                         | I                | RPI34                   | 100 1111                                         | —                | —              |
| 010 0011                                         | I/O              | RP35                    | 101 0000                                         |                  |                |
| 010 0100                                         | I/O              | RP36                    | 101 0001                                         | _                | _              |
| 010 0101                                         | I/O              | RP37                    | 101 0010                                         | _                | —              |
| 010 0110                                         | I/O              | RP38                    | 101 0011                                         |                  | —              |
| 010 0111                                         | I/O              | RP39                    | 101 0100                                         | _                | —              |

### TABLE 11-2: INPUT PIN SELECTION FOR SELECTABLE INPUT SOURCES

Legend: Shaded rows indicate PPS Input register values that are unimplemented.

Note 1: See Section 11.4.4.1 "Virtual Connections" for more information on selecting this pin assignment.

2: These inputs are available on dsPIC33EPXXXGP/MC50X devices only.

### 16.1.2 WRITE-PROTECTED REGISTERS

On dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices, write protection is implemented for the IOCONx and FCLCONx registers. The write protection feature prevents any inadvertent writes to these registers. This protection feature can be controlled by the PWMLOCK Configuration bit (FOSCSEL<6>). The default state of the write protection feature is enabled (PWMLOCK = 1). The write protection feature can be disabled by configuring, PWMLOCK = 0. To gain write access to these locked registers, the user application must write two consecutive values of (0xABCD and 0x4321) to the PWMKEY register to perform the unlock operation. The write access to the IOCONx or FCLCONx registers must be the next SFR access following the unlock process. There can be no other SFR accesses during the unlock process and subsequent write access. To write to both the IOCONx and FCLCONx registers requires two unlock operations.

The correct unlocking sequence is described in Example 16-1.

### EXAMPLE 16-1: PWMx WRITE-PROTECTED REGISTER UNLOCK SEQUENCE

| ; FLT32 pin must be p                                                                                    | ulled low externally in order to clear and disable the fault                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ; Writing to FCLCON1 :                                                                                   | register requires unlock sequence                                                                                                                                                                                                                                                                 |
| <pre>mov #0xabcd,w10 mov #0x4321,w11 mov #0x0000,w0 mov w10, PWMKEY mov w11, PWMKEY mov w0,FCLCON1</pre> | <pre>; Load first unlock key to w10 register<br/>; Load second unlock key to w11 register<br/>; Load desired value of FCLCON1 register in w0<br/>; Write first unlock key to PWMKEY register<br/>; Write second unlock key to PWMKEY register<br/>; Write desired value to FCLCON1 register</pre> |
| ; Set PWM ownership as                                                                                   | nd polarity using the IOCON1 register                                                                                                                                                                                                                                                             |
| ; Writing to IOCON1 re                                                                                   | egister requires unlock sequence                                                                                                                                                                                                                                                                  |
| <pre>mov #0xabcd,w10 mov #0x4321,w11 mov #0xF000,w0 mov w10, PWMKEY mov w11, PWMKEY mov w0,IOCON1</pre>  | <pre>; Load first unlock key to w10 register<br/>; Load second unlock key to w11 register<br/>; Load desired value of IOCON1 register in w0<br/>; Write first unlock key to PWMKEY register<br/>; Write second unlock key to PWMKEY register<br/>; Write desired value to IOCON1 register</pre>   |

## 20.1 UART Helpful Tips

- 1. In multi-node, direct-connect UART networks, receive inputs UART react to the complementary logic level defined by the URXINV bit (UxMODE<4>), which defines the Idle state, the default of which is logic high (i.e., URXINV = 0). Because remote devices do not initialize at the same time, it is likely that one of the devices, because the RX line is floating, will trigger a Start bit detection and will cause the first byte received, after the device has been initialized, to be invalid. To avoid this situation, the user should use a pull-up or pull-down resistor on the RX pin depending on the value of the URXINV bit.
  - a) If URXINV = 0, use a pull-up resistor on the RX pin.
  - b) If URXINV = 1, use a pull-down resistor on the RX pin.
- 2. The first character received on a wake-up from Sleep mode caused by activity on the UxRX pin of the UARTx module will be invalid. In Sleep mode, peripheral clocks are disabled. By the time the oscillator system has restarted and stabilized from Sleep mode, the baud rate bit sampling clock, relative to the incoming UxRX bit timing, is no longer synchronized, resulting in the first character being invalid; this is to be expected.

### 20.2 UART Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

### 20.2.1 KEY RESOURCES

- "UART" (DS70582) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

## REGISTER 21-17: CxRXFnEID: ECANx ACCEPTANCE FILTER n EXTENDED IDENTIFIER REGISTER (n = 0-15)

| R/W-x  | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x | R/W-x |
|--------|-------|-------|-------|-------|-------|-------|-------|
| EID15  | EID14 | EID13 | EID12 | EID11 | EID10 | EID9  | EID8  |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |

| R/W-x |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EID7  | EID6  | EID5  | EID4  | EID3  | EID2  | EID1  | EID0  |
| bit 7 |       |       |       |       |       |       | bit 0 |

# Legend:R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'-n = Value at POR'1' = Bit is set'0' = Bit is clearedx = Bit is unknown

bit 15-0 EID<15:0>: Extended Identifier bits

1 = Message address bit, EIDx, must be '1' to match filter

0 = Message address bit, EIDx, must be '0' to match filter

### REGISTER 21-18: CxFMSKSEL1: ECANx FILTER 7-0 MASK SELECTION REGISTER 1

| R/W-0                              | R/W-0                                                                                 | R/W-0                                                                      | R/W-0                                                                    | R/W-0                            | R/W-0           | R/W-0              | R/W-0  |
|------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------|-----------------|--------------------|--------|
| F7M                                | SK<1:0>                                                                               | F6MS                                                                       | <<1:0>                                                                   | F5MS                             | K<1:0>          | F4MSI              | K<1:0> |
| bit 15                             |                                                                                       |                                                                            |                                                                          | •<br>•                           |                 |                    | bit 8  |
|                                    |                                                                                       |                                                                            |                                                                          |                                  |                 |                    |        |
| R/W-0                              | R/W-0                                                                                 | R/W-0                                                                      | R/W-0                                                                    | R/W-0                            | R/W-0           | R/W-0              | R/W-0  |
| F3M                                | SK<1:0>                                                                               | F2MSI                                                                      | <<1:0>                                                                   | F1MS                             | K<1:0>          | F0MSI              | K<1:0> |
| bit 7                              |                                                                                       |                                                                            |                                                                          |                                  |                 |                    | bit 0  |
|                                    |                                                                                       |                                                                            |                                                                          |                                  |                 |                    |        |
| Legend:                            |                                                                                       |                                                                            |                                                                          |                                  |                 |                    |        |
| R = Readabl                        | e bit                                                                                 | W = Writable                                                               | bit                                                                      | U = Unimplen                     | nented bit, rea | d as '0'           |        |
| -n = Value at POR '1' = Bit is set |                                                                                       |                                                                            | '0' = Bit is clea                                                        | ared                             | x = Bit is unkr | . = Bit is unknown |        |
| bit 15-14                          | <b>F7MSK&lt;1:0</b> ><br>11 = Reserve<br>10 = Accepta<br>01 = Accepta<br>00 = Accepta | Mask Source<br>ed<br>ance Mask 2 rea<br>ance Mask 1 rea<br>ance Mask 0 rea | for Filter 7 bi<br>gisters contair<br>gisters contair<br>gisters contair | ts<br>n mask<br>n mask<br>n mask |                 |                    |        |
| bit 13-12                          | F6MSK<1:0>                                                                            | Mask Source                                                                | for Filter 6 bi                                                          | ts (same values                  | s as bits<15:14 | <b>!</b> >)        |        |
| bit 11-10                          | F5MSK<1:0>                                                                            | : Mask Source                                                              | for Filter 5 bi                                                          | ts (same values                  | s as bits<15:14 | <b>!</b> >)        |        |
| bit 9-8                            | F4MSK<1:0>                                                                            | : Mask Source                                                              | for Filter 4 bi                                                          | ts (same values                  | as bits<15:14   | <b>!</b> >)        |        |
| bit 7-6                            | F3MSK<1:0>                                                                            | : Mask Source                                                              | for Filter 3 bi                                                          | ts (same values                  | as bits<15:14   | <b>!</b> >)        |        |
| bit 5-4                            | F2MSK<1:0>                                                                            | Mask Source                                                                | for Filter 2 bi                                                          | ts (same values                  | s as bits<15:14 | <b>!</b> >)        |        |
| bit 3-2                            | F1MSK<1:0>                                                                            | : Mask Source                                                              | for Filter 1 bi                                                          | ts (same values                  | s as bits<15:14 | l>)                |        |
| bit 1-0                            | F0MSK<1:0>                                                                            | : Mask Source                                                              | for Filter 0 bi                                                          | ts (same values                  | s as bits<15:14 | ł>)                |        |
|                                    |                                                                                       |                                                                            |                                                                          |                                  |                 |                    |        |

| R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0  | R/C-0  |
|---------|---------|---------|---------|---------|---------|--------|--------|
| RXOVF15 | RXOVF14 | RXOVF13 | RXOVF12 | RXOVF11 | RXOVF10 | RXOVF9 | RXOVF8 |
| bit 15  |         |         |         |         |         |        | bit 8  |
|         |         |         |         |         |         |        |        |
| R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0   | R/C-0  | R/C-0  |

## REGISTER 21-24: CxRXOVF1: ECANx RECEIVE BUFFER OVERFLOW REGISTER 1

RXOVF4

| bit 7            |                          |                                         | bit 0 |
|------------------|--------------------------|-----------------------------------------|-------|
|                  |                          |                                         |       |
| Legend:          | C = Writable bit, but or | nly '0' can be written to clear the bit |       |
| R = Readable bit | W = Writable bit         | U = Unimplemented bit, read as '0'      |       |

RXOVF3

RXOVF2

| R = Readable bit  | vv = vvritable bit | U = Unimplemented bit, read | as 0               |
|-------------------|--------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set   | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 RXOVF<15:0>: Receive Buffer n Overflow bits

RXOVF6

RXOVF7

1 = Module attempted to write to a full buffer (set by module)

0 = No overflow condition (cleared by user software)

RXOVF5

### REGISTER 21-25: CxRXOVF2: ECANx RECEIVE BUFFER OVERFLOW REGISTER 2

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXOVF31 | RXOVF30 | RXOVF29 | RXOVF28 | RXOVF27 | RXOVF26 | RXOVF25 | RXOVF24 |
| bit 15  |         |         |         |         |         |         | bit 8   |

| R/C-0   |
|---------|---------|---------|---------|---------|---------|---------|---------|
| RXOVF23 | RXOVF22 | RXOVF21 | RXOVF20 | RXOVF19 | RXOVF18 | RXOVF17 | RXOVF16 |
| bit 7   |         |         |         |         |         |         | bit 0   |

| Legend:           | C = Writable bit, but only '0' can be written to clear the bit |                             |                    |  |  |
|-------------------|----------------------------------------------------------------|-----------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit                                               | U = Unimplemented bit, read | d as '0'           |  |  |
| -n = Value at POR | '1' = Bit is set                                               | '0' = Bit is cleared        | x = Bit is unknown |  |  |

bit 15-0 RXOVF<31:16>: Receive Buffer n Overflow bits

1 = Module attempted to write to a full buffer (set by module)

0 = No overflow condition (cleared by user software)

RXOVF0

RXOVF1

# 24.2 PTG Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

### 24.2.1 KEY RESOURCES

- "Peripheral Trigger Generator" (DS70669) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

# REGISTER 24-4: PTGT0LIM: PTG TIMER0 LIMIT REGISTER<sup>(1)</sup>

| R/W-0                                                                      | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|----------------------------------------------------------------------------|-------|-------|-------|-----------|-------|-------|-------|
|                                                                            |       |       | PTGT0 | LIM<15:8> |       |       |       |
| bit 15                                                                     |       |       |       |           |       |       | bit 8 |
|                                                                            |       |       |       |           |       |       |       |
| R/W-0                                                                      | R/W-0 | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|                                                                            |       |       | PTGTC | LIM<7:0>  |       |       |       |
| bit 7                                                                      |       |       |       |           |       |       | bit 0 |
|                                                                            |       |       |       |           |       |       |       |
| Legend:                                                                    |       |       |       |           |       |       |       |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'       |       |       |       |           |       |       |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |       |       |       |           | nown  |       |       |

### bit 15-0 **PTGT0LIM<15:0>:** PTG Timer0 Limit Register bits General Purpose Timer0 Limit register (effective only with a PTGT0 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

# REGISTER 24-5: PTGT1LIM: PTG TIMER1 LIMIT REGISTER<sup>(1)</sup>

| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|---------|----------|-------|-------|-------|
|        |       |       | PTGT1LI | IM<15:8> |       |       |       |
| bit 15 |       |       |         |          |       |       | bit 8 |
|        |       |       |         |          |       |       |       |

| R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|--------|----------|-------|-------|-------|
|       |       |       | PTGT1L | _IM<7:0> |       |       |       |
| bit 7 |       |       |        |          |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 **PTGT1LIM<15:0>:** PTG Timer1 Limit Register bits

General Purpose Timer1 Limit register (effective only with a PTGT1 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

# TABLE 30-37:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |                          |       |                                |
|--------------------|-----------------------|-------------------------------------------------|-------------------------------------------------------|---------------------|--------------------------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                  | Typ. <sup>(2)</sup> | Max.                     | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK2 Input<br>Frequency                 | -                                                     | —                   | Lesser<br>of FP<br>or 15 | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK2 Input Fall Time                            | —                                                     | _                   | _                        | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK2 Input Rise Time                            | —                                                     | —                   | —                        | ns    | See Parameter DO31 (Note 4)    |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                      | —                                                     | —                   | —                        | ns    | See Parameter DO32 (Note 4)    |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                      | —                                                     | _                   | —                        | ns    | See Parameter DO31 (Note 4)    |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge       | —                                                     | 6                   | 20                       | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge    | 30                                                    | —                   | —                        | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge      | 30                                                    | _                   | —                        | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge       | 30                                                    | _                   | _                        | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS2}$ ↓ to SCK2 ↑ or SCK2 ↓<br>Input | 120                                                   | —                   | —                        | ns    |                                |
| SP51               | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance          | 10                                                    | _                   | 50                       | ns    | (Note 4)                       |
| SP52               | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                           | 1.5 Tcy + 40                                          | _                   | _                        | ns    | (Note 4)                       |
| SP60               | TssL2doV              | SDO2 Data Output Valid after<br>SS2 Edge        | -                                                     | —                   | 50                       | ns    |                                |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 66.7 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

# TABLE 30-48:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |              |                     |      |       |                                |
|--------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                           | Min.         | Тур. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK1 Input Frequency                                                                                                                                                                                                                                                            |              | _                   | 11   | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK1 Input Fall Time                                                                                                                                                                                                                                                                    | _            |                     | —    | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK1 Input Rise Time                                                                                                                                                                                                                                                                    | —            | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                                                                                                                                                                                                                                                              |              |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                                                                                                                                                                                                                                                              | —            | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge                                                                                                                                                                                                                                               | —            | 6                   | 20   | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge                                                                                                                                                                                                                                            | 30           | _                   | _    | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge                                                                                                                                                                                                                                              | 30           | _                   | _    | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge                                                                                                                                                                                                                                               | 30           | _                   | _    | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input                                                                                                                                                                                                                                         | 120          |                     | —    | ns    |                                |
| SP51               | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance                                                                                                                                                                                                                                                  | 10           | —                   | 50   | ns    | (Note 4)                       |
| SP52               | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                                                                                                                                                                                                                                                                   | 1.5 Tcy + 40 | —                   | _    | ns    | (Note 4)                       |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

| DC CHARACTERISTICS |        |                                                             | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |      |      |       |                                             |
|--------------------|--------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|---------------------------------------------|
| Param.             | Symbol | Characteristic                                              | Min.                                                                                                                                  | Тур. | Max. | Units | Conditions                                  |
| HDO10              | Vol    | Output Low Voltage<br>4x Sink Driver Pins <sup>(2)</sup>    | _                                                                                                                                     | —    | 0.4  | V     | IOL ≤ 5 mA, VDD = 3.3V<br>(Note 1)          |
|                    |        | Output Low Voltage<br>8x Sink Driver Pins <sup>(3)</sup>    | —                                                                                                                                     | _    | 0.4  | V     | IOL ≤ 8 mA, VDD = 3.3V<br>(Note 1)          |
| HDO20              | Vон    | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 2.4                                                                                                                                   | —    |      | V     | IOH ≥ -10 mA, VDD = 3.3V<br><b>(Note 1)</b> |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 2.4                                                                                                                                   | —    |      | V     | IOH ≥ 15 mA, VDD = 3.3V<br><b>(Note 1)</b>  |
| HDO20A Voh1        |        | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 1.5                                                                                                                                   | —    | _    | V     | IOH ≥ -3.9 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 2.0                                                                                                                                   | —    |      |       | IOH ≥ -3.7 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 3.0                                                                                                                                   | —    |      |       | IOH ≥ -2 mA, VDD = 3.3V<br>(Note 1)         |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 1.5                                                                                                                                   | _    |      | V     | IOH ≥ -7.5 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 2.0                                                                                                                                   | _    |      |       | IOH ≥ -6.8 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 3.0                                                                                                                                   | _    | _    |       | IOH ≥ -3 mA, VDD = 3.3V<br>(Note 1)         |

# TABLE 31-8: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

**Note 1:** Parameters are characterized, but not tested.

2: Includes all I/O pins that are not 8x Sink Driver pins (see below).

Includes the following pins:
 For devices with less than 64 pins: RA3, RA4, RA9, RB<15:7> and RC3
 For 64-pin devices: RA4, RA9, RB<15:7>, RC3 and RC15

# 28-Lead Plastic Quad Flat, No Lead Package (MM) – 6x6x0.9 mm Body [QFN-S] with 0.40 mm Contact Length

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                              | MILLIMETERS |          |      |      |
|------------------------------|-------------|----------|------|------|
| Dimension Limits             |             | MIN      | NOM  | MAX  |
| Contact Pitch                | E           | 0.65 BSC |      |      |
| Optional Center Pad Width    | W2          |          |      | 4.70 |
| Optional Center Pad Length T |             |          |      | 4.70 |
| Contact Pad Spacing          | C1          |          | 6.00 |      |
| Contact Pad Spacing          | C2          |          | 6.00 |      |
| Contact Pad Width (X28)      |             |          |      | 0.40 |
| Contact Pad Length (X28) Y1  |             |          |      | 0.85 |
| Distance Between Pads G      |             | 0.25     |      |      |

### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2124A

# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | MILLIMETERS |          |      |       |
|-------------------------|-------------|----------|------|-------|
| Dimension               | Limits      | MIN      | NOM  | MAX   |
| Number of Pins          | Ν           |          | 36   |       |
| Number of Pins per Side | ND          | 10       |      |       |
| Number of Pins per Side | NE          | 8        |      |       |
| Pitch                   | е           | 0.50 BSC |      |       |
| Overall Height          | А           | 0.80     | 0.90 | 1.00  |
| Standoff                | A1          | 0.025    | -    | 0.075 |
| Overall Width           | E           | 5.00 BSC |      |       |
| Exposed Pad Width       | E2          | 3.60     | 3.75 | 3.90  |
| Overall Length          | D           | 5.00 BSC |      |       |
| Exposed Pad Length      | D2          | 3.60     | 3.75 | 3.90  |
| Contact Width           | b           | 0.20     | 0.25 | 0.30  |
| Contact Length          | L           | 0.20     | 0.25 | 0.30  |
| Contact-to-Exposed Pad  | K           | 0.20     | -    | -     |

### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-187C Sheet 2 of 2

# APPENDIX A: REVISION HISTORY

# **Revision A (April 2011)**

This is the initial released version of the document.

# Revision B (July 2011)

This revision includes minor typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table A-1.

## TABLE A-1: MAJOR SECTION UPDATES

| Section Name                                                                     | Update Description                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "High-Performance, 16-bit<br>Digital Signal Controllers<br>and Microcontrollers" | Changed all pin diagrams references of VLAP to TLA.                                                                                                                                                                                                                                                                     |
| Section 4.0 "Memory<br>Organization"                                             | Updated the All Resets values for CLKDIV and PLLFBD in the System Control Register Map (see Table 4-35).                                                                                                                                                                                                                |
| Section 5.0 "Flash Program<br>Memory"                                            | Updated "one word" to "two words" in the first paragraph of <b>Section 5.2 "RTSP Operation"</b> .                                                                                                                                                                                                                       |
| Section 9.0 "Oscillator<br>Configuration"                                        | Updated the PLL Block Diagram (see Figure 9-2).<br>Updated the Oscillator Mode, Fast RC Oscillator (FRC) with divide-by-N and PLL<br>(FRCPLL), by changing (FRCDIVN + PLL) to (FRCPLL).                                                                                                                                 |
|                                                                                  | Changed (FRCDIVN + PLL) to (FRCPLL) for COSC<2:0> = 001 and<br>NOSC<2:0> = 001 in the Oscillator Control Register (see Register 9-1).                                                                                                                                                                                   |
|                                                                                  | Changed the POR value from 0 to 1 for the DOZE<1:0> bits, from 1 to 0 for the FRCDIV<0> bit, and from 0 to 1 for the PLLPOST<0> bit; Updated the default definitions for the DOZE<2:0> and FRCDIV<2:0> bits and updated all bit definitions for the PLLPOST<1:0> bits in the Clock Divisor Register (see Register 9-2). |
|                                                                                  | Changed the POR value from 0 to 1 for the PLLDIV<5:4> bits and updated the default definitions for all PLLDIV<8:0> bits in the PLL Feedback Division Register (see Register 9-2).                                                                                                                                       |
| Section 22.0 "Charge Time<br>Measurement Unit (CTMU)"                            | Updated the bit definitions for the IRNG<1:0> bits in the CTMU Current Control Register (see Register 22-3).                                                                                                                                                                                                            |
| Section 25.0 "Op amp/<br>Comparator Module"                                      | Updated the voltage reference block diagrams (see Figure 25-1 and Figure 25-2).                                                                                                                                                                                                                                         |