

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                         |
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 256КВ (85.5К х 24)                                                               |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 16K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-VQFN Exposed Pad                                                              |
| Supplier Device Package    | 44-QFN (8×8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep256mc504-h-ml |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



## FIGURE 4-3: PROGRAM MEMORY MAP FOR dsPIC33EP128GP50X, dsPIC33EP128MC20X/50X AND PIC24EP128GP/MC20X DEVICES

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8  | Bit 7 | Bit 6  | Bit 5       | Bit 4  | Bit 3  | Bit 2    | Bit 1       | Bit 0         | All<br>Resets |
|--------------|-------|--------|--------|------------|--------|--------|--------|------------|--------|-------|--------|-------------|--------|--------|----------|-------------|---------------|---------------|
| IFS0         | 0800  | _      | DMA1IF | AD1IF      | U1TXIF | U1RXIF | SPI1IF | SPI1EIF    | T3IF   | T2IF  | OC2IF  | IC2IF       | DMA0IF | T1IF   | OC1IF    | IC1IF       | <b>INTOIF</b> | 0000          |
| IFS1         | 0802  | U2TXIF | U2RXIF | INT2IF     | T5IF   | T4IF   | OC4IF  | OC3IF      | DMA2IF | _     | _      | _           | INT1IF | CNIF   | CMIF     | MI2C1IF     | SI2C1IF       | 0000          |
| IFS2         | 0804  | _      | _      | _          | _      | —      |        | _          | —      | _     | IC4IF  | IC3IF       | DMA3IF | C1IF   | C1RXIF   | SPI2IF      | SPI2EIF       | 0000          |
| IFS3         | 0806  | _      | _      | _          | _      | —      |        | _          | —      | _     | _      | _           | —      | _      | MI2C2IF  | SI2C2IF     | —             | 0000          |
| IFS4         | 0808  | _      | _      | CTMUIF     | _      | —      |        | _          | —      | _     | C1TXIF | _           | —      | CRCIF  | U2EIF    | U1EIF       | —             | 0000          |
| IFS6         | 080C  | _      | _      | _          | _      | —      |        | _          | —      | _     | _      | _           | —      | _      | —        | _           | PWM3IF        | 0000          |
| IFS8         | 0810  | JTAGIF | ICDIF  | —          | _      | —      |        | _          | —      | _     | _      | _           | —      | _      | —        | _           | —             | 0000          |
| IFS9         | 0812  |        |        | _          | _      | _      | _      | _          | _      | _     | PTG3IF | PTG2IF      | PTG1IF | PTG0IF | PTGWDTIF | PTGSTEPIF   | _             | 0000          |
| IEC0         | 0820  |        | DMA1IE | AD1IE      | U1TXIE | U1RXIE | SPI1IE | SPI1EIE    | T3IE   | T2IE  | OC2IE  | IC2IE       | DMA0IE | T1IE   | OC1IE    | IC1IE       | INT0IE        | 0000          |
| IEC1         | 0822  | U2TXIE | U2RXIE | INT2IE     | T5IE   | T4IE   | OC4IE  | OC3IE      | DMA2IE | _     | _      | _           | INT1IE | CNIE   | CMIE     | MI2C1IE     | SI2C1IE       | 0000          |
| IEC2         | 0824  |        |        | _          | _      | _      | _      | _          | _      | _     | IC4IE  | IC3IE       | DMA3IE | C1IE   | C1RXIE   | SPI2IE      | SPI2EIE       | 0000          |
| IEC3         | 0826  | _      | _      | —          | —      |        | _      |            | _      | _     | _      |             |        | —      | MI2C2IE  | SI2C2IE     | _             | 0000          |
| IEC4         | 0828  | _      | _      | CTMUIE     | —      |        |        |            | _      | —     | C1TXIE |             |        | CRCIE  | U2EIE    | U1EIE       |               | 0000          |
| IEC8         | 0830  | JTAGIE | ICDIE  | —          | —      |        | _      |            | _      | _     | _      |             |        | —      | _        | _           | _             | 0000          |
| IEC9         | 0832  | _      | _      | —          | —      |        | _      |            | _      | _     | PTG3IE | PTG2IE      | PTG1IE | PTG0IE | PTGWDTIE | PTGSTEPIE   | _             | 0000          |
| IPC0         | 0840  |        |        | T1IP<2:0>  | >      | _      | (      | OC1IP<2:0  | >      | _     |        | IC1IP<2:0>  |        | _      |          | NT0IP<2:0>  |               | 4444          |
| IPC1         | 0842  |        |        | T2IP<2:0>  | >      | _      | (      | C2IP<2:0   | >      | _     |        | IC2IP<2:0>  |        | _      | D        | MA0IP<2:0>  |               | 4444          |
| IPC2         | 0844  |        | ι      | J1RXIP<2:0 | 0>     | _      | Ş      | SPI1IP<2:0 | )>     | _     |        | SPI1EIP<2:0 | >      | _      |          | T3IP<2:0>   |               | 4444          |
| IPC3         | 0846  |        |        | _          | _      | _      | C      | MA1IP<2:   | 0>     | _     |        | AD1IP<2:0>  |        | _      | U        | J1TXIP<2:0> |               | 0444          |
| IPC4         | 0848  |        |        | CNIP<2:0   | >      | _      |        | CMIP<2:0   | >      | _     | I      | WI2C1IP<2:0 | >      | _      | S        | I2C1IP<2:0> |               | 4444          |
| IPC5         | 084A  |        |        | _          | _      | _      | _      | _          | _      | _     | _      | _           | _      | _      |          | NT1IP<2:0>  |               | 0004          |
| IPC6         | 084C  |        |        | T4IP<2:0>  | >      | _      | (      | C4IP<2:0   | >      | _     |        | OC3IP<2:0>  |        | _      | D        | MA2IP<2:0>  |               | 4444          |
| IPC7         | 084E  |        | ι      | U2TXIP<2:0 | )>     | _      | L      | I2RXIP<2:  | 0>     | _     |        | INT2IP<2:0> | •      | _      |          | T5IP<2:0>   |               | 4444          |
| IPC8         | 0850  |        |        | C1IP<2:0>  | >      | _      | C      | 1RXIP<2:   | 0>     | _     |        | SPI2IP<2:0> | •      | _      | S        | PI2EIP<2:0> |               | 4444          |
| IPC9         | 0852  | _      | _      | _          | _      | _      |        | IC4IP<2:0  | >      | _     |        | IC3IP<2:0>  |        | _      | D        | MA3IP<2:0>  |               | 0444          |
| IPC11        | 0856  | _      | _      | _          | _      | _      |        | _          | —      | _     | _      | _           | —      | _      | _        | _           | _             | 0000          |
| IPC12        | 0858  | _      | _      | _          | _      | _      | N      | II2C2IP<2: | 0>     | _     |        | SI2C2IP<2:0 | >      | _      | _        | _           | _             | 0440          |
| IPC16        | 0860  | _      |        | CRCIP<2:0  | )>     | _      |        | U2EIP<2:0  | >      | _     |        | U1EIP<2:0>  |        | _      | _        | _           | _             | 4440          |
| IPC17        | 0862  | _      | _      | _          | _      | _      | C      | 1TXIP<2:   | )>     | _     | _      | _           | —      | _      | _        | _           | _             | 0400          |
| IPC19        | 0866  | _      | _      | —          | _      | _      |        | _          | —      | _     |        | CTMUIP<2:0  | >      | _      | —        |             |               | 0040          |
| IPC35        | 0886  | _      |        | JTAGIP<2:0 | )>     | _      |        | ICDIP<2:0  | >      | _     | —      | —           | _      | _      | —        | _           | _             | 4400          |
| IPC36        | 0888  | _      | F      | PTG0IP<2:  | 0>     | —      | PT     | GWDTIP<    | 2:0>   | _     | PT     | GSTEPIP<2   | :0>    | _      | _        | _           | _             | 4440          |
| IPC37        | 088A  | _      | _      | _          | _      | _      | F      | TG3IP<2:   | )>     | _     |        | PTG2IP<2:0  | >      | _      | P        | TG1IP<2:0>  |               | 0444          |

# TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# TABLE 4-5: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY (CONTINUED)

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11  | Bit 10 | Bit 9 | Bit 8 | Bit 7    | Bit 6   | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|---------|---------|--------|-------|-------|----------|---------|---------|---------|---------|--------|---------|--------|---------------|
| INTCON1      | 08C0  | NSTDIS | OVAERR | OVBERR | COVAERR | COVBERR | OVATE  | OVBTE | COVTE | SFTACERR | DIV0ERR | DMACERR | MATHERR | ADDRERR | STKERR | OSCFAIL |        | 0000          |
| INTCON2      | 08C2  | GIE    | DISI   | SWTRAP | _       | _       | _      | _     | _     | _        | —       | _       | _       | —       | INT2EP | INT1EP  | INT0EP | 8000          |
| INTCON3      | 08C4  |        | _      | _      | —       | _       | _      |       | _     | _        | —       | DAE     | DOOVR   | —       | _      | _       |        | 0000          |
| INTCON4      | 08C6  |        | _      |        |         |         | Ι      | _     |       |          | —       | _       |         | —       |        |         | SGHT   | 0000          |
| INTTREG      | 08C8  | _      | _      | _      | _       |         | ILR<   | 3:0>  |       |          |         |         | VECNU   | M<7:0>  |        |         |        | 0000          |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# TABLE 4-56: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|--------|--------|--------|--------|---------------|
| TRISA        | 0E00  | _      | _      | _      | _      |        | _      | _     | TRISA8 | _     | —     | —     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 011F          |
| PORTA        | 0E02  | _      | _      | _      | _      | _      | _      | _     | RA8    | _     | _     | _     | RA4    | RA3    | RA2    | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | _      | _      | _      | _     | LATA8  | _     | _     | _     | LATA4  | LATA3  | LATA2  | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | _      | _      | _      | _     | ODCA8  | _     | _     | _     | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | _      | _      | _      | _     | CNIEA8 | _     | _     | _     | CNIEA4 | CNIEA3 | CNIEA2 | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | _      | _      | _      | _     | CNPUA8 | _     | _     | _     | CNPUA4 | CNPUA3 | CNPUA2 | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | _      | _      | _      | _     | CNPDA8 | _     | _     | _     | CNPDA4 | CNPDA3 | CNPDA2 | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  | _      | —      | _      | —      | _      | —      | _     | —      | _     | —     | —     | ANSA4  | —      | —      | ANSA1  | ANSA0  | 0013          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-57: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | -       | _       | -       | —       | -      | ANSB8  | _      | _      | _      | _      | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-58: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|-------|-------|-------|--------|--------|---------------|
| TRISC        | 0E20  | _      | _      | _      | _      | _      | —      | —     | TRISC8 | _     | -     |       | _     |       | -     | TRISC1 | TRISC0 | 0103          |
| PORTC        | 0E22  |        |        | -      | -      | -      | —      | _     | RC8    | —     | -     |       | _     |       |       | RC1    | RC0    | xxxx          |
| LATC         | 0E24  |        |        | _      | _      | _      | _      | _     | LATC8  | _     | _     | _     | _     | _     | _     | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  |        |        | _      | _      | _      | _      | _     | ODCC8  | _     | _     | _     | _     | _     | _     | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | _      | _      | -      | _      |        | _      | _     | CNIEC8 | —     |       |       | _     |       |       | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  |        |        | _      | _      | _      | _      | _     | CNPUC8 | _     | _     | _     | _     | _     | _     | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  |        |        | _      | _      | _      | _      | _     | CNPDC8 | _     | _     | _     | _     | _     | _     | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  | -      | _      | _      | _      | _      | —      | —     | —      | —     |       | _     | _     | _     |       | ANSC1  | ANSC0  | 0003          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 4.8.1 DATA ACCESS FROM PROGRAM MEMORY USING TABLE INSTRUCTIONS

The TBLRDL and TBLWTL instructions offer a direct method of reading or writing the lower word of any address within the Program Space without going through Data Space. The TBLRDH and TBLWTH instructions are the only method to read or write the upper 8 bits of a Program Space word as data.

The PC is incremented by two for each successive 24-bit program word. This allows program memory addresses to directly map to Data Space addresses. Program memory can thus be regarded as two 16-bit-wide word address spaces, residing side by side, each with the same address range. TBLRDL and TBLWTL access the space that contains the least significant data word. TBLRDH and TBLWTH access the space that contains the upper data byte.

Two table instructions are provided to move byte or word-sized (16-bit) data to and from Program Space. Both function as either byte or word operations.

- TBLRDL (Table Read Low):
  - In Word mode, this instruction maps the lower word of the Program Space location (P<15:0>) to a data address (D<15:0>)

- In Byte mode, either the upper or lower byte of the lower program word is mapped to the lower byte of a data address. The upper byte is selected when Byte Select is '1'; the lower byte is selected when it is '0'.
- TBLRDH (Table Read High):
  - In Word mode, this instruction maps the entire upper word of a program address (P<23:16>) to a data address. The 'phantom' byte (D<15:8>) is always '0'.
  - In Byte mode, this instruction maps the upper or lower byte of the program word to D<7:0> of the data address in the TBLRDL instruction. The data is always '0' when the upper 'phantom' byte is selected (Byte Select = 1).

In a similar fashion, two table instructions, TBLWTH and TBLWTL, are used to write individual bytes or words to a Program Space address. The details of their operation are explained in **Section 5.0 "Flash Program Memory"**.

For all table operations, the area of program memory space to be accessed is determined by the Table Page register (TBLPAG). TBLPAG covers the entire program memory space of the device, including user application and configuration spaces. When TBLPAG<7> = 0, the table page is located in the user memory space. When TBLPAG<7> = 1, the page is located in configuration space.



# FIGURE 4-23: ACCESSING PROGRAM MEMORY WITH TABLE INSTRUCTIONS

| Oscillator Mode                                            | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | See<br>Notes |
|------------------------------------------------------------|-------------------|-------------|------------|--------------|
| Fast RC Oscillator with Divide-by-N (FRCDIVN)              | Internal          | xx          | 111        | 1, 2         |
| Fast RC Oscillator with Divide-by-16 (FRCDIV16)            | Internal          | xx          | 110        | 1            |
| Low-Power RC Oscillator (LPRC)                             | Internal          | xx          | 101        | 1            |
| Primary Oscillator (HS) with PLL (HSPLL)                   | Primary           | 10          | 011        |              |
| Primary Oscillator (XT) with PLL (XTPLL)                   | Primary           | 01          | 011        |              |
| Primary Oscillator (EC) with PLL (ECPLL)                   | Primary           | 0.0         | 011        | 1            |
| Primary Oscillator (HS)                                    | Primary           | 10          | 010        |              |
| Primary Oscillator (XT)                                    | Primary           | 01          | 010        |              |
| Primary Oscillator (EC)                                    | Primary           | 00          | 010        | 1            |
| Fast RC Oscillator (FRC) with Divide-by-N and PLL (FRCPLL) | Internal          | xx          | 001        | 1            |
| Fast RC Oscillator (FRC)                                   | Internal          | xx          | 000        | 1            |

# TABLE 9-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION

Note 1: OSC2 pin function is determined by the OSCIOFNC Configuration bit.

2: This is the default oscillator mode for an unprogrammed (erased) device.

# 9.2 Oscillator Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter this URL in your brouger. |
|-------|----------------------------------------------------------------------------------------------------------------|
|       | this URL in your browser:<br>http://www.microchip.com/wwwproducts/<br>Devices.aspx?dDocName=en555464           |

# 9.2.1 KEY RESOURCES

- "Oscillator" (DS70580) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- · Development Tools

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

|                 |     |                  |     |                   | UNIRUL RE       |                 |       |
|-----------------|-----|------------------|-----|-------------------|-----------------|-----------------|-------|
| U-0             | U-0 | U-0              | U-0 | U-0               | R/W-0           | U-0             | U-0   |
| —               | _   | —                | —   | —                 | CMPMD           | —               | —     |
| bit 15          |     |                  |     |                   |                 |                 | bit 8 |
|                 |     |                  |     |                   |                 |                 |       |
| R/W-0           | U-0 | U-0              | U-0 | U-0               | U-0             | R/W-0           | U-0   |
| CRCMD           | —   | —                | _   | —                 | —               | I2C2MD          | —     |
| bit 7           |     |                  |     |                   |                 |                 | bit C |
|                 |     |                  |     |                   |                 |                 |       |
| Legend:         |     |                  |     |                   |                 |                 |       |
| R = Readable    | bit | W = Writable I   | bit | U = Unimplem      | ented bit, read | l as '0'        |       |
| -n = Value at F | POR | '1' = Bit is set |     | '0' = Bit is clea | ared            | x = Bit is unkn | own   |

# REGISTER 10-3: PMD3: PERIPHERAL MODULE DISABLE CONTROL REGISTER 3

| bit 10  | CMPMD: Comparator Module Disable bit |
|---------|--------------------------------------|
|         | 1 = Comparator module is disabled    |
|         | 0 = Comparator module is enabled     |
| bit 9-8 | Unimplemented: Read as '0'           |
| bit 7   | CRCMD: CRC Module Disable bit        |
|         | 1 = CRC module is disabled           |
|         | 0 = CRC module is enabled            |
| bit 6-2 | Unimplemented: Read as '0'           |
| bit 1   | I2C2MD: I2C2 Module Disable bit      |
|         | 1 = I2C2 module is disabled          |
|         | 0 = I2C2 module is enabled           |
| bit 0   | Unimplemented: Read as '0'           |
|         |                                      |

# REGISTER 10-4: PMD4: PERIPHERAL MODULE DISABLE CONTROL REGISTER 4

|        | -   |     |     |        |        |     |       |
|--------|-----|-----|-----|--------|--------|-----|-------|
| U-0    | U-0 | U-0 | U-0 | U-0    | U-0    | U-0 | U-0   |
| —      | —   |     |     | —      | —      | —   | —     |
| bit 15 |     |     |     |        |        |     | bit 8 |
|        |     |     |     |        |        |     |       |
| U-0    | U-0 | U-0 | U-0 | R/W-0  | R/W-0  | U-0 | U-0   |
| —      | —   | —   | —   | REFOMD | CTMUMD | —   | —     |
| bit 7  |     |     |     |        |        |     | bit 0 |
|        |     |     |     |        |        |     |       |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15-4 | Unimplemented: Read as '0'                                 |
|----------|------------------------------------------------------------|
| bit 3    | <b>REFOMD:</b> Reference Clock Module Disable bit          |
|          | <ol> <li>1 = Reference clock module is disabled</li> </ol> |
|          | 0 = Reference clock module is enabled                      |
| bit 2    | CTMUMD: CTMU Module Disable bit                            |
|          | 1 = CTMU module is disabled                                |
|          | 0 = CTMU module is enabled                                 |
| bit 1-0  | Unimplemented: Read as '0'                                 |

 $\ensuremath{\textcircled{}^\circ}$  2011-2013 Microchip Technology Inc.

#### 11.4.4 INPUT MAPPING

The inputs of the Peripheral Pin Select options are mapped on the basis of the peripheral. That is, a control register associated with a peripheral dictates the pin it will be mapped to. The RPINRx registers are used to configure peripheral input mapping (see Register 11-1 through Register 11-17). Each register contains sets of 7-bit fields, with each set associated with one of the remappable peripherals. Programming a given peripheral's bit field with an appropriate 7-bit value maps the RPn pin with the corresponding value to that peripheral. For any given device, the valid range of values for any bit field corresponds to the maximum number of Peripheral Pin Selections supported by the device.

For example, Figure 11-2 illustrates remappable pin selection for the U1RX input.

#### FIGURE 11-2: REMAPPABLE INPUT FOR U1RX



#### 11.4.4.1 Virtual Connections

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices support virtual (internal) connections to the output of the op amp/ comparator module (see Figure 25-1 in Section 25.0 "Op Amp/Comparator Module"), and the PTG module (see Section 24.0 "Peripheral Trigger Generator (PTG) Module").

In addition, dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices support virtual connections to the filtered QEI module inputs: FINDX1, FHOME1, FINDX2 and FHOME2 (see Figure 17-1 in Section 17.0 "Quadrature Encoder Interface (QEI) Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)".

Virtual connections provide a simple way of interperipheral connection without utilizing a physical pin. For example, by setting the FLT1R<6:0> bits of the RPINR12 register to the value of `b0000001, the output of the analog comparator, C1OUT, will be connected to the PWM Fault 1 input, which allows the analog comparator to trigger PWM Faults without the use of an actual physical pin on the device.

Virtual connection to the QEI module allows peripherals to be connected to the QEI digital filter input. To utilize this filter, the QEI module must be enabled and its inputs must be connected to a physical RPn pin. Example 11-2 illustrates how the input capture module can be connected to the QEI digital filter.

# EXAMPLE 11-2: CONNECTING IC1 TO THE HOME1 QEI1 DIGITAL FILTER INPUT ON PIN 43 OF THE dsPIC33EPXXXMC206 DEVICE

| RPINR15 = 0x2500; | /* Connect the QEI1 HOME1 input to RP37 (pin 43) */                   |
|-------------------|-----------------------------------------------------------------------|
| RPINR7 = 0x009;   | /* Connect the IC1 input to the digital filter on the FHOME1 input */ |
| QEI1IOC = 0x4000; | /* Enable the QEI digital filter */                                   |
| QEI1CON = 0x8000; | /* Enable the QEI module */                                           |

# 11.4.4.2 Output Mapping

In contrast to inputs, the outputs of the Peripheral Pin Select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. Like the RPINRx registers, each register contains sets of 6-bit fields, with each set associated with one RPn pin (see Register 11-18 through Register 11-27). The value of the bit field corresponds to one of the peripherals and that peripheral's output is mapped to the pin (see Table 11-3 and Figure 11-3).

A null output is associated with the output register Reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default.

#### FIGURE 11-3: MULTIPLEXING REMAPPABLE OUTPUT FOR RPn



# 11.4.4.3 Mapping Limitations

The control schema of the peripheral select pins is not limited to a small range of fixed peripheral configurations. There are no mutual or hardware-enforced lockouts between any of the peripheral mapping SFRs. Literally any combination of peripheral mappings across any or all of the RPn pins is possible. This includes both many-toone and one-to-many mappings of peripheral inputs and outputs to pins. While such mappings may be technically possible from a configuration point of view, they may not be supportable from an electrical point of view.

# TABLE 11-3: OUTPUT SELECTION FOR REMAPPABLE PINS (RPn)

| Function                | RPxR<5:0> | Output Name                                   |
|-------------------------|-----------|-----------------------------------------------|
| Default PORT            | 000000    | RPn tied to Default Pin                       |
| U1TX                    | 000001    | RPn tied to UART1 Transmit                    |
| U2TX                    | 000011    | RPn tied to UART2 Transmit                    |
| SDO2                    | 001000    | RPn tied to SPI2 Data Output                  |
| SCK2                    | 001001    | RPn tied to SPI2 Clock Output                 |
| SS2                     | 001010    | RPn tied to SPI2 Slave Select                 |
| C1TX <sup>(2)</sup>     | 001110    | RPn tied to CAN1 Transmit                     |
| OC1                     | 010000    | RPn tied to Output Compare 1 Output           |
| OC2                     | 010001    | RPn tied to Output Compare 2 Output           |
| OC3                     | 010010    | RPn tied to Output Compare 3 Output           |
| OC4                     | 010011    | RPn tied to Output Compare 4 Output           |
| C1OUT                   | 011000    | RPn tied to Comparator Output 1               |
| C2OUT                   | 011001    | RPn tied to Comparator Output 2               |
| C3OUT                   | 011010    | RPn tied to Comparator Output 3               |
| SYNCO1 <sup>(1)</sup>   | 101101    | RPn tied to PWM Primary Time Base Sync Output |
| QEI1CCMP <sup>(1)</sup> | 101111    | RPn tied to QEI 1 Counter Comparator Output   |
| REFCLKO                 | 110001    | RPn tied to Reference Clock Output            |
| C4OUT                   | 110010    | RPn tied to Comparator Output 4               |

Note 1: This function is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: This function is available in dsPIC33EPXXXGP/MC50X devices only.

# REGISTER 11-16: RPINR38: PERIPHERAL PIN SELECT INPUT REGISTER 38 (dsPIC33EPXXXMC20X AND PIC24EPXXXMC20X DEVICES ONLY)

|              | -         |                                      |                                            |                      |                   | -                  |                |
|--------------|-----------|--------------------------------------|--------------------------------------------|----------------------|-------------------|--------------------|----------------|
| U-0          | R/W-0     | R/W-0                                | R/W-0                                      | R/W-0                | R/W-0             | R/W-0              | R/W-0          |
|              |           |                                      |                                            | DTCMP1R<6:           | 0>                |                    |                |
| bit 15       |           |                                      |                                            |                      |                   |                    | bit 8          |
|              |           |                                      |                                            |                      |                   |                    |                |
| U-0          | U-0       | U-0                                  | U-0                                        | U-0                  | U-0               | U-0                | U-0            |
| —            | —         | —                                    | _                                          |                      | _                 | —                  | —              |
| bit 7        |           |                                      |                                            |                      |                   |                    | bit C          |
|              |           |                                      |                                            |                      |                   |                    |                |
| Legend:      |           |                                      |                                            |                      |                   |                    |                |
| R = Readal   | ole bit   | W = Writable                         | W = Writable bit U = Unimplemented bit, re |                      |                   |                    |                |
| -n = Value a | at POR    | '1' = Bit is set                     | :                                          | '0' = Bit is cleared |                   | x = Bit is unknown |                |
|              |           |                                      |                                            |                      |                   |                    |                |
| bit 15       | Unimpleme | nted: Read as '                      | 0'                                         |                      |                   |                    |                |
| bit 14-8     |           | 6:0>: Assign PV<br>1-2 for input pin |                                            | •                    | on Input 1 to the | e Corresponding    | g RPn Pin bits |
|              | 1111001 = | Input tied to RP                     | 1121                                       |                      |                   |                    |                |
|              | •         |                                      |                                            |                      |                   |                    |                |
|              | •         |                                      |                                            |                      |                   |                    |                |
|              |           | Input tied to CM                     | P1                                         |                      |                   |                    |                |
|              |           | Input tied to Vss                    |                                            |                      |                   |                    |                |
| bit 7-0      |           | nted: Read as '                      |                                            |                      |                   |                    |                |
|              |           |                                      |                                            |                      |                   |                    |                |

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0           | U-0        | R/W-0            | R/W-0          | R/W-0             | R/W-0            | R/W-0           | R/W-0 |
|---------------|------------|------------------|----------------|-------------------|------------------|-----------------|-------|
| _             | —          |                  |                | RP39              | R<5:0>           |                 |       |
| bit 15        |            |                  |                |                   |                  |                 | bit 8 |
|               |            |                  |                |                   |                  |                 |       |
| U-0           | U-0        | R/W-0            | R/W-0          | R/W-0             | R/W-0            | R/W-0           | R/W-0 |
| —             | —          |                  |                | RP38              | R<5:0>           |                 |       |
| bit 7         |            |                  |                |                   |                  |                 | bit 0 |
|               |            |                  |                |                   |                  |                 |       |
| Legend:       |            |                  |                |                   |                  |                 |       |
| R = Readable  | e bit      | W = Writable     | bit            | U = Unimplen      | nented bit, read | d as '0'        |       |
| -n = Value at | POR        | '1' = Bit is set |                | '0' = Bit is clea | ared             | x = Bit is unkr | nown  |
|               |            |                  |                |                   |                  |                 |       |
| bit 15-14     | Unimplemer | nted: Read as '  | 0'             |                   |                  |                 |       |
| bit 13-8      | RP39R<5:0> | : Peripheral Ou  | Itput Function | n is Assigned to  | RP39 Output F    | Pin bits        |       |

# REGISTER 11-20: RPOR2: PERIPHERAL PIN SELECT OUTPUT REGISTER 2

|         | (see Table 11-3 for peripheral function numbers)                           |
|---------|----------------------------------------------------------------------------|
| bit 7-6 | Unimplemented: Read as '0'                                                 |
| bit 5-0 | RP38R<5:0>: Peripheral Output Function is Assigned to RP38 Output Pin bits |
|         | (see Table 11-3 for peripheral function numbers)                           |

# REGISTER 11-21: RPOR3: PERIPHERAL PIN SELECT OUTPUT REGISTER 3

| U-0    | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|--------|-----|-------|-------|-------|--------|-------|-------|
| —      | —   |       |       | RP41  | R<5:0> |       |       |
| bit 15 |     |       |       |       |        |       | bit 8 |

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|--------|-------|-------|
| —     | —   |       |       | RP40  | R<5:0> |       |       |
| bit 7 |     |       |       |       |        |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

- bit 13-8 **RP41R<5:0>:** Peripheral Output Function is Assigned to RP41 Output Pin bits (see Table 11-3 for peripheral function numbers)
- bit 7-6 Unimplemented: Read as '0'
- bit 5-0 **RP40R<5:0>:** Peripheral Output Function is Assigned to RP40 Output Pin bits (see Table 11-3 for peripheral function numbers)

# REGISTER 20-1: UXMODE: UARTX MODE REGISTER (CONTINUED)

| bit 5   | ABAUD: Auto-Baud Enable bit                                                                                                                                                                                                               |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = Enables baud rate measurement on the next character – requires reception of a Sync field (55h) before other data; cleared in hardware upon completion</li> <li>0 = Baud rate measurement is disabled or completed</li> </ul> |
| bit 4   | URXINV: UARTx Receive Polarity Inversion bit                                                                                                                                                                                              |
|         | 1 = UxRX Idle state is '0'<br>0 = UxRX Idle state is '1'                                                                                                                                                                                  |
| bit 3   | BRGH: High Baud Rate Enable bit                                                                                                                                                                                                           |
|         | <ul> <li>1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)</li> <li>0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)</li> </ul>                                                        |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits                                                                                                                                                                                                |
|         | <ul> <li>11 = 9-bit data, no parity</li> <li>10 = 8-bit data, odd parity</li> <li>01 = 8-bit data, even parity</li> <li>00 = 8-bit data, no parity</li> </ul>                                                                             |
| bit 0   | STSEL: Stop Bit Selection bit                                                                                                                                                                                                             |
|         | 1 = Two Stop bits<br>0 = One Stop bit                                                                                                                                                                                                     |
|         | Refer to the " <b>UART</b> " (DS70582) section in the "dsPIC33/PIC24 Family Reference Manual" for information on enabling the UARTx module for receive or transmit operation.                                                             |

- 2: This feature is only available for the 16x BRG mode (BRGH = 0).
- 3: This feature is only available on 44-pin and 64-pin devices.
- 4: This feature is only available on 64-pin devices.

| U-0                     | U-0                            | U-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |
|-------------------------|--------------------------------|------------------------------------|---------|------------------|-----------------|-----------------|---------|
| _                       | _                              |                                    | FILHIT4 | FILHIT3          | FILHIT2         | FILHIT1         | FILHIT0 |
| bit 15                  | <b>I</b>                       | •                                  |         |                  |                 |                 | bit 8   |
|                         |                                |                                    |         |                  |                 |                 |         |
| U-0                     | R-1                            | R-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |
| _                       | ICODE6                         | ICODE5                             | ICODE4  | ICODE3           | ICODE2          | ICODE1          | ICODE0  |
| bit 7                   |                                |                                    |         |                  |                 |                 | bit     |
| Logondi                 |                                |                                    |         |                  |                 |                 |         |
| Legend:<br>R = Readable | - hit                          |                                    | hit.    |                  | nonted hit rea  | d aa 'O'        |         |
| -n = Value at           |                                | W = Writable                       |         | '0' = Bit is cle | mented bit, rea |                 |         |
| -n = value at           | PUR                            | '1' = Bit is set                   |         | 0 = Bit is cie   | ared            | x = Bit is unkr | IOWN    |
| bit 15-13               | Unimplemen                     | ted: Read as '                     | 0'      |                  |                 |                 |         |
| bit 12-8                | =                              | Filter Hit Num                     |         |                  |                 |                 |         |
|                         |                                | 1 = Reserved                       |         |                  |                 |                 |         |
|                         | 01111 <b>= Filte</b>           | r 15                               |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         |                                | - 1                                |         |                  |                 |                 |         |
|                         | 00001 = Filte<br>00000 = Filte |                                    |         |                  |                 |                 |         |
| bit 7                   |                                | ted: Read as '                     | 0'      |                  |                 |                 |         |
| bit 6-0                 | -                              | Interrupt Flag                     |         |                  |                 |                 |         |
|                         |                                | 11111 = Rese                       |         |                  |                 |                 |         |
|                         |                                | IFO almost full                    |         |                  |                 |                 |         |
|                         |                                | eceiver overflo                    |         |                  |                 |                 |         |
|                         | 1000010 = K<br>1000001 = E     | /ake-up interru<br>rror interrupt  | μ       |                  |                 |                 |         |
|                         | 1000000 = N                    |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         |                                | 11111 = Rese                       |         |                  |                 |                 |         |
|                         | •                              | B15 buffer inte                    | inupt   |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | 0001001 <b>= R</b>             | B9 buffer inter                    | rupt    |                  |                 |                 |         |
|                         |                                | B8 buffer inter                    |         |                  |                 |                 |         |
|                         |                                | RB7 buffer inte<br>RB6 buffer inte |         |                  |                 |                 |         |
|                         |                                | RB5 buffer inte                    |         |                  |                 |                 |         |
|                         |                                | RB4 buffer inte                    |         |                  |                 |                 |         |
|                         | 0000011 <b>= T</b>             | RB3 buffer inte                    | errupt  |                  |                 |                 |         |
|                         |                                |                                    |         |                  |                 |                 |         |
|                         |                                | RB2 buffer inte<br>RB1 buffer inte |         |                  |                 |                 |         |

# REGISTER 21-3: CxVEC: ECANx INTERRUPT CODE REGISTER

# REGISTER 21-6: CxINTF: ECANx INTERRUPT FLAG REGISTER (CONTINUED)

- bit 1 **RBIF:** RX Buffer Interrupt Flag bit
  - 1 = Interrupt request has occurred
    - 0 = Interrupt request has not occurred
- bit 0 **TBIF:** TX Buffer Interrupt Flag bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred

| R/W-0         | R/W-0                                                                                       | R/W-0                                                                                                                                                                                  | R/W-0                                                                                                                                     | R/W-0                                                                                    | R/W-0                                 | R/W-0           | R/W-0 |
|---------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------|-----------------|-------|
| ITRIM5        | ITRIM4                                                                                      | ITRIM3                                                                                                                                                                                 | ITRIM2                                                                                                                                    | ITRIM1                                                                                   | ITRIM0                                | IRNG1           | IRNG0 |
| bit 15        |                                                                                             |                                                                                                                                                                                        |                                                                                                                                           |                                                                                          |                                       |                 | bit   |
|               |                                                                                             |                                                                                                                                                                                        |                                                                                                                                           |                                                                                          |                                       |                 |       |
| U-0           | U-0                                                                                         | U-0                                                                                                                                                                                    | U-0                                                                                                                                       | U-0                                                                                      | U-0                                   | U-0             | U-0   |
|               |                                                                                             |                                                                                                                                                                                        | _                                                                                                                                         |                                                                                          | _                                     |                 | _     |
| bit 7         |                                                                                             |                                                                                                                                                                                        |                                                                                                                                           |                                                                                          |                                       |                 | bit   |
| Legend:       |                                                                                             |                                                                                                                                                                                        |                                                                                                                                           |                                                                                          |                                       |                 |       |
| R = Readabl   | e bit                                                                                       | W = Writable                                                                                                                                                                           | bit                                                                                                                                       | U = Unimplem                                                                             | nented bit, read                      | 1 as '0'        |       |
| -n = Value at | POR                                                                                         | '1' = Bit is set                                                                                                                                                                       |                                                                                                                                           | '0' = Bit is clea                                                                        |                                       | x = Bit is unkr | nown  |
|               |                                                                                             |                                                                                                                                                                                        |                                                                                                                                           |                                                                                          |                                       |                 |       |
|               | 011110 = Ma<br>•                                                                            | ximum positive                                                                                                                                                                         | e change from                                                                                                                             |                                                                                          | 1 + 00 /0                             |                 |       |
|               | •<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>• | nimum positive<br>nimum positive<br>minal current c<br>nimum negative                                                                                                                  | change from r<br>change from r<br>output specified<br>e change from                                                                       | nominal current<br>nominal current<br>l by IRNG<1:0><br>nominal curren<br>nominal curren | + 4%<br>+ 2%<br>t – 2%                |                 |       |
|               | •<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                          | nimum positive<br>nimum positive<br>minal current o<br>nimum negative<br>nimum negative<br>ximum negative                                                                              | change from r<br>change from r<br>output specified<br>e change from<br>e change from                                                      | nominal current<br>nominal current<br>l by IRNG<1:0><br>nominal curren                   | + 4%<br>+ 2%<br>-<br>t – 2%<br>t – 4% |                 |       |
| bit 9-8       | •<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                          | nimum positive<br>nimum positive<br>minal current o<br>nimum negative<br>nimum negative<br>ximum negative<br>current Source<br>ase Current <sup>(2)</sup><br>se Current <sup>(2)</sup> | change from r<br>change from r<br>output specified<br>e change from<br>e change from<br>ve change from<br>e change from<br>a Range Select | nominal current<br>nominal current<br>l by IRNG<1:0><br>nominal curren<br>nominal curren | + 4%<br>+ 2%<br>-<br>t – 2%<br>t – 4% |                 |       |

# REGISTER 22-3: CTMUICON: CTMU CURRENT CONTROL REGISTER

2: Refer to the CTMU Current Source Specifications (Table 30-56) in Section 30.0 "Electrical Characteristics" for the current range selection values.

# REGISTER 23-5: AD1CHS123: ADC1 INPUT CHANNEL 1, 2, 3 SELECT REGISTER (CONTINUED)

bit 0

**CH123SA:** Channel 1, 2, 3 Positive Input Select for Sample MUXA bit In 12-bit mode (AD21B = 1), CH123SA is Unimplemented and is Read as '0':

| Value          | ADC Channel |         |         |  |  |
|----------------|-------------|---------|---------|--|--|
|                | CH1         | CH2     | CH3     |  |  |
| 1 <b>(2)</b>   | OA1/AN3     | OA2/AN0 | OA3/AN6 |  |  |
| 0 <b>(1,2)</b> | OA2/AN0     | AN1     | AN2     |  |  |

**Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.

2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

# REGISTER 24-1: PTGCST: PTG CONTROL/STATUS REGISTER (CONTINUED)

- PTGITM<1:0>: PTG Input Trigger Command Operating Mode bits<sup>(1)</sup>
  - 11 = Single level detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 10 = Single level detect with Step delay executed on exit of command
  - 01 = Continuous edge detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 00 = Continuous edge detect with Step delay executed on exit of command
- Note 1: These bits apply to the PTGWHI and PTGWLO commands only.

bit 1-0

- **2:** This bit is only used with the PTGCTRL step command software trigger option.
- **3:** Use of the PTG Single-Step mode is reserved for debugging tools only.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| R/W-0      | R/W-0                                                                                                                                                                  | R/W-0                                                                                                                                                                                          | R/W-0          | R/W-0        | R/W-0                        | R/W-0    | R/W-0  |  |  |  |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------------|------------------------------|----------|--------|--|--|--|
| ADCTS4     | ADCTS3                                                                                                                                                                 | ADCTS2                                                                                                                                                                                         | ADCTS1         | IC4TSS       | IC3TSS                       | IC2TSS   | IC1TSS |  |  |  |
| bit 15     |                                                                                                                                                                        |                                                                                                                                                                                                |                |              |                              |          | bit 8  |  |  |  |
| R/W-0      | R/W-0                                                                                                                                                                  | R/W-0                                                                                                                                                                                          | R/W-0          | R/W-0        | R/W-0                        | R/W-0    | R/W-0  |  |  |  |
| OC4CS      |                                                                                                                                                                        | OC2CS                                                                                                                                                                                          | OC1CS          | OC4TSS       | OC3TSS                       | OC2TSS   | OC1TSS |  |  |  |
| bit 7      |                                                                                                                                                                        |                                                                                                                                                                                                |                |              |                              |          | bit (  |  |  |  |
| Legend:    |                                                                                                                                                                        |                                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
| R = Reada  | ble bit                                                                                                                                                                | W = Writable                                                                                                                                                                                   | bit            | U = Unimple  | mented bit, read             | l as '0' |        |  |  |  |
| -n = Value | at POR                                                                                                                                                                 | '1' = Bit is set                                                                                                                                                                               | •              |              |                              |          | nown   |  |  |  |
|            |                                                                                                                                                                        |                                                                                                                                                                                                | -<br>          |              |                              |          | -      |  |  |  |
| bit 15     | ADCTS4: Sa                                                                                                                                                             | mple Trigger P                                                                                                                                                                                 | TGO15 for AE   | DC bit       |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | 1 = Generates Trigger when the broadcast command is executed                                                                                                                                   |                |              |                              |          |        |  |  |  |
|            | 0 = Does not                                                                                                                                                           | 0 = Does not generate Trigger when the broadcast command is executed                                                                                                                           |                |              |                              |          |        |  |  |  |
| bit 14     |                                                                                                                                                                        | imple Trigger P                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | 1 = Generates Trigger when the broadcast command is executed                                                                                                                                   |                |              |                              |          |        |  |  |  |
| 1.1.40     |                                                                                                                                                                        | 0 = Does not generate Trigger when the broadcast command is executed                                                                                                                           |                |              |                              |          |        |  |  |  |
| bit 13     |                                                                                                                                                                        | ADCTS2: Sample Trigger PTGO13 for ADC bit<br>1 = Generates Trigger when the broadcast command is executed                                                                                      |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>0 = Does not generate Trigger when the broadcast command is executed</li> </ul>                                                                                                       |                |              |                              |          |        |  |  |  |
| bit 12     |                                                                                                                                                                        | ADCTS1: Sample Trigger PTGO12 for ADC bit                                                                                                                                                      |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | 1 = Generates Trigger when the broadcast command is executed                                                                                                                                   |                |              |                              |          |        |  |  |  |
|            | 0 = Does not generate Trigger when the broadcast command is executed                                                                                                   |                                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
| bit 11     | -                                                                                                                                                                      | IC4TSS: Trigger/Synchronization Source for IC4 bit                                                                                                                                             |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |                |              |                              |          |        |  |  |  |
| bit 10     | IC3TSS: Trigger/Synchronization Source for IC3 bit                                                                                                                     |                                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |                |              |                              |          |        |  |  |  |
| bit 9      | IC2TSS: Trig                                                                                                                                                           | IC2TSS: Trigger/Synchronization Source for IC2 bit                                                                                                                                             |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |                |              |                              |          |        |  |  |  |
| bit 8      | IC1TSS: Trigger/Synchronization Source for IC1 bit                                                                                                                     |                                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |                |              |                              |          |        |  |  |  |
| bit 7      |                                                                                                                                                                        | OC4CS: Clock Source for OC4 bit                                                                                                                                                                |                |              |                              |          |        |  |  |  |
|            |                                                                                                                                                                        | <ul> <li>1 = Generates clock pulse when the broadcast command is executed</li> <li>0 = Does not generate clock pulse when the broadcast command is executed</li> </ul>                         |                |              |                              |          |        |  |  |  |
| bit 6      |                                                                                                                                                                        | ck Source for C                                                                                                                                                                                | -              |              |                              |          |        |  |  |  |
|            | <ul> <li>1 = Generates clock pulse when the broadcast command is executed</li> <li>0 = Does not generate clock pulse when the broadcast command is executed</li> </ul> |                                                                                                                                                                                                |                |              |                              |          |        |  |  |  |
| bit 5      |                                                                                                                                                                        | ck Source for C                                                                                                                                                                                | -              |              |                              |          |        |  |  |  |
|            | 1 = Generate                                                                                                                                                           | es clock pulse v                                                                                                                                                                               | when the broad |              | d is executed command is exe | cuted    |        |  |  |  |
|            | This register is rea<br>PTGSTRT = 1).                                                                                                                                  | -                                                                                                                                                                                              |                |              |                              |          | and    |  |  |  |
|            | This register is on                                                                                                                                                    | lv used with the                                                                                                                                                                               | PTGCTRI, OI    | PTION = 1111 | Step command                 | l.       |        |  |  |  |
|            |                                                                                                                                                                        | .,                                                                                                                                                                                             |                |              | c.op commune                 |          |        |  |  |  |

# **REGISTER 24-3: PTGBTE: PTG BROADCAST TRIGGER ENABLE REGISTER**<sup>(1,2)</sup>

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                                                    | Description                                                                              | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|----------------------------------------------------|------------------------------------------------------------------------------------------|---------------|-------------------------------|--------------------------|
| 1                  | ADD                  | ADD             | Acc <sup>(1)</sup>                                 | Add Accumulators                                                                         | 1             | 1                             | OA,OB,SA,SB              |
|                    |                      | ADD             | f                                                  | f = f + WREG                                                                             | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD             | f,WREG                                             | WREG = f + WREG                                                                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD             | #lit10,Wn                                          | Wd = lit10 + Wd                                                                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wb,Ws,Wd                                           | Wd = Wb + Ws                                                                             | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wb,#lit5,Wd                                        | Wd = Wb + lit5                                                                           | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADD             | Wso,#Slit4,Acc                                     | 16-bit Signed Add to Accumulator                                                         | 1             | 1                             | OA,OB,SA,SE              |
| 2                  | ADDC                 | ADDC            | f                                                  | f = f + WREG + (C)                                                                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC            | f,WREG                                             | WREG = f + WREG + (C)                                                                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC            | #lit10,Wn                                          | Wd = lit10 + Wd + (C)                                                                    | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,Ws,Wd                                           | Wd = Wb + Ws + (C)                                                                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | ADDC            | Wb,#lit5,Wd                                        | Wd = Wb + lit5 + (C)                                                                     | 1             | 1                             | C,DC,N,OV,Z              |
| 3                  | AND                  | AND             | f                                                  | f = f .AND. WREG                                                                         | 1             | 1                             | N,Z                      |
|                    |                      | AND             | f,WREG                                             | WREG = f.AND. WREG                                                                       | 1             | 1                             | N,Z                      |
|                    |                      | AND             | #lit10,Wn                                          | Wd = lit10 .AND. Wd                                                                      | 1             | 1                             | N,Z                      |
|                    |                      | AND             | Wb,Ws,Wd                                           | Wd = Wb .AND. Ws                                                                         | 1             | 1                             | N,Z                      |
|                    |                      | AND             | Wb,#lit5,Wd                                        | Wd = Wb .AND. lit5                                                                       | 1             | 1                             | N,Z                      |
| 4 AS               | ASR                  | ASR             | f                                                  | f = Arithmetic Right Shift f                                                             | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR             | f,WREG                                             | WREG = Arithmetic Right Shift f                                                          | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR             | Ws,Wd                                              | Wd = Arithmetic Right Shift Ws                                                           | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | ASR             | Wb,Wns,Wnd                                         | Wnd = Arithmetic Right Shift Wb by Wns                                                   | 1             | 1                             | N,Z                      |
|                    |                      | ASR             | Wb,#lit5,Wnd                                       | Wnd = Arithmetic Right Shift Wb by lit5                                                  | 1             | 1                             | N,Z                      |
| 5                  | BCLR                 | BCLR            | f,#bit4                                            | Bit Clear f                                                                              | 1             | 1                             | None                     |
|                    |                      | BCLR            | Ws,#bit4                                           | Bit Clear Ws                                                                             | 1             | 1                             | None                     |
| 6                  | BRA                  | BRA             | C,Expr                                             | Branch if Carry                                                                          | 1             | 1 (4)                         | None                     |
|                    | Diai                 | BRA             | GE, Expr                                           | Branch if greater than or equal                                                          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | GEU, Expr                                          | Branch if unsigned greater than or equal                                                 | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | GT, Expr                                           | Branch if greater than                                                                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | GTU, Expr                                          | Branch if unsigned greater than                                                          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | LE, Expr                                           | Branch if less than or equal                                                             | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | LEU, Expr                                          | Branch if unsigned less than or equal                                                    | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | LT, Expr                                           | Branch if less than                                                                      | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | LTU, Expr                                          | Branch if unsigned less than                                                             | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | N,Expr                                             | Branch if Negative                                                                       | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | NC, Expr                                           | Branch if Not Carry                                                                      | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | NC, Expr                                           | Branch if Not Negative                                                                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | NOV, Expr                                          | Branch if Not Overflow                                                                   | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             |                                                    | Branch if Not Zero                                                                       | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | NZ, Expr<br>OA, Expr <sup>(1)</sup>                | Branch if Accumulator A overflow                                                         | 1             | 1 (4)                         | None                     |
|                    |                      |                 | OB, Expr <sup>(1)</sup>                            | Branch if Accumulator B overflow                                                         | 1             |                               | None                     |
|                    |                      | BRA             | OB, Expr. ,<br>OV, Expr. (1)                       | Branch if Overflow                                                                       |               | 1 (4)                         |                          |
|                    |                      | BRA             | SA, Expr(1)                                        |                                                                                          | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | SA, Expr <sup>(1)</sup><br>SB, Expr <sup>(1)</sup> | Branch if Accumulator A saturated                                                        | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             |                                                    | Branch if Accumulator B saturated                                                        | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | Expr                                               | Branch Unconditionally                                                                   | 1             | 4                             | None                     |
|                    |                      | BRA             | Z,Expr                                             | Branch if Zero                                                                           | 1             | 1 (4)                         | None                     |
|                    |                      | BRA             | Wn                                                 | Computed Branch                                                                          | 1             | 4                             | None                     |
| 7                  | BSET                 | BSET            | f,#bit4                                            | Bit Set f                                                                                | 1             | 1                             | None                     |
|                    |                      | BSET            | Ws,#bit4                                           | Bit Set Ws                                                                               | 1             | 1                             | None                     |
| 8                  | BSW                  | BSW.C           | Ws,Wb                                              | Write C bit to Ws <wb></wb>                                                              | 1             | 1                             | None<br>None             |
| 8                  | BSW                  | BSW.Z           | Ws,Wb                                              | Write C bit to Ws <wb> Write Z bit to Ws<wb> C200X/F0X and PIC/F0X Advises and</wb></wb> | 1             | -                             | 1                        |

# TABLE 28-2: INSTRUCTION SET OVERVIEW

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 ==

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620773949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.