

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 60 MIPs                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 32KB (10.7K x 24)                                                               |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                |                                                                                 |
| RAM Size                   | 2K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 9x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 44-QFN (8x8)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep32gp504-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| File Name    Addr.    Bit 15    Bit 14    Bit 12    Bit 11    Bit 10    Bit 9    Bit 8    Bit 7    Bit 6    Bit 5    Bit 4    Bit 3    Bit 2    Bit 1    Bit 00    All<br>Reset      OC1CON1    0900    —    —    OCSIDL    CCTSEL<2.0>    —    ENFLT8    ENFLT8    —    OCFIT8    OCFIT8<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | IADLL 4   | +- I U. | 001                                 | FULC                                                                  |          |        | CUGII    | OUTFU  |       |             | KE013       |              | F      |        |          |           |          |       |               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-------------------------------------|-----------------------------------------------------------------------|----------|--------|----------|--------|-------|-------------|-------------|--------------|--------|--------|----------|-----------|----------|-------|---------------|
| OC1CON1    0900    —    —    ENFLTB    ENFLTB    ENFLTB    OCFLTB    OCFLTB    OCFLTA    TRIGMODE    OCM<2:0>    0000      OC1CON2    9902    FLTMD    FLTOUT    FLTRIEN    OCINV    —    —    —    OC32    OCTRIG    TRIGSTAT    OCFLTB    OCFLTA    TRIGMODE    OCM<2:0>    0000      OC100N2    9902    FLTMD    FLTRIEN    OCINV    —    —    —    OC32    OCTRIG    TRIGSTAT    OCTRIS    SYNCSEL-4:0>    0000      OC100N2    9906    —    —    OUDUT Compare 1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | File Name | Addr.   | Bit 15                              | Bit 14                                                                | Bit 13   | Bit 12 | Bit 11   | Bit 10 | Bit 9 | Bit 8       | Bit 7       | Bit 6        | Bit 5  | Bit 4  | Bit 3    | Bit 2     | Bit 1    | Bit 0 | All<br>Resets |
| OC1CON2  0902  FLTMD  FLTNIEN  OCINV  —  —  OC22  OCTRIG  TRIGSTAT  OCTRIS  SYNCSEL4:0>  0000    OC1RN  0906                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OC1CON1   | 0900    | _                                   | —                                                                     | OCSIDL   | C      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> | •     | 0000          |
| 0C1RS  0904                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | OC1CON2   | 0902    | FLTMD                               | LTMD FLTOUT FLTTRIEN OCINV OC32 OCTRIG TRIGSTAT OCTRIS SYNCSEL<4:0> 0 |          |        |          |        |       |             |             | 000C         |        |        |          |           |          |       |               |
| OC1R  096                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OC1RS     | 0904    |                                     |                                                                       |          |        |          |        | Outp  | out Compare | e 1 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| 0C1TMR  0908                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OC1R      | 0906    |                                     |                                                                       |          |        |          |        |       | Output Co   | mpare 1 Re  | egister      |        |        |          |           |          |       | xxxx          |
| OC2CON1    090A    —    OCSIDL    C_TSEL<2:>    —    ENFLTB    ENFLTB    M    OCFLTB    OCFLTA    TRIGMODE    OCM    000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OC1TMR    | 0908    |                                     | Timer Value 1 Register xxxx                                           |          |        |          |        |       |             |             | xxxx         |        |        |          |           |          |       |               |
| OC2CON2  0900  FLTMU  FLTMU FLTNIEN  OCINV  -  -  OC32  OCTRIG  TRIGSTAT  OCTRIS  SYNCSEL4:0>  OOD    OC2R  0906  -  -  OC4  Corras  SYNCSEL4:0>  OOD  OOD  OC2R  OOD  Corras  SYNCSEL4:0>  OOD  OO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OC2CON1   | 090A    |                                     | —                                                                     | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC2RS  0906  Image: Second Windows Condows  | OC2CON2   | 090C    | FLTMD                               | FLTOUT                                                                | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC2R  0910  UNIC UNIC UNIC UNIC UNIC UNIC UNIC UNIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC2RS     | 090E    | Output Compare 2 Secondary Register |                                                                       |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |
| OC2TMR  0912  Image: Second | OC2R      | 0910    | Output Compare 2 Register x         |                                                                       |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |
| OC3CON1  0914  —  —  OCSIDL  OCTSEL<2:>  —  ENFLTB  ENFLTA  —  OCFLTB  OCFLTA  TRIGMODE  OCM<2:>>  000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC2TMR    | 0912    | Timer Value 2 Register 🛛 🗠          |                                                                       |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |
| OC3CON20916FLTMDFLTOUTFLTRIENOCINV———OC32OCTRIGTRIGSTATOCTRISSYNCSEL4:0>0000OC3RS09180918                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OC3CON1   | 0914    |                                     | —                                                                     | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC3Rs  0918  Output Compare 3 Secondary Register  xxxx    OC3R  091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OC3CON2   | 0916    | FLTMD                               | FLTOUT                                                                | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC3R  091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | OC3RS     | 0918    |                                     |                                                                       |          |        |          |        | Outp  | out Compare | e 3 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| OC3TMR  091C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OC3R      | 091A    |                                     |                                                                       |          |        |          |        |       | Output Co   | mpare 3 Re  | egister      |        |        |          |           |          |       | xxxx          |
| OC4CON1    091E    —    OCSIDL    OCTSEL<2:···    —    ENFLTB    ENFLTB    OCFLTB    OCFLTB    OCFLTA    TRIGMODE    OCM<2:0>    000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OC3TMR    | 091C    |                                     |                                                                       |          |        |          |        |       | Timer V     | alue 3 Regi | ster         |        |        |          |           |          |       | xxxx          |
| OC4CON2    0920    FLTMD    FLTRIEN    OCINV    —    —    OC32    OCTRIG    TRIGSTAT    OCTRIS    SYNCSEL<4:0>    000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OC4CON1   | 091E    | —                                   | —                                                                     | OCSIDL   | 0      | CTSEL<2: | 0>     | _     | ENFLTB      | ENFLTA      | —            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC4Rs0922Output Compare 4 Secondary RegisterxxxxOC4R0924Output Compare 4 RegisterxxxxOC4TMR0926Timer Value 4 Registerxxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | OC4CON2   | 0920    | FLTMD                               | FLTOUT                                                                | FLTTRIEN | OCINV  | _        | _      | _     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC4R    0924    Output Compare 4 Register    xxxx      OC4TMR    0926    Timer Value 4 Register    xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC4RS     | 0922    |                                     |                                                                       |          |        |          |        | Outp  | out Compare | e 4 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| OC4TMR 0926 Timer Value 4 Register xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC4R      | 0924    | Output Compare 4 Register xxxx      |                                                                       |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OC4TMR    | 0926    |                                     |                                                                       |          |        |          |        |       | Timer V     | alue 4 Regi | ster         |        |        |          |           |          |       | xxxx          |

## TABLE 4-10: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 4 REGISTER MAP

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-41: PMD REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | —      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  |        | _      |        | _      |        | PWM3MD | PWM2MD | PWM1MD |        |       | —     | —      | —      | _      | —      |       | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTOMD  |        |        |       | 0000          |
| FINDT        | 0700  | _      | _      | _      | _      | _      | _      | _      | _      | —      | _     | _     | DMA2MD | FIGND  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

NOTES:

| U-0             | U-0          | U-0              | U-0             | U-0              | U-0              | U-0             | R/W-0   |
|-----------------|--------------|------------------|-----------------|------------------|------------------|-----------------|---------|
|                 | —            | _                | _               | _                | _                | _               | PLLDIV8 |
| bit 15          |              | ·                |                 |                  |                  |                 | bit 8   |
|                 |              |                  |                 |                  |                  |                 |         |
| R/W-0           | R/W-0        | R/W-1            | R/W-1           | R/W-0            | R/W-0            | R/W-0           | R/W-0   |
| PLLDIV7         | PLLDIV6      | PLLDIV5          | PLLDIV4         | PLLDIV3          | PLLDIV2          | PLLDIV1         | PLLDIV0 |
| bit 7           |              | ·                |                 |                  | •                |                 | bit 0   |
|                 |              |                  |                 |                  |                  |                 |         |
| Legend:         |              |                  |                 |                  |                  |                 |         |
| R = Readable    | bit          | W = Writable     | bit             | U = Unimpler     | mented bit, read | l as '0'        |         |
| -n = Value at F | POR          | '1' = Bit is set |                 | '0' = Bit is cle | ared             | x = Bit is unki | nown    |
|                 |              |                  |                 |                  |                  |                 |         |
| bit 15-9        | Unimplemen   | ted: Read as '   | 0'              |                  |                  |                 |         |
| bit 8-0         | PLLDIV<8:0   | >: PLL Feedba    | ck Divisor bits | (also denoted    | as 'M', PLL mu   | ltiplier)       |         |
|                 | 111111111    | = 513            |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | 000110000:   | = 50 (default)   |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | •            |                  |                 |                  |                  |                 |         |
|                 | 00000010:    | = 4              |                 |                  |                  |                 |         |
|                 | 000000001    | = 3<br>= 2       |                 |                  |                  |                 |         |
|                 | 000000000000 | -                |                 |                  |                  |                 |         |

#### REGISTER 9-3: PLLFBD: PLL FEEDBACK DIVISOR REGISTER

#### 11.1.1 OPEN-DRAIN CONFIGURATION

In addition to the PORTx, LATx and TRISx registers for data control, port pins can also be individually configured for either digital or open-drain output. This is controlled by the Open-Drain Control register, ODCx, associated with each port. Setting any of the bits configures the corresponding pin to act as an open-drain output.

The open-drain feature allows the generation of outputs other than VDD by using external pull-up resistors. The maximum open-drain voltage allowed on any pin is the same as the maximum VIH specification for that particular pin.

See the **"Pin Diagrams"** section for the available 5V tolerant pins and Table 30-11 for the maximum VIH specification for each pin.

### 11.2 Configuring Analog and Digital Port Pins

The ANSELx register controls the operation of the analog port pins. The port pins that are to function as analog inputs or outputs must have their corresponding ANSELx and TRISx bits set. In order to use port pins for I/O functionality with digital modules, such as Timers, UARTs, etc., the corresponding ANSELx bit must be cleared.

The ANSELx register has a default value of 0xFFFF; therefore, all pins that share analog functions are analog (not digital) by default.

Pins with analog functions affected by the ANSELx registers are listed with a buffer type of analog in the Pinout I/O Descriptions (see Table 1-1).

If the TRISx bit is cleared (output) while the ANSELx bit is set, the digital output level (VOH or VOL) is converted by an analog peripheral, such as the ADC module or comparator module.

When the PORTx register is read, all pins configured as analog input channels are read as cleared (a low level).

Pins configured as digital inputs do not convert an analog input. Analog levels on any pin defined as a digital input (including the ANx pins) can cause the input buffer to consume current that exceeds the device specifications.

#### 11.2.1 I/O PORT WRITE/READ TIMING

One instruction cycle is required between a port direction change or port write operation and a read operation of the same port. Typically this instruction would be a NOP, as shown in Example 11-1.

#### **11.3** Input Change Notification (ICN)

The Input Change Notification function of the I/O ports allows devices to generate interrupt requests to the processor in response to a Change-of-State (COS) on selected input pins. This feature can detect input Change-of-States even in Sleep mode, when the clocks are disabled. Every I/O port pin can be selected (enabled) for generating an interrupt request on a Change-of-State.

Three control registers are associated with the Change Notification (CN) functionality of each I/O port. The CNENx registers contain the CN interrupt enable control bits for each of the input pins. Setting any of these bits enables a CN interrupt for the corresponding pins.

Each I/O pin also has a weak pull-up and a weak pull-down connected to it. The pull-ups and pulldowns act as a current source or sink source connected to the pin and eliminate the need for external resistors when push button, or keypad devices are connected. The pull-ups and pull-downs are enabled separately, using the CNPUx and the CNPDx registers, which contain the control bits for each of the pins. Setting any of the control bits enables the weak pull-ups and/or pull-downs for the corresponding pins.

| Note: | Pull-ups and pull-downs on Change Noti-      |
|-------|----------------------------------------------|
|       | fication pins should always be disabled      |
|       | when the port pin is configured as a digital |
|       | output.                                      |

#### EXAMPLE 11-1: PORT WRITE/READ EXAMPLE

| MOV  | 0xFF00, W0 | ; Configure PORTB<15:8> |
|------|------------|-------------------------|
|      |            | ; as inputs             |
| MOV  | W0, TRISB  | ; and PORTB<7:0>        |
|      |            | ; as outputs            |
| NOP  |            | ; Delay 1 cycle         |
| BTSS | PORTB, #13 | ; Next Instruction      |
|      |            |                         |

### REGISTER 11-9: RPINR15: PERIPHERAL PIN SELECT INPUT REGISTER 15 (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY)

| U-0                | R/W-0                     | R/W-0                                           | R/W-0                            | R/W-0                     | R/W-0           | R/W-0           | R/W-0 |  |  |  |  |
|--------------------|---------------------------|-------------------------------------------------|----------------------------------|---------------------------|-----------------|-----------------|-------|--|--|--|--|
| —                  |                           |                                                 |                                  | HOME1R<6:0                | >               |                 |       |  |  |  |  |
| bit 15             |                           |                                                 |                                  |                           |                 |                 | bit 8 |  |  |  |  |
|                    |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
| U-0                | R/W-0                     | R/W-0                                           | R/W-0                            | R/W-0                     | R/W-0           | R/W-0           | R/W-0 |  |  |  |  |
| —                  |                           |                                                 |                                  | INDX1R<6:0>               | >               |                 |       |  |  |  |  |
| bit 7              |                           |                                                 |                                  |                           |                 |                 | bit 0 |  |  |  |  |
|                    |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
| Legend:            |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
| R = Readab         | ole bit                   | W = Writable                                    | bit                              | U = Unimplen              | nented bit, rea | ad as '0'       |       |  |  |  |  |
| -n = Value a       | at POR                    | '1' = Bit is set                                |                                  | '0' = Bit is cle          | ared            | x = Bit is unkr | nown  |  |  |  |  |
| bit 15             | Unimpleme                 | ented: Read as '                                | 0'                               |                           |                 |                 |       |  |  |  |  |
| bit 15<br>bit 14-8 | HOME1R<6                  | 5:0>: Assign QEI                                | 0<br>1 HOME1 (H<br>selection nun | OME1) to the C            | Corresponding   | RPn Pin bits    |       |  |  |  |  |
|                    | 1111001 =                 | 1111001 = Input tied to RPI121                  |                                  |                           |                 |                 |       |  |  |  |  |
|                    |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
|                    |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
|                    |                           | Input tied to CM                                | D1                               |                           |                 |                 |       |  |  |  |  |
|                    | 0000000 =                 | Input tied to Vss                               | ;                                |                           |                 |                 |       |  |  |  |  |
| bit 7              | Unimpleme                 | ented: Read as '                                | 0'                               |                           |                 |                 |       |  |  |  |  |
| bit 6-0            | IND1XR<6:<br>(see Table 2 | <b>0&gt;:</b> Assign QEI1<br>I1-2 for input pin | INDEX1 (INE selection nun        | 0X1) to the Cor<br>nbers) | responding R    | Pn Pin bits     |       |  |  |  |  |
|                    | 1111001 =                 | Input tied to RPI                               | 121                              | ,                         |                 |                 |       |  |  |  |  |
|                    |                           |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
|                    | •                         |                                                 |                                  |                           |                 |                 |       |  |  |  |  |
|                    | 0000001 =                 | Input tied to CM                                | P1                               |                           |                 |                 |       |  |  |  |  |
|                    | 0000000 =                 | Input tied to Vss                               |                                  |                           |                 |                 |       |  |  |  |  |

| REGISTER 17-19: INT1HLDH: INTERVAL 1 TIMER HOLD HIGH WORD REGIS | TER |
|-----------------------------------------------------------------|-----|
|-----------------------------------------------------------------|-----|

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0            | R/W-0    | R/W-0 |  |
|-----------------|-------|------------------|-------|-----------------------------------------|------------------|----------|-------|--|
|                 |       |                  | INTHL | D<31:24>                                |                  |          |       |  |
| bit 15          |       |                  |       |                                         |                  |          | bit 8 |  |
|                 |       |                  |       |                                         |                  |          |       |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0            | R/W-0    | R/W-0 |  |
|                 |       |                  | INTHL | D<23:16>                                |                  |          |       |  |
| bit 7           |       |                  |       |                                         |                  |          | bit 0 |  |
|                 |       |                  |       |                                         |                  |          |       |  |
| Legend:         |       |                  |       |                                         |                  |          |       |  |
| R = Readable    | bit   | W = Writable b   | oit   | U = Unimpler                            | nented bit, read | d as '0' |       |  |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |                  |          |       |  |

bit 15-0 INTHLD<31:16>: Hold Register for Reading and Writing INT1TMRH bits

## REGISTER 17-20: INT1HLDL: INTERVAL 1 TIMER HOLD LOW WORD REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0           | R/W-0    | R/W-0 |  |
|-----------------|-------|------------------|-------|-----------------------------------------|-----------------|----------|-------|--|
|                 |       |                  | INTHL | D<15:8>                                 |                 |          |       |  |
| bit 15          |       |                  |       |                                         |                 |          | bit 8 |  |
|                 |       |                  |       |                                         |                 |          |       |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0           | R/W-0    | R/W-0 |  |
|                 |       |                  | INTH  | _D<7:0>                                 |                 |          |       |  |
| bit 7           |       |                  |       |                                         |                 |          | bit 0 |  |
|                 |       |                  |       |                                         |                 |          |       |  |
| Legend:         |       |                  |       |                                         |                 |          |       |  |
| R = Readable I  | bit   | W = Writable b   | pit   | U = Unimplen                            | nented bit, rea | d as '0' |       |  |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |                 |          |       |  |

bit 15-0 INTHLD<15:0>: Hold Register for Reading and Writing INT1TMRL bits

| U-0    | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| —      | —     | —     | —     |       | —     | AMSK9 | AMSK8 |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| AMSK7  | AMSK6 | AMSK5 | AMSK4 | AMSK3 | AMSK2 | AMSK1 | AMSK0 |
| bit 7  |       |       |       |       |       |       | bit 0 |

#### REGISTER 19-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| r                 |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| Legend:           |                  |                       |                    |
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 9-0

AMSK<9:0>: Address Mask Select bits

For 10-Bit Address:

1 = Enables masking for bit Ax of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax; bit match is required in this position

For 7-Bit Address (I2CxMSK<6:0> only):

1 = Enables masking for bit Ax + 1 of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax + 1; bit match is required in this position

| R/W-0        | R/W-0        | R/W-0                 | R/W-0           | R/W-0                              | R/W-0                | R/W-0  | R/W-0              |  |
|--------------|--------------|-----------------------|-----------------|------------------------------------|----------------------|--------|--------------------|--|
| F15BP<3:0>   |              |                       |                 |                                    | F14B                 | P<3:0> |                    |  |
| bit 15       |              |                       |                 |                                    |                      |        | bit 8              |  |
|              |              |                       |                 |                                    |                      |        |                    |  |
| R/W-0        | R/W-0        | R/W-0                 | R/W-0           | R/W-0                              | R/W-0                | R/W-0  | R/W-0              |  |
| -            | F13B         | P<3:0>                |                 |                                    | F12B                 | P<3:0> |                    |  |
| bit 7        |              |                       |                 |                                    |                      |        | bit 0              |  |
|              |              |                       |                 |                                    |                      |        |                    |  |
| Legend:      |              |                       |                 |                                    |                      |        |                    |  |
| R = Readab   | le bit       | W = Writable          | bit             | U = Unimplemented bit, read as '0' |                      |        |                    |  |
| -n = Value a | t POR        | '1' = Bit is set      |                 | '0' = Bit is cle                   | '0' = Bit is cleared |        | x = Bit is unknown |  |
| L            |              |                       |                 |                                    |                      |        |                    |  |
| bit 15-12    | F15BP<3:0    | >: RX Buffer Ma       | sk for Filter 1 | 5 bits                             |                      |        |                    |  |
|              | 1111 = Filte | er hits received in   | n RX FIFO bu    | uffer                              |                      |        |                    |  |
|              | 1110 = Filte | r hits received in    | n RX Buffer 1   | 4                                  |                      |        |                    |  |
|              | •            |                       |                 |                                    |                      |        |                    |  |
|              | •            |                       |                 |                                    |                      |        |                    |  |
|              | •            | n hito no ocivio d iv |                 |                                    |                      |        |                    |  |
|              | 0001 = Filte | r hits received ii    |                 |                                    |                      |        |                    |  |
| h:+ 44 0     |              |                       |                 | 4 h:ta (a a ma a ma)               |                      |        |                    |  |
| DIT 11-8     | F14BP<3:0    | >: RX Buffer Ma       | SK for Fliter 1 | 4 bits (same va                    | iues as bits<15      | ):12>) |                    |  |
| bit 7-4      | F13BP<3:0    | >: RX Buffer Ma       | sk for Filter 1 | 3 bits (same va                    | lues as bits<15      | 5:12>) |                    |  |
| bit 3-0      | F12BP<3:0    | RX Buffer Ma          | sk for Filter 1 | 2 bits (same va                    | lues as bits<15      | 5:12>) |                    |  |

### REGISTER 21-15: CxBUFPNT4: ECANx FILTER 12-15 BUFFER POINTER REGISTER 4

#### REGISTER 23-5: AD1CHS123: ADC1 INPUT CHANNEL 1, 2, 3 SELECT REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0       | R/W-0    | R/W-0    | R/W-0   |
|--------|-----|-----|-----|-----------|----------|----------|---------|
| —      | —   | —   | —   | —         | CH123NB1 | CH123NB0 | CH123SB |
| bit 15 |     |     |     |           |          |          | bit 8   |
|        |     |     |     |           |          |          |         |
| U-0    | U-0 | U-0 | U-0 | U-0 R/W-0 |          | R/W-0    | R/W-0   |

| 0-0   | 0-0 | 0-0 | 0-0 | 0-0 | R/W-0    | R/W-0    | R/W-0   |
|-------|-----|-----|-----|-----|----------|----------|---------|
| —     | —   | —   | —   | —   | CH123NA1 | CH123NA0 | CH123SA |
| bit 7 |     |     |     |     |          |          | bit 0   |

## Legend:

| Legena.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-11 Unimplemented: Read as '0'

bit 10-9

**CH123NB<1:0>:** Channel 1, 2, 3 Negative Input Select for Sample MUXB bits In 12-bit mode (AD21B = 1), CH123NB is Unimplemented and is Read as '0':

| Value           |         | ADC Channel |       |
|-----------------|---------|-------------|-------|
| value           | CH1     | CH2         | CH3   |
| 11              | AN9     | AN10        | AN11  |
| 10 <b>(1,2)</b> | OA3/AN6 | AN7         | AN8   |
| 0x              | VREFL   | VREFL       | VREFL |

bit 8 **CH123SB:** Channel 1, 2, 3 Positive Input Select for Sample MUXB bit In 12-bit mode (AD21B = 1), CH123SB is Unimplemented and is Read as '0':

| Value          | ADC Channel |         |         |  |  |  |
|----------------|-------------|---------|---------|--|--|--|
| value          | CH1         | CH2     | CH3     |  |  |  |
| 1 <b>(2)</b>   | OA1/AN3     | OA2/AN0 | OA3/AN6 |  |  |  |
| 0 <b>(1,2)</b> | OA2/AN0     | AN1     | AN2     |  |  |  |

bit 7-3 Unimplemented: Read as '0'

bit 2-1 **CH123NA<1:0>:** Channel 1, 2, 3 Negative Input Select for Sample MUXA bits In 12-bit mode (AD21B = 1), CH123NA is Unimplemented and is Read as '0':

| Value           | ADC Channel |       |       |  |  |  |
|-----------------|-------------|-------|-------|--|--|--|
| value           | CH1         | CH2   | CH3   |  |  |  |
| 11              | AN9         | AN10  | AN11  |  |  |  |
| 10 <b>(1,2)</b> | OA3/AN6     | AN7   | AN8   |  |  |  |
| 0x              | VREFL       | VREFL | VREFL |  |  |  |

- **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

| R/W-0         | R/W-0                                | U-0                                                                                                                                      | U-0                         | U-0                             | R/W-0                              | R/W-0                | R/W-0                |  |
|---------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------|------------------------------------|----------------------|----------------------|--|
| CSS31         | CSS30                                |                                                                                                                                          | —                           | _                               | — CSS26 <sup>(2)</sup> C           |                      | CSS24 <sup>(2)</sup> |  |
| bit 15        |                                      |                                                                                                                                          |                             | •                               |                                    |                      | bit 8                |  |
|               |                                      |                                                                                                                                          |                             |                                 |                                    |                      |                      |  |
| U-0           | U-0                                  | U-0                                                                                                                                      | U-0                         | U-0                             | U-0                                | U-0                  | U-0                  |  |
| _             |                                      |                                                                                                                                          |                             | —                               |                                    |                      |                      |  |
| bit 7         |                                      |                                                                                                                                          |                             |                                 |                                    |                      | bit 0                |  |
|               |                                      |                                                                                                                                          |                             |                                 |                                    |                      |                      |  |
| Legend:       |                                      |                                                                                                                                          |                             |                                 |                                    |                      |                      |  |
| R = Readabl   | e bit                                | W = Writable b                                                                                                                           | pit                         | U = Unimple                     | mented bit, read                   | d as '0'             |                      |  |
| -n = Value at | POR                                  | '1' = Bit is set                                                                                                                         |                             | '0' = Bit is cle                | eared                              | x = Bit is unkr      | nown                 |  |
|               |                                      |                                                                                                                                          |                             |                                 |                                    |                      |                      |  |
| bit 15        | CSS31: ADC                           | 1 Input Scan Se                                                                                                                          | election bit                |                                 |                                    |                      |                      |  |
|               | 1 = Selects C                        | TMU capacitive                                                                                                                           | and time me                 | asurement for                   | input scan (Ope                    | en)                  |                      |  |
|               | 0 = Skips CTI                        | MU capacitive a                                                                                                                          | ind time meas               | surement for in                 | put scan (Open                     | )                    |                      |  |
| bit 14        | CSS30: ADC                           | 1 Input Scan Se                                                                                                                          | election bit                |                                 |                                    |                      |                      |  |
|               | 1 = Selects C<br>0 = Skips CTI       | TMU on-chip te<br>MU on-chip tem                                                                                                         | mperature mea               | easurement fo<br>surement for i | r input scan (CT<br>nput scan (CTM | MU TEMP)<br>IU TEMP) |                      |  |
| bit 13-11     | Unimplemen                           | ted: Read as '0                                                                                                                          | )'                          |                                 |                                    |                      |                      |  |
| bit 10        | CSS26: ADC                           | 1 Input Scan Se                                                                                                                          | election bit <sup>(2)</sup> |                                 |                                    |                      |                      |  |
|               | 1 = Selects O                        | A3/AN6 for inpu                                                                                                                          | ut scan                     |                                 |                                    |                      |                      |  |
|               | 0 = Skips OA                         | 3/AN6 for input                                                                                                                          | scan                        |                                 |                                    |                      |                      |  |
| bit 9         | CSS25: ADC                           | 1 Input Scan Se                                                                                                                          | election bit <sup>(2)</sup> |                                 |                                    |                      |                      |  |
|               | 1 = Selects O                        | A2/AN0 for inpu                                                                                                                          | ut scan                     |                                 |                                    |                      |                      |  |
|               | 0 = Skips OA                         | 2/AN0 for input                                                                                                                          | scan                        |                                 |                                    |                      |                      |  |
| bit 8         | CSS24: ADC                           | 1 Input Scan Se                                                                                                                          | election bit <sup>(2)</sup> |                                 |                                    |                      |                      |  |
|               | 1 = Selects O<br>0 = Skips OA        | A1/AN3 for input 1/AN3 for input                                                                                                         | ut scan<br>scan             |                                 |                                    |                      |                      |  |
| bit 7-0       | Unimplemen                           | ted: Read as 'o                                                                                                                          | )'                          |                                 |                                    |                      |                      |  |
| Note 1: A     | II AD1CSSH bits<br>prresponding inpu | D1CSSH bits can be selected by user software. However, inputs selected for scan, without a esponding input on the device, convert VREFL. |                             |                                 |                                    |                      |                      |  |

## REGISTER 23-7: AD1CSSH: ADC1 INPUT SCAN SELECT REGISTER HIGH<sup>(1)</sup>

2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

### 24.4 Step Commands and Format

#### TABLE 24-1: PTG STEP COMMAND FORMAT

| Step Command Byte: |               |  |  |  |  |  |
|--------------------|---------------|--|--|--|--|--|
| STEPx<7:0>         |               |  |  |  |  |  |
| CMD<3:0>           | OPTION<3:0>   |  |  |  |  |  |
| bit 7 bit          | 4 bit 3 bit 0 |  |  |  |  |  |

| bit 7-4 | CMD<3:0> | Step<br>Command | Command Description                                                                                                                                                                      |
|---------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 0000     | PTGCTRL         | Execute control command as described by OPTION<3:0>.                                                                                                                                     |
|         | 0001     | PTGADD          | Add contents of PTGADJ register to target register as described by<br>OPTION<3:0>.                                                                                                       |
|         |          | PTGCOPY         | Copy contents of PTGHOLD register to target register as described by<br>OPTION<3:0>.                                                                                                     |
|         | 001x     | PTGSTRB         | Copy the value contained in CMD<0>:OPTION<3:0> to the CH0SA<4:0> bits (AD1CHS0<4:0>).                                                                                                    |
|         | 0100     | PTGWHI          | Wait for a low-to-high edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |
|         | 0101     | PTGWLO          | Wait for a high-to-low edge input from the selected PTG trigger input as described by OPTION<3:0>.                                                                                       |
|         | 0110     | Reserved        | Reserved.                                                                                                                                                                                |
|         | 0111     | PTGIRQ          | Generate individual interrupt request as described by OPTION3<:0>.                                                                                                                       |
|         | 100x     | PTGTRIG         | Generate individual trigger output as described by < <cmd<0>:OPTION&lt;3:0&gt;&gt;.</cmd<0>                                                                                              |
|         | 101x     | PTGJMP          | Copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR) and jump to that Step queue.</cmd<0>                                                          |
|         | 110x     | PTGJMPC0        | PTGC0 = PTGC0LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |
|         |          |                 | $PTGC0 \neq PTGC0LIM$ : Increment Counter 0 (PTGC0) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue</cmd<0>  |
|         | 111x     | PTGJMPC1        | PTGC1 = PTGC1LIM: Increment the Queue Pointer (PTGQPTR).                                                                                                                                 |
|         |          |                 | $PTGC1 \neq PTGC1LIM$ : Increment Counter 1 (PTGC1) and copy the value indicated in < <cmd<0>:OPTION&lt;3:0&gt;&gt; to the Queue Pointer (PTGQPTR), and jump to that Step queue.</cmd<0> |

Note 1: All reserved commands or options will execute but have no effect (i.e., execute as a NOP instruction).

2: Refer to Table 24-2 for the trigger output descriptions.

3: This feature is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

NOTES:

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                                            | Description                                 | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|--------------------------------------------|---------------------------------------------|---------------|-------------------------------|--------------------------|
| 25                 | DAW                  | DAW             | Wn                                         | Wn = decimal adjust Wn                      | 1             | 1                             | С                        |
| 26                 | DEC                  | DEC             | f                                          | f = f - 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC             | f,WREG                                     | WREG = f – 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC             | Ws,Wd                                      | Wd = Ws - 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 27                 | DEC2                 | DEC2            | f                                          | f = f – 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC2            | f,WREG                                     | WREG = f – 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | DEC2            | Ws,Wd                                      | Wd = Ws - 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 28                 | DISI                 | DISI            | #lit14                                     | Disable Interrupts for k instruction cycles | 1             | 1                             | None                     |
| 29                 | DIV                  | DIV.S           | Wm,Wn                                      | Signed 16/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.SD          | Wm,Wn                                      | Signed 32/16-bit Integer Divide             | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.U           | Wm,Wn                                      | Unsigned 16/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
|                    |                      | DIV.UD          | Wm,Wn                                      | Unsigned 32/16-bit Integer Divide           | 1             | 18                            | N,Z,C,OV                 |
| 30                 | DIVF                 | DIVF            | Wm, Wn <sup>(1)</sup>                      | Signed 16/16-bit Fractional Divide          | 1             | 18                            | N,Z,C,OV                 |
| 31                 | DO                   | DO              | #lit15,Expr <sup>(1)</sup>                 | Do code to PC + Expr, lit15 + 1 times       | 2             | 2                             | None                     |
|                    |                      | DO              | Wn, Expr <sup>(1)</sup>                    | Do code to PC + Expr, (Wn) + 1 times        | 2             | 2                             | None                     |
| 32                 | ED                   | ED              | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>         | Euclidean Distance (no accumulate)          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 33                 | EDAC                 | EDAC            | Wm*Wm,Acc,Wx,Wy,Wxd <sup>(1)</sup>         | Euclidean Distance                          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 34                 | EXCH                 | EXCH            | Wns,Wnd                                    | Swap Wns with Wnd                           | 1             | 1                             | None                     |
| 35                 | FBCL                 | FBCL            | Ws,Wnd                                     | Find Bit Change from Left (MSb) Side        | 1             | 1                             | С                        |
| 36                 | FF1L                 | FF1L            | Ws,Wnd                                     | Find First One from Left (MSb) Side         | 1             | 1                             | С                        |
| 37                 | FF1R                 | FF1R            | Ws,Wnd                                     | Find First One from Right (LSb) Side        | 1             | 1                             | С                        |
| 38                 | GOTO                 | GOTO            | Expr                                       | Go to address                               | 2             | 4                             | None                     |
|                    |                      | GOTO            | Wn                                         | Go to indirect                              | 1             | 4                             | None                     |
|                    |                      | GOTO.L          | Wn                                         | Go to indirect (long address)               | 1             | 4                             | None                     |
| 39                 | INC                  | INC             | f                                          | f = f + 1                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC             | f,WREG                                     | WREG = f + 1                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC             | Ws,Wd                                      | Wd = Ws + 1                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 40                 | INC2                 | INC2            | f                                          | f = f + 2                                   | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC2            | f,WREG                                     | WREG = f + 2                                | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | INC2            | Ws,Wd                                      | Wd = Ws + 2                                 | 1             | 1                             | C,DC,N,OV,Z              |
| 41                 | IOR                  | IOR             | f                                          | f = f .IOR. WREG                            | 1             | 1                             | N,Z                      |
|                    |                      | IOR             | f,WREG                                     | WREG = f.IOR. WREG                          | 1             | 1                             | N,Z                      |
|                    |                      | IOR             | #lit10,Wn                                  | Wd = lit10 .IOR. Wd                         | 1             | 1                             | N,Z                      |
|                    |                      | IOR             | Wb,Ws,Wd                                   | Wd = Wb .IOR. Ws                            | 1             | 1                             | N,Z                      |
|                    |                      | IOR             | Wb,#lit5,Wd                                | Wd = Wb .IOR. lit5                          | 1             | 1                             | N,Z                      |
| 42                 | LAC                  | LAC             | Wso,#Slit4,Acc                             | Load Accumulator                            | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 43                 | LNK                  | LNK             | #lit14                                     | Link Frame Pointer                          | 1             | 1                             | SFA                      |
| 44                 | LSR                  | LSR             | f                                          | f = Logical Right Shift f                   | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR             | f,WREG                                     | WREG = Logical Right Shift f                | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR             | Ws,Wd                                      | Wd = Logical Right Shift Ws                 | 1             | 1                             | C,N,OV,Z                 |
|                    |                      | LSR             | Wb,Wns,Wnd                                 | Wnd = Logical Right Shift Wb by Wns         | 1             | 1                             | N,Z                      |
|                    |                      | LSR             | Wb,#lit5,Wnd                               | Wnd = Logical Right Shift Wb by lit5        | 1             | 1                             | N,Z                      |
| 45                 | MAC                  | MAC             | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd,AWB <sup>(1)</sup> | Multiply and Accumulate                     | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MAC             | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup>     | Square and Accumulate                       | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |

#### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

| AC CHARACTERISTICS |           |                                                                |      | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |      |       |                                                                                                             |  |
|--------------------|-----------|----------------------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------|--|
| Param<br>No.       | Symbol    | Characteristic <sup>(1)</sup>                                  | Min. | Typ. <sup>(2)</sup>                                                                                                                                                                                 | Max. | Units | Conditions                                                                                                  |  |
| SY00               | Τρυ       | Power-up Period                                                | —    | 400                                                                                                                                                                                                 | 600  | μS    |                                                                                                             |  |
| SY10               | Tost      | Oscillator Start-up Time                                       | _    | 1024 Tosc                                                                                                                                                                                           |      |       | Tosc = OSC1 period                                                                                          |  |
| SY12               | Twdt      | Watchdog Timer<br>Time-out Period                              | 0.81 | 0.98                                                                                                                                                                                                | 1.22 | ms    | WDTPRE = 0,<br>WDTPOST<3:0> = 0000, using<br>LPRC tolerances indicated in F21<br>(see Table 30-20) at +85°C |  |
|                    |           |                                                                | 3.26 | 3.91                                                                                                                                                                                                | 4.88 | ms    | WDTPRE = 1,<br>WDTPOST<3:0> = 0000, using<br>LPRC tolerances indicated in F21<br>(see Table 30-20) at +85°C |  |
| SY13               | Tioz      | I/O High-Impedance<br>from MCLR Low or<br>Watchdog Timer Reset | 0.68 | 0.72                                                                                                                                                                                                | 1.2  | μS    |                                                                                                             |  |
| SY20               | TMCLR     | MCLR Pulse Width (low)                                         | 2    | _                                                                                                                                                                                                   | _    | μS    |                                                                                                             |  |
| SY30               | TBOR      | BOR Pulse Width (low)                                          | 1    | _                                                                                                                                                                                                   | _    | μS    |                                                                                                             |  |
| SY35               | TFSCM     | Fail-Safe Clock Monitor<br>Delay                               | —    | 500                                                                                                                                                                                                 | 900  | μS    | -40°C to +85°C                                                                                              |  |
| SY36               | TVREG     | Voltage Regulator<br>Standby-to-Active mode<br>Transition Time | —    | _                                                                                                                                                                                                   | 30   | μS    |                                                                                                             |  |
| SY37               | Toscdfrc  | FRC Oscillator Start-up<br>Delay                               | 46   | 48                                                                                                                                                                                                  | 54   | μS    |                                                                                                             |  |
| SY38               | TOSCDLPRC | LPRC Oscillator Start-up<br>Delay                              | —    | —                                                                                                                                                                                                   | 70   | μS    |                                                                                                             |  |

# TABLE 30-22:RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER, POWER-UP TIMERTIMING REQUIREMENTS

**Note 1:** These parameters are characterized but not tested in manufacturing.

**2:** Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.



FIGURE 30-26: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS









#### FIGURE 30-36: ADC CONVERSION (12-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000, SSRCG = 0)

# 44-Terminal Very Thin Leadless Array Package (TL) – 6x6x0.9 mm Body With Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | Units  | MILLIMETERS |      |       |
|-------------------------|--------|-------------|------|-------|
| Dimension               | Limits | MIN         | NOM  | MAX   |
| Number of Pins          | N      | 44          |      |       |
| Number of Pins per Side | ND     | 12          |      |       |
| Number of Pins per Side | NE     | 10          |      |       |
| Pitch                   | е      | 0.50 BSC    |      |       |
| Overall Height          | А      | 0.80        | 0.90 | 1.00  |
| Standoff                | A1     | 0.025       | -    | 0.075 |
| Overall Width           | Е      | 6.00 BSC    |      |       |
| Exposed Pad Width       | E2     | 4.40        | 4.55 | 4.70  |
| Overall Length          | D      | 6.00 BSC    |      |       |
| Exposed Pad Length      | D2     | 4.40        | 4.55 | 4.70  |
| Contact Width           | b      | 0.20        | 0.25 | 0.30  |
| Contact Length          | L      | 0.20        | 0.25 | 0.30  |
| Contact-to-Exposed Pad  | К      | 0.20        | -    | -     |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

- 3. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-157C Sheet 2 of 2

NOTES: