



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 60 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                   |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 32KB (10.7K x 24)                                                               |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 2K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 6x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                  |
| Supplier Device Package    | 28-SSOP                                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep32mc202-e-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Pin Diagrams (Continued)**







### 1.0 DEVICE OVERVIEW

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive resource. To complement the information in this data sheet, refer to the related section of the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com)
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

This document contains device-specific information for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X Digital Signal Controller (DSC) and Microcontroller (MCU) devices.

dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices contain extensive Digital Signal Processor (DSP) functionality with a high-performance, 16-bit MCU architecture.

Figure 1-1 shows a general block diagram of the core and peripheral modules. Table 1-1 lists the functions of the various pins shown in the pinout diagrams.

### FIGURE 1-1: dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X BLOCK DIAGRAM



#### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in wordaddressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-6).

Program memory addresses are always word-aligned on the lower word and addresses are incremented, or decremented by two, during code execution. This arrangement provides compatibility with data memory space addressing and makes data in the program memory space accessible.

### 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices reserve the addresses between 0x000000 and 0x000200 for hardcoded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at address, 0x000000, of Flash memory, with the actual address for the start of code at address, 0x000002, of Flash memory.

A more detailed discussion of the Interrupt Vector Tables (IVTs) is provided in **Section 7.1** "Interrupt Vector Table".



### FIGURE 4-6: PROGRAM MEMORY ORGANIZATION

| TABLE 4   | -1:   | CPU C  | ORE RE                                                                                      | GISTE  | R MAP F | OR dsF | PIC33EP | XXXMC   | 20X/50X   | AND d     | sPIC33I | EPXXX | GP50X  | DEVICE | S ONL | (CON  | TINUE | D)            |
|-----------|-------|--------|---------------------------------------------------------------------------------------------|--------|---------|--------|---------|---------|-----------|-----------|---------|-------|--------|--------|-------|-------|-------|---------------|
| File Name | Addr. | Bit 15 | Bit 14                                                                                      | Bit 13 | Bit 12  | Bit 11 | Bit 10  | Bit 9   | Bit 8     | Bit 7     | Bit 6   | Bit 5 | Bit 4  | Bit 3  | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| SR        | 0042  | OA     | OB                                                                                          | SA     | SB      | OAB    | SAB     | DA      | DC        | IPL2      | IPL1    | IPL0  | RA     | Ν      | OV    | Z     | С     | 0000          |
| CORCON    | 0044  | VAR    | _                                                                                           | US<    | 1:0>    | EDT    |         | DL<2:0> |           | SATA      | SATB    | SATDW | ACCSAT | IPL3   | SFA   | RND   | IF    | 0020          |
| MODCON    | 0046  | XMODEN | IODEN         YMODEN         —         —         BWM<3:0>         YWM<3:0>         XWM<3:0> |        |         |        |         |         |           |           |         |       |        |        | 0000  |       |       |               |
| XMODSRT   | 0048  |        | XMODSRT<15:0>                                                                               |        |         |        |         |         |           |           |         |       |        | _      | 0000  |       |       |               |
| XMODEND   | 004A  |        | XMODSRI<15:0><br>XMODEND<15:0>                                                              |        |         |        |         |         |           |           |         |       |        | _      | 0001  |       |       |               |
| YMODSRT   | 004C  |        |                                                                                             |        |         |        |         | YMC     | DSRT<15:0 | >         |         |       |        |        |       |       |       | 0000          |
| YMODEND   | 004E  |        |                                                                                             |        |         |        |         | YMC     | DEND<15:0 | )>        |         |       |        |        |       |       |       | 0001          |
| XBREV     | 0050  | BREN   |                                                                                             |        |         |        |         |         | XBF       | REV<14:0> |         |       |        |        |       |       |       | 0000          |
| DISICNT   | 0052  | _      | — — DISICNT<13:0> 000                                                                       |        |         |        |         |         |           |           |         |       |        | 0000   |       |       |       |               |
| TBLPAG    | 0054  |        | TBLPAG<7:0> 0000                                                                            |        |         |        |         |         |           |           |         |       |        |        |       |       |       |               |
| MSTRPR    | 0058  |        |                                                                                             |        |         |        |         |         | MSTRPR<   | :15:0>    |         |       |        |        |       |       |       | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 64

| TABLE 4 | 4-31: | PER | IPHERA | L PIN S | ELECT | INPUT F | REGISTI | ER MAP | FOR ds | sPIC33E | PXXXG | P50X D | EVICES | 3 ONLY |  |
|---------|-------|-----|--------|---------|-------|---------|---------|--------|--------|---------|-------|--------|--------|--------|--|
|         |       |     |        |         |       |         |         |        |        |         |       |        |        |        |  |

| File<br>Name | Addr. | Bit 15 | Bit 14    | Bit 13 | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7        | Bit 6     | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|-----------|--------|--------|------------|--------|-------|-------|--------------|-----------|-------|-------|------------|-------|-------|-------|---------------|
| RPINR0       | 06A0  | —      |           |        |        | INT1R<6:0> |        |       |       |              | —         | —     | —     | —          | _     |       |       | 0000          |
| RPINR1       | 06A2  |        | _         |        |        | _          | _      |       | —     |              |           |       |       | INT2R<6:0> |       |       |       | 0000          |
| RPINR3       | 06A6  |        | _         |        |        | _          | _      |       | —     |              |           |       | -     | T2CKR<6:0> | >     |       |       | 0000          |
| RPINR7       | 06AE  |        |           |        |        | IC2R<6:0>  |        |       |       | - IC1R<6:0>  |           |       |       |            |       | 0000  |       |               |
| RPINR8       | 06B0  | _      | IC2R<0.0> |        |        |            |        |       |       | _            |           |       |       | IC3R<6:0>  |       |       |       | 0000          |
| RPINR11      | 06B6  | _      | _         | _      | _      | _          | -      | _     | _     | _            |           |       | (     | DCFAR<6:0  | >     |       |       | 0000          |
| RPINR18      | 06C4  | _      | _         | _      | _      | _          | -      | _     | _     | _            |           |       | l     | J1RXR<6:0  | >     |       |       | 0000          |
| RPINR19      | 06C6  | _      | _         | _      | _      | _          | -      | _     | _     | _            |           |       | l     | J2RXR<6:0  | >     |       |       | 0000          |
| RPINR22      | 06CC  | _      |           |        | S      | CK2INR<6:0 | )>     |       |       | — SDI2R<6:0> |           |       |       |            |       |       | 0000  |               |
| RPINR23      | 06CE  | _      | _         | _      | _      | _          | -      | _     | _     | _            | SS2R<6:0> |       |       |            |       | 0000  |       |               |
| RPINR26      | 06D4  | _      | _         | -      |        | _          | —      |       | _     |              |           |       | (     | C1RXR<6:0  | >     |       |       | 0000          |

Legend: - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### **TABLE 4-32:** PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13       | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3      | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------------|--------|------------|--------|-------|-------|-------|-------|-------|-------|------------|-------|-------|-------|---------------|
| RPINR0    | 06A0  | —      |        |              |        | INT1R<6:0> | >      |       |       | _     | —     | —     | —     |            |       | _     | _     | 0000          |
| RPINR1    | 06A2  | _      | _      | _            | _      | _          | _      | _     | _     | _     |       |       |       | INT2R<6:0> |       |       |       | 0000          |
| RPINR3    | 06A6  | _      | _      | _            | _      | _          | _      | _     | _     | _     |       |       | -     | T2CKR<6:0> | >     |       |       | 0000          |
| RPINR7    | 06AE  | _      |        |              |        | IC2R<6:0>  |        |       |       | _     |       |       |       | IC1R<6:0>  |       |       |       | 0000          |
| RPINR8    | 06B0  | _      |        |              |        | IC4R<6:0>  |        |       |       | _     |       |       |       | IC3R<6:0>  |       |       |       | 0000          |
| RPINR11   | 06B6  | _      | _      | _            | _      | _          | _      | _     | _     | _     |       |       | (     | DCFAR<6:0  | >     |       |       | 0000          |
| RPINR12   | 06B8  | _      |        |              |        |            |        |       |       | _     |       |       |       | FLT1R<6:0> | •     |       |       | 0000          |
| RPINR14   | 06BC  | _      |        |              | (      | QEB1R<6:0  | >      |       |       | _     |       |       | (     | QEA1R<6:0  | >     |       |       | 0000          |
| RPINR15   | 06BE  | _      |        |              | Н      | OME1R<6:(  | )>     |       |       | _     |       |       | I     | NDX1R<6:0  | >     |       |       | 0000          |
| RPINR18   | 06C4  | _      | _      | _            | _      | _          | _      | _     | _     | _     |       |       | ι     | J1RXR<6:0  | >     |       |       | 0000          |
| RPINR19   | 06C6  | _      | _      | _            | _      | _          | _      | _     | _     | _     |       |       | ι     | J2RXR<6:0  | >     |       |       | 0000          |
| RPINR22   | 06CC  | _      |        |              | S      | CK2INR<6:  | 0>     |       |       | _     |       |       |       | SDI2R<6:0> |       |       |       | 0000          |
| RPINR23   | 06CE  | _      | _      | _            | _      | _          | -      | _     | _     | _     |       |       |       | SS2R<6:0>  |       |       |       | 0000          |
| RPINR26   | 06D4  | _      |        |              |        |            |        |       | _     | _     |       |       | (     | C1RXR<6:0  | >     |       |       | 0000          |
| RPINR37   | 06EA  | _      |        | SYNCI1R<6:0> |        |            |        |       |       |       | _     | —     |       |            | —     | _     | _     | 0000          |
| RPINR38   | 06EC  | —      |        |              | D      | CMP1R<6    | :0>    |       |       | —     | —     | —     | _     |            | —     | —     | —     | 0000          |
| RPINR39   | 06EE  | _      |        |              | D      | CMP3R<6    | :0>    |       |       | _     |       |       | D     | CMP2R<6:   | 0>    |       |       | 0000          |

Legend: - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

### TABLE 4-49: PORTD REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6  | Bit 5  | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|--------|--------|-------|-------|-------|-------|-------|---------------|
| TRISD        | 0E30  |        |        | _      | _      | —      |        |       | TRISD8 | _     | TRISD6 | TRISD5 | _     |       |       |       |       | 0160          |
| PORTD        | 0E32  | _      | _      | _      | _      | _      | _      | _     | RD8    | _     | RD6    | RD5    |       | _     | _     | _     | _     | xxxx          |
| LATD         | 0E34  | _      | _      | _      | _      | _      | _      | _     | LATD8  | _     | LATD6  | LATD5  |       | _     | _     | _     | _     | xxxx          |
| ODCD         | 0E36  | _      | _      | _      | _      | _      | _      | _     | ODCD8  | _     | ODCD6  | ODCD5  |       | _     | _     | _     | _     | 0000          |
| CNEND        | 0E38  | _      | _      | _      | _      | _      | _      | _     | CNIED8 | _     | CNIED6 | CNIED5 |       | _     | _     | _     | _     | 0000          |
| CNPUD        | 0E3A  | _      | _      | _      | _      | _      | _      | _     | CNPUD8 | _     | CNPUD6 | CNPUD5 | _     | _     | _     | _     | _     | 0000          |
| CNPDD        | 0E3C  | _      | _      | _      | _      | _      | _      | _     | CNPDD8 | _     | CNPDD6 | CNPDD5 |       | _     | _     | _     | _     | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-50: PORTE REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---------------|
| TRISE        | 0E40  | TRISE15 | TRISE14 | TRISE13 | TRISE12 | -      | _      | _     | —     | _     | -     | —     | _     | —     | —     | —     | —     | F000          |
| PORTE        | 0E42  | RE15    | RE14    | RE13    | RE12    | —      | _      | _     | _     | —     | _     |       | _     | —     | —     | _     | _     | xxxx          |
| LATE         | 0E44  | LATE15  | LATE14  | LATE13  | LATE12  | —      | _      | _     | _     | _     | _     | _     | _     |       | —     | _     | _     | xxxx          |
| ODCE         | 0E46  | ODCE15  | ODCE14  | ODCE13  | ODCE12  | —      | —      | —     | —     |       | —     | —     | —     | -     | —     | —     | —     | 0000          |
| CNENE        | 0E48  | CNIEE15 | CNIEE14 | CNIEE13 | CNIEE12 | —      | _      | _     | _     | —     | _     |       | _     | —     | —     | _     | _     | 0000          |
| CNPUE        | 0E4A  | CNPUE15 | CNPUE14 | CNPUE13 | CNPUE12 | —      | _      | _     | _     | —     | _     | _     | _     | _     | —     | _     | _     | 0000          |
| CNPDE        | 0E4C  | CNPDE15 | CNPDE14 | CNPDE13 | CNPDE12 | —      | _      | _     | —     | —     | _     | _     | _     | —     | —     | —     | _     | 0000          |
| ANSELE       | 0E4E  | ANSE15  | ANSE14  | ANSE13  | ANSE12  | —      | _      | —     | _     | _     | —     | _     | —     | —     | —     | _     |       | F000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-51: PORTF REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|---------------|
| TRISF        | 0E50  | —      | —      | _      | —      | —      | _      | —     | _     | —     | _     | —     | _     | _     | _     | TRISF1 | TRISF0 | 0003          |
| PORTF        | 0E52  | —      | —      | —      | _      | —      | _      | _     | _     | —     | _     | —     | _     | _     | _     | RF1    | RF0    | xxxx          |
| LATF         | 0E54  | —      | —      | —      | —      | —      | —      | _     | _     | —     | —     | —     | —     | _     | _     | LATF1  | LATF0  | xxxx          |
| ODCF         | 0E56  | _      | —      | -      | -      | —      | _      | _     | _     | —     |       | —     |       | _     | _     | ODCF1  | ODCF0  | 0000          |
| CNENF        | 0E58  |        | —      |        | -      | —      | —      | _     | —     | —     | -     | —     | -     | —     | —     | CNIEF1 | CNIEF0 | 0000          |
| CNPUF        | 0E5A  | —      | —      | —      | —      | —      | —      | _     | _     | —     | —     | —     | —     | _     | _     | CNPUF1 | CNPUF0 | 0000          |
| CNPDF        | 0E5C  | _      | —      | -      | -      | —      | _      | _     | _     | —     |       | —     |       | _     | _     | CNPDF1 | CNPDF0 | 0000          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| R/W-0           | U-0                            | R/W-0                                  | R/W-0                      | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|-----------------|--------------------------------|----------------------------------------|----------------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| ROON            |                                | ROSSLP                                 | ROSEL                      | RODIV3 <sup>(1)</sup> | RODIV2 <sup>(1)</sup> | RODIV1 <sup>(1)</sup> | RODIV0 <sup>(1)</sup> |
| bit 15          | •                              |                                        |                            | •                     |                       | •                     | bit 8                 |
|                 |                                |                                        |                            |                       |                       |                       |                       |
| U-0             | U-0                            | U-0                                    | U-0                        | U-0                   | U-0                   | U-0                   | U-0                   |
|                 |                                | <u> </u>                               |                            |                       |                       | <u> </u>              |                       |
| bit 7           |                                |                                        |                            |                       |                       |                       | bit 0                 |
|                 |                                |                                        |                            |                       |                       |                       |                       |
| Legend:         |                                |                                        |                            |                       |                       |                       |                       |
| R = Readable    | bit                            | W = Writable                           | bit                        | U = Unimpler          | mented bit, read      | l as '0'              |                       |
| -n = Value at F | POR                            | '1' = Bit is set                       |                            | '0' = Bit is cle      | ared                  | x = Bit is unkr       | nown                  |
| bit 15          | ROON: Refer                    | ence Oscillato                         | Output Enab                | ole bit               |                       |                       |                       |
| Sit 10          | 1 = Reference<br>0 = Reference | e oscillator outr<br>e oscillator outr | but is enabled             | on the REFCL          | .K pin <sup>(2)</sup> |                       |                       |
| bit 14          | Unimplemen                     | ted: Read as '                         | o'                         |                       |                       |                       |                       |
| bit 13          | ROSSLP: Re                     | ference Oscilla                        | tor Run in Sle             | ep bit                |                       |                       |                       |
|                 | 1 = Reference                  | e oscillator outp                      | out continues              | to run in Sleep       |                       |                       |                       |
|                 | 0 = Reference                  | e oscillator outp                      | out is disabled            | l in Sleep            |                       |                       |                       |
| bit 12          | ROSEL: Refe                    | erence Oscillato                       | or Source Sel              | ect bit               |                       |                       |                       |
|                 | 1 = Oscillator                 | crystal is used                        | as the refere              | nce clock             |                       |                       |                       |
| hit 11_8        |                                | Peference Os                           | cillator Divide            | r hite(1)             |                       |                       |                       |
| Dit 11-0        | 1111 = Refer                   | ence clock divi                        | ded by 32 76               | R                     |                       |                       |                       |
|                 | 1110 = Refer                   | ence clock divi                        | ded by 16,384              | 4                     |                       |                       |                       |
|                 | 1101 <b>= Refer</b>            | ence clock divi                        | ded by 8,192               |                       |                       |                       |                       |
|                 | 1100 = Refer                   | ence clock divi                        | ded by 4,096               |                       |                       |                       |                       |
|                 | 1011 = Refer                   | ence clock divi                        | ded by 2,048               |                       |                       |                       |                       |
|                 | 1010 = Relef                   | ence clock divi                        | ded by 1,024<br>ded by 512 |                       |                       |                       |                       |
|                 | 1000 = Refer                   | ence clock divi                        | ded by 256                 |                       |                       |                       |                       |
|                 | 0111 = Refer                   | ence clock divi                        | ded by 128                 |                       |                       |                       |                       |
|                 | 0110 = Refer                   | ence clock divi                        | ded by 64                  |                       |                       |                       |                       |
|                 | 0101 = Refer                   | ence clock divi                        | ded by 32                  |                       |                       |                       |                       |
|                 | 0100 = Refer                   | ence clock divi                        | ded by 16                  |                       |                       |                       |                       |
|                 | 0011 = Refer                   | ence clock divi                        | ded by 6<br>ded by 4       |                       |                       |                       |                       |
|                 | 0001 = Refer                   | ence clock divi                        | ded by 2                   |                       |                       |                       |                       |
|                 | 0000 <b>= Refer</b>            | ence clock                             | -                          |                       |                       |                       |                       |
| bit 7-0         | Unimplemen                     | ted: Read as '                         | כי                         |                       |                       |                       |                       |

### REGISTER 9-5: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER

- **Note 1:** The reference oscillator output must be disabled (ROON = 0) before writing to these bits.
  - 2: This pin is remappable. See Section 11.4 "Peripheral Pin Select (PPS)" for more information.

### 10.2.1 SLEEP MODE

The following occurs in Sleep mode:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption is reduced to a minimum, provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate, since the system clock source is disabled.
- The LPRC clock continues to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals can continue to operate. This includes items such as the Input Change Notification (ICN) on the I/O ports or peripherals that use an external clock input.
- Any peripheral that requires the system clock source for its operation is disabled.

The device wakes up from Sleep mode on any of these events:

- Any interrupt source that is individually enabled
- · Any form of device Reset
- A WDT time-out

On wake-up from Sleep mode, the processor restarts with the same clock source that was active when Sleep mode was entered.

For optimal power savings, the internal regulator and the Flash regulator can be configured to go into Standby when Sleep mode is entered by clearing the VREGS (RCON<8>) and VREGSF (RCON<11>) bits (default configuration).

If the application requires a faster wake-up time, and can accept higher current requirements, the VREGS (RCON<8>) and VREGSF (RCON<11>) bits can be set to keep the internal regulator and the Flash regulator active during Sleep mode.

### 10.2.2 IDLE MODE

The following occurs in Idle mode:

- The CPU stops executing instructions.
- · The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 10.4 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device wakes from Idle mode on any of these events:

- · Any interrupt that is individually enabled
- Any device Reset
- A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (2-4 clock cycles later), starting with the instruction following the PWRSAV instruction or the first instruction in the Interrupt Service Routine (ISR).

All peripherals also have the option to discontinue operation when Idle mode is entered to allow for increased power savings. This option is selectable in the control register of each peripheral; for example, the TSIDL bit in the Timer1 Control register (T1CON<13>).

### 10.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

### REGISTER 11-15: RPINR37: PERIPHERAL PIN SELECT INPUT REGISTER 37 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|               | 5444.0                      | D 44/ 0                                           | <b>D</b> 444 0                 |                             | D 44/ 0          | D 444 0         |       |
|---------------|-----------------------------|---------------------------------------------------|--------------------------------|-----------------------------|------------------|-----------------|-------|
| U-0           | R/W-0                       | R/W-0                                             | R/W-0                          | R/W-0                       | R/W-0            | R/W-0           | R/W-0 |
| —             |                             |                                                   |                                | SYNCI1R<6:0                 | )>               |                 |       |
| bit 15        |                             |                                                   |                                |                             |                  |                 | bit 8 |
|               |                             |                                                   |                                |                             |                  |                 |       |
| U-0           | U-0                         | U-0                                               | U-0                            | U-0                         | U-0              | U-0             | U-0   |
| —             | —                           | —                                                 |                                | —                           | —                | —               | —     |
| bit 7         |                             |                                                   |                                | -                           | •                |                 | bit 0 |
|               |                             |                                                   |                                |                             |                  |                 |       |
| Legend:       |                             |                                                   |                                |                             |                  |                 |       |
| R = Readabl   | le bit                      | W = Writable b                                    | oit                            | U = Unimpler                | mented bit, read | l as '0'        |       |
| -n = Value at | t POR                       | '1' = Bit is set                                  |                                | '0' = Bit is cle            | eared            | x = Bit is unkn | iown  |
|               |                             |                                                   |                                |                             |                  |                 |       |
| bit 15        | Unimplemer                  | nted: Read as '0                                  | )'                             |                             |                  |                 |       |
| bit 14-8      | SYNCI1R<6:<br>(see Table 11 | • <b>0&gt;:</b> Assign PWI<br>I-2 for input pin : | VI Synchroniz<br>selection nur | zation Input 1 to<br>nbers) | o the Correspon  | ding RPn Pin b  | its   |
|               | 1111001 <b>=  </b>          | nput tied to RPI                                  | 121                            |                             |                  |                 |       |
|               | •                           |                                                   |                                |                             |                  |                 |       |
|               | •                           |                                                   |                                |                             |                  |                 |       |
|               | 0000001 = I                 | nout tied to CME                                  | 21                             |                             |                  |                 |       |
|               | 0000000 = 1                 | nput tied to Vss                                  |                                |                             |                  |                 |       |
| bit 7-0       | Unimplemer                  | nted: Read as '0                                  | )'                             |                             |                  |                 |       |
|               |                             |                                                   |                                |                             |                  |                 |       |

### REGISTER 11-16: RPINR38: PERIPHERAL PIN SELECT INPUT REGISTER 38 (dsPIC33EPXXXMC20X AND PIC24EPXXXMC20X DEVICES ONLY)

| U-0           | R/W-0                      | R/W-0                                         | R/W-0                        | R/W-0                    | R/W-0             | R/W-0           | R/W-0          |
|---------------|----------------------------|-----------------------------------------------|------------------------------|--------------------------|-------------------|-----------------|----------------|
| _             |                            |                                               |                              | DTCMP1R<6:               | 0>                |                 |                |
| bit 15        |                            |                                               |                              |                          |                   |                 | bit 8          |
|               |                            |                                               |                              |                          |                   |                 |                |
| U-0           | U-0                        | U-0                                           | U-0                          | U-0                      | U-0               | U-0             | U-0            |
| _             | —                          | _                                             |                              | —                        | —                 | _               | —              |
| bit 7         |                            | ·                                             |                              | ÷                        |                   |                 | bit 0          |
|               |                            |                                               |                              |                          |                   |                 |                |
| Legend:       |                            |                                               |                              |                          |                   |                 |                |
| R = Readabl   | e bit                      | W = Writable                                  | bit                          | U = Unimpler             | mented bit, read  | l as '0'        |                |
| -n = Value at | POR                        | '1' = Bit is set                              |                              | '0' = Bit is cle         | ared              | x = Bit is unkr | nown           |
|               |                            |                                               |                              |                          |                   |                 |                |
| bit 15        | Unimplemer                 | ted: Read as '                                | 0'                           |                          |                   |                 |                |
| bit 14-8      | DTCMP1R<6<br>(see Table 11 | <b>::0&gt;:</b> Assign PV<br>-2 for input pin | VM Dead-Tim<br>selection nun | e Compensation<br>nbers) | on Input 1 to the | e Correspondine | g RPn Pin bits |
|               | 1111001 <b>=  </b>         | nput tied to RPI                              | 121                          |                          |                   |                 |                |
|               | •                          |                                               |                              |                          |                   |                 |                |
|               | •                          |                                               |                              |                          |                   |                 |                |
|               | 0000001 =                  | nput tied to CM                               | P1                           |                          |                   |                 |                |
|               | 0000000 = li               | nput tied to Vss                              | }                            |                          |                   |                 |                |
| bit 7-0       | Unimplemer                 | ted: Read as '                                | 0'                           |                          |                   |                 |                |

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| R/W-1          | R/W-1 | R/W-1           | R/W-1 | R/W-1        | R/W-1            | R/W-1    | R/W-1 |
|----------------|-------|-----------------|-------|--------------|------------------|----------|-------|
|                |       |                 | PTPE  | R<15:8>      |                  |          |       |
| bit 15         |       |                 |       |              |                  |          | bit 8 |
|                |       |                 |       |              |                  |          |       |
| R/W-1          | R/W-1 | R/W-1           | R/W-1 | R/W-1        | R/W-0            | R/W-0    | R/W-0 |
|                |       |                 | PTPE  | :R<7:0>      |                  |          |       |
| bit 7          |       |                 |       |              |                  |          | bit 0 |
|                |       |                 |       |              |                  |          |       |
| Legend:        |       |                 |       |              |                  |          |       |
| R = Readable I | bit   | W = Writable bi | t     | U = Unimpler | mented bit, read | d as '0' |       |

'0' = Bit is cleared

x = Bit is unknown

### REGISTER 16-3: PTPER: PWMx PRIMARY MASTER TIME BASE PERIOD REGISTER

bit 15-0 **PTPER<15:0>:** Primary Master Time Base (PMTMR) Period Value bits

'1' = Bit is set

#### REGISTER 16-4: SEVTCMP: PWMx PRIMARY SPECIAL EVENT COMPARE REGISTER

| R/W-0                                                                 | R/W-0 | R/W-0 | R/W-0           | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|-----------------------------------------------------------------------|-------|-------|-----------------|-----------|-------|-------|-------|
|                                                                       |       |       | SEVTO           | CMP<15:8> |       |       |       |
| bit 15                                                                |       |       |                 |           |       |       | bit 8 |
|                                                                       |       |       |                 |           |       |       |       |
| R/W-0                                                                 | R/W-0 | R/W-0 | R/W-0           | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|                                                                       |       |       | SEVT            | CMP<7:0>  |       |       |       |
| bit 7                                                                 |       |       |                 |           |       |       | bit 0 |
|                                                                       |       |       |                 |           |       |       |       |
| Legend:                                                               |       |       |                 |           |       |       |       |
| R = Readable bitW = Writable bitU = Unimplemented bit, read as '0'    |       |       | ad as '0'       |           |       |       |       |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is ur |       |       | x = Bit is unkı | nown      |       |       |       |

bit 15-0 SEVTCMP<15:0>: Special Event Compare Count Value bits

-n = Value at POR

### dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| R/W-0                                                              | R/W-0 | R/W-0 | R/W-0           | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |
|--------------------------------------------------------------------|-------|-------|-----------------|------------------------------------|-------|-------|-------|--|
|                                                                    |       |       | INDXH           | LD<15:8>                           |       |       |       |  |
| bit 15                                                             |       |       |                 |                                    |       |       | bit 8 |  |
|                                                                    |       |       |                 |                                    |       |       |       |  |
| R/W-0                                                              | R/W-0 | R/W-0 | R/W-0           | R/W-0                              | R/W-0 | R/W-0 | R/W-0 |  |
|                                                                    |       |       | INDXH           | HLD<7:0>                           |       |       |       |  |
| bit 7                                                              |       |       |                 |                                    |       |       | bit 0 |  |
|                                                                    |       |       |                 |                                    |       |       |       |  |
| Legend:                                                            |       |       |                 |                                    |       |       |       |  |
| R = Readable bit W = Writable bit                                  |       |       | bit             | U = Unimplemented bit, read as '0' |       |       |       |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is |       |       | x = Bit is unkı | nown                               |       |       |       |  |

### REGISTER 17-10: INDX1HLD: INDEX COUNTER 1 HOLD REGISTER

bit 15-0 INDXHLD<15:0>: Hold Register for Reading and Writing INDX1CNTH bits

### REGISTER 17-11: QEI1ICH: QEI1 INITIALIZATION/CAPTURE HIGH WORD REGISTER

| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |
|-----------------------------------|-------|------------------|-------|-----------------------------------------|-------|-------|-------|--|--|
| QEIIC<31:24>                      |       |                  |       |                                         |       |       |       |  |  |
| bit 15                            |       |                  |       |                                         |       |       | bit 8 |  |  |
|                                   |       |                  |       |                                         |       |       |       |  |  |
| R/W-0                             | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |
| QEIIC<23:16>                      |       |                  |       |                                         |       |       |       |  |  |
| bit 7                             |       |                  |       |                                         | bit 0 |       |       |  |  |
|                                   |       |                  |       |                                         |       |       |       |  |  |
| Legend:                           |       |                  |       |                                         |       |       |       |  |  |
| R = Readable bit W = Writable bit |       |                  | bit   | U = Unimplemented bit, read as '0'      |       |       |       |  |  |
| -n = Value at P                   | POR   | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       |       | nown  |  |  |
| 1                                 |       |                  |       |                                         |       |       |       |  |  |

bit 15-0 **QEIIC<31:16>:** High Word Used to Form 32-Bit Initialization/Capture Register (QEI1IC) bits

### REGISTER 17-12: QEI1ICL: QEI1 INITIALIZATION/CAPTURE LOW WORD REGISTER

|                   |             |                  |       | 10000                      | 17/04-0 | R/W-U           | R/W-0 |  |  |  |  |
|-------------------|-------------|------------------|-------|----------------------------|---------|-----------------|-------|--|--|--|--|
|                   | QEIIC<15:8> |                  |       |                            |         |                 |       |  |  |  |  |
| bit 15            |             |                  |       |                            |         |                 | bit 8 |  |  |  |  |
|                   |             |                  |       |                            |         |                 |       |  |  |  |  |
| R/W-0             | R/W-0       | R/W-0            | R/W-0 | R/W-0                      | R/W-0   | R/W-0           | R/W-0 |  |  |  |  |
|                   | QEIIC<7:0>  |                  |       |                            |         |                 |       |  |  |  |  |
| bit 7             |             |                  |       |                            |         |                 | bit 0 |  |  |  |  |
|                   |             |                  |       |                            |         |                 |       |  |  |  |  |
| Legend:           |             |                  |       |                            |         |                 |       |  |  |  |  |
| R = Readable bit  |             | W = Writable bit |       | U = Unimplemented bit, rea |         | d as '0'        |       |  |  |  |  |
| -n = Value at POR |             | '1' = Bit is set |       | '0' = Bit is clea          | ared    | x = Bit is unkr | nown  |  |  |  |  |

bit 15-0 **QEIIC<15:0>:** Low Word Used to Form 32-Bit Initialization/Capture Register (QEI1IC) bits

| R/W-0         | R/W-0                                                                                                                                                  | R/W-0                                                                                                                          | U-0            | U-0              | U-0              | U-0             | U-0    |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------|------------------|------------------|-----------------|--------|--|--|--|
| FRMEN         | SPIFSD                                                                                                                                                 | FRMPOL                                                                                                                         | —              | —                | —                | —               |        |  |  |  |
| bit 15        |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
|               |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| U-0           | U-0                                                                                                                                                    | U-0                                                                                                                            | U-0            | U-0              | U-0              | R/W-0           | R/W-0  |  |  |  |
|               |                                                                                                                                                        |                                                                                                                                | _              |                  | —                | FRMDLY          | SPIBEN |  |  |  |
| bit 7         |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 | bit 0  |  |  |  |
|               |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| Legend:       |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| R = Readable  | e bit                                                                                                                                                  | W = Writable I                                                                                                                 | bit            | U = Unimplei     | mented bit, reac | l as '0'        |        |  |  |  |
| -n = Value at | POR                                                                                                                                                    | '1' = Bit is set                                                                                                               |                | '0' = Bit is cle | eared            | x = Bit is unkr | nown   |  |  |  |
|               |                                                                                                                                                        |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| bit 15        | FRMEN: Framed SPIx Support bit                                                                                                                         |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
|               | <ul> <li>1 = Framed SPIx support is enabled (SSx pin is used as Frame Sync pulse input/output)</li> <li>0 = Framed SPIx support is disabled</li> </ul> |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| bit 14        | SPIFSD: Fran                                                                                                                                           | SPIFSD: Frame Sync Pulse Direction Control bit                                                                                 |                |                  |                  |                 |        |  |  |  |
|               | 1 = Frame Sy<br>0 = Frame Sy                                                                                                                           | 1 = Frame Sync pulse input (slave)<br>0 = Frame Sync pulse output (master)                                                     |                |                  |                  |                 |        |  |  |  |
| bit 13        | FRMPOL: Fra                                                                                                                                            | ame Sync Pulse                                                                                                                 | e Polarity bit |                  |                  |                 |        |  |  |  |
|               | 1 = Frame Sync pulse is active-high                                                                                                                    |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
|               | 0 = Frame Sync pulse is active-low                                                                                                                     |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| bit 12-2      | Unimplemented: Read as '0'                                                                                                                             |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
| bit 1         | FRMDLY: Frame Sync Pulse Edge Select bit                                                                                                               |                                                                                                                                |                |                  |                  |                 |        |  |  |  |
|               | 1 = Frame Sy<br>0 = Frame Sy                                                                                                                           | <ul> <li>1 = Frame Sync pulse coincides with first bit clock</li> <li>0 = Frame Sync pulse precedes first bit clock</li> </ul> |                |                  |                  |                 |        |  |  |  |
| bit 0         | SPIBEN: Enh                                                                                                                                            | nanced Buffer E                                                                                                                | nable bit      |                  |                  |                 |        |  |  |  |
|               | <ul> <li>1 = Enhanced buffer is enabled</li> <li>0 = Enhanced buffer is disabled (Standard mode)</li> </ul>                                            |                                                                                                                                |                |                  |                  |                 |        |  |  |  |

### REGISTER 18-3: SPIxCON2: SPIx CONTROL REGISTER 2

NOTES:

### REGISTER 24-1: PTGCST: PTG CONTROL/STATUS REGISTER (CONTINUED)

- PTGITM<1:0>: PTG Input Trigger Command Operating Mode bits<sup>(1)</sup>
  - 11 = Single level detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 10 = Single level detect with Step delay executed on exit of command
  - 01 = Continuous edge detect with Step delay not executed on exit of command (regardless of the PTGCTRL command)
  - 00 = Continuous edge detect with Step delay executed on exit of command
- Note 1: These bits apply to the PTGWHI and PTGWLO commands only.

bit 1-0

- **2:** This bit is only used with the PTGCTRL step command software trigger option.
- **3:** Use of the PTG Single-Step mode is reserved for debugging tools only.

### **30.1 DC Characteristics**

|--|

|                |                             |                       | Maximum MIPS                                                          |  |  |  |
|----------------|-----------------------------|-----------------------|-----------------------------------------------------------------------|--|--|--|
| Characteristic | VDD Range<br>(in Volts)     | Temp Range<br>(in °C) | dsPIC33EPXXXGP50X,<br>dsPIC33EPXXXMC20X/50X and<br>PIC24EPXXXGP/MC20X |  |  |  |
|                | 3.0V to 3.6V <sup>(1)</sup> | -40°C to +85°C        | 70                                                                    |  |  |  |
| —              | 3.0V to 3.6V <sup>(1)</sup> | -40°C to +125°C       | 60                                                                    |  |  |  |

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

### TABLE 30-2: THERMAL OPERATING CONDITIONS

| Rating                                                                                                                         | Symbol         | Min.          | Тур. | Max. | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|------|------|------|
| Industrial Temperature Devices                                                                                                 |                |               |      |      |      |
| Operating Junction Temperature Range                                                                                           | TJ             | -40           |      | +125 | °C   |
| Operating Ambient Temperature Range                                                                                            | TA             | -40           |      | +85  | °C   |
| Extended Temperature Devices                                                                                                   |                |               |      |      |      |
| Operating Junction Temperature Range                                                                                           | TJ             | -40           |      | +140 | °C   |
| Operating Ambient Temperature Range                                                                                            | TA             | -40           |      | +125 | °C   |
| Power Dissipation:<br>Internal chip power dissipation:<br>$PINT = VDD \times (IDD - \Sigma IOH)$<br>I/O Pin Power Dissipation: | PD PINT + PI/O |               |      |      | W    |
| $I/O = \Sigma (\{VDD - VOH\} \times IOH) + \Sigma (VOL \times IOL)$                                                            |                |               |      |      |      |
| Maximum Allowed Power Dissipation                                                                                              | PDMAX          | (TJ – TA)/θJA |      |      | W    |

### TABLE 30-3: THERMAL PACKAGING CHARACTERISTICS

| Characteristic                                   | Symbol | Тур. | Max. | Unit | Notes |
|--------------------------------------------------|--------|------|------|------|-------|
| Package Thermal Resistance, 64-Pin QFN           | θJA    | 28.0 | _    | °C/W | 1     |
| Package Thermal Resistance, 64-Pin TQFP 10x10 mm | θја    | 48.3 |      | °C/W | 1     |
| Package Thermal Resistance, 48-Pin UQFN 6x6 mm   | θја    | 41   | -    | °C/W | 1     |
| Package Thermal Resistance, 44-Pin QFN           | θJA    | 29.0 |      | °C/W | 1     |
| Package Thermal Resistance, 44-Pin TQFP 10x10 mm | θја    | 49.8 |      | °C/W | 1     |
| Package Thermal Resistance, 44-Pin VTLA 6x6 mm   | θја    | 25.2 | _    | °C/W | 1     |
| Package Thermal Resistance, 36-Pin VTLA 5x5 mm   | θJA    | 28.5 |      | °C/W | 1     |
| Package Thermal Resistance, 28-Pin QFN-S         | θја    | 30.0 |      | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SSOP          | θја    | 71.0 | _    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SOIC          | θJA    | 69.7 | _    | °C/W | 1     |
| Package Thermal Resistance, 28-Pin SPDIP         | θJA    | 60.0 | _    | °C/W | 1     |

**Note 1:** Junction to ambient thermal resistance, Theta-JA ( $\theta$ JA) numbers are achieved by package simulations.

# FIGURE 30-11: TIMERQ (QEI MODULE) EXTERNAL CLOCK TIMING CHARACTERISTICS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)



### TABLE 30-30: QEI MODULE EXTERNAL CLOCK TIMING REQUIREMENTS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

| AC CHARACTERISTICS |           |                                                    |                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |      |      |       |                                  |
|--------------------|-----------|----------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------------|
| Param<br>No.       | Symbol    | Chara                                              | cteristic <sup>(1)</sup>    | Min.                                                                                                                                                                                                                                                                                | Тур. | Max. | Units | Conditions                       |
| TQ10               | TtQH      | TQCK High<br>Time                                  | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 TCY/N) + 25                                                                                                                                                                                                                                      |      |      | ns    | Must also meet<br>Parameter TQ15 |
| TQ11               | TtQL      | TQCK Low<br>Time                                   | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25                                                                                                                                                                                                                                      | _    | _    | ns    | Must also meet<br>Parameter TQ15 |
| TQ15               | TtQP      | TQCP Input<br>PeriodSynchronous,<br>with prescaler |                             | Greater of 25 + 50<br>or<br>(1 Tcy/N) + 50                                                                                                                                                                                                                                          | _    | _    | ns    |                                  |
| TQ20               | TCKEXTMRL | Delay from E<br>Clock Edge t<br>Increment          | external TQCK<br>to Timer   | _                                                                                                                                                                                                                                                                                   | 1    | Тсү  | —     |                                  |

**Note 1:** These parameters are characterized but not tested in manufacturing.



### FIGURE 30-38: ADC CONVERSION (10-BIT MODE) TIMING CHARACTERISTICS (CHPS<1:0> = 01, SIMSAM = 0, ASAM = 1, SSRC<2:0> = 111, SSRCG = 0, SAMC<4:0> = 00010)



DS70000657H-page 464

### **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Tradema<br>Architecture —<br>Flash Memory Fam<br>Program Memory S<br>Product Group —<br>Pin Count —<br>Tape and Reel Flag<br>Temperature Range<br>Package<br>Pattern | rk<br>ily<br>ize (Kb<br>(if app                    | dsPI        | C 33 EP 64 MC5 04 T 1/PT - XXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Examples:<br>dsPIC33EP64MC504-I/PT:<br>dsPIC33, Enhanced Performance,<br>64-Kbyte Program Memory,<br>Motor Control, 44-Pin,<br>Industrial Temperature,<br>TQFP package. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture:                                                                                                                                                                  | 33<br>24                                           | =<br>=      | 16-bit Digital Signal Controller<br>16-bit Microcontroller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                         |
| Flash Memory Family:                                                                                                                                                           | EP                                                 | =           | Enhanced Performance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                         |
| Product Group:                                                                                                                                                                 | GP<br>MC                                           | =<br>=      | General Purpose family<br>Motor Control family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                         |
| Pin Count:                                                                                                                                                                     | 02<br>03<br>04<br>06                               | =<br>=<br>= | 28-pin<br>36-pin<br>44-pin<br>64-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                         |
| Temperature Range:                                                                                                                                                             | l<br>E                                             | =<br>=      | -40°C to+85°C (Industrial)<br>-40°C to+125°C (Extended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                         |
| Package:                                                                                                                                                                       | ML<br>MR<br>MV<br>PT<br>SO<br>SP<br>SS<br>TL<br>TL |             | Plastic Quad, No Lead Package - (44-pin) 8x8 mm body (QFN)<br>Plastic Quad, No Lead Package - (28-pin) 6x6 mm body (QFN-S)<br>Plastic Quad, No Lead Package - (64-pin) 9x9 mm body (QFN)<br>Thin Quad, No Lead Package - (64-pin) 9x9 mm body (UQFN)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Small Outline, Wide - (28-pin) 7.50 mm body (SOIC)<br>Skinny Plastic Dual In-Line - (28-pin) 300 mil body (SPDIP)<br>Plastic Smink Small Outline - (28-pin) 5.30 mm body (SOP)<br>Very Thin Leadless Array - (36-pin) 5x5 mm body (VTLA)<br>Very Thin Leadless Array - (44-pin) 6x6 mm body (VTLA) |                                                                                                                                                                         |