Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Petails | | |---------------------------|---------------------------------------------------------------------------------| | roduct Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | peed | 60 MIPs | | onnectivity | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART | | eripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | lumber of I/O | 35 | | rogram Memory Size | 32KB (10.7K x 24) | | ogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 2K x 16 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 9x10b/12b | | scillator Type | Internal | | perating Temperature | -40°C ~ 125°C (TA) | | ounting Type | Surface Mount | | ackage / Case | 44-VFTLA Exposed Pad | | upplier Device Package | 44-VTLA (6x6) | | urchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep32mc204-e-tl | # 6.1 Reset Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 #### 6.1.1 KEY RESOURCES - "Reset" (DS70602) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools # 9.0 OSCILLATOR CONFIGURATION - Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Oscillator" (DS70580) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X oscillator system provides: - On-chip Phase-Locked Loop (PLL) to boost internal operating frequency on select internal and external oscillator sources - On-the-fly clock switching between various clock sources - · Doze mode for system power savings - Fail-Safe Clock Monitor (FSCM) that detects clock failure and permits safe application recovery or shutdown - · Configuration bits for clock source selection A simplified diagram of the oscillator system is shown in Figure 9-1. #### FIGURE 9-1: OSCILLATOR SYSTEM DIAGRAM - Note 1: See Figure 9-2 for PLL details. - 2: The term, FP, refers to the clock source for all peripherals, while FCY refers to the clock source for the CPU. Throughout this document, FCY and FP are used interchangeably, except in the case of Doze mode. FP and FCY will be different when Doze mode is used with a doze ratio of 1:2 or lower. # **REGISTER 11-26: RPOR8: PERIPHERAL PIN SELECT OUTPUT REGISTER 8** | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-------|-------|-------|---------|-------|-------| | _ | _ | | | RP118 | 3R<5:0> | | | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 **Unimplemented:** Read as '0' bit 13-8 RP118R<5:0>: Peripheral Output Function is Assigned to RP118 Output Pin bits (see Table 11-3 for peripheral function numbers) bit 7-0 **Unimplemented:** Read as '0' #### REGISTER 11-27: RPOR9: PERIPHERAL PIN SELECT OUTPUT REGISTER 9 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | |-------|-----|-------|-------------|-------|-------|-------|-------|--|--| | _ | _ | | RP120R<5:0> | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-6 **Unimplemented:** Read as '0' bit 5-0 RP120R<5:0>: Peripheral Output Function is Assigned to RP120 Output Pin bits (see Table 11-3 for peripheral function numbers) **FIGURE 13-1:** TYPE B TIMER BLOCK DIAGRAM (x = 2 AND 4) #### **FIGURE 13-2:** TYPE C TIMER BLOCK DIAGRAM (x = 3 AND 5) # 14.1 Input Capture Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 #### 14.1.1 KEY RESOURCES - "Input Capture" (DS70352) in the "dsPIC33/ PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools # 16.3 PWMx Control Registers #### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | HS/HC-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|--------|---------|-------|---------------------|------------------------|------------------------| | PTEN | _ | PTSIDL | SESTAT | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 |-----------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------| | SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3 <sup>(1)</sup> | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | <b>Legend:</b> HC = Hardware Clearable bit | | HS = Hardware Settable bit | | | |--------------------------------------------|------------------|-------------------------------------------|--|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | | bit 15 PTEN: PWMx Module Enable bit 1 = PWMx module is enabled 0 = PWMx module is disabled bit 14 Unimplemented: Read as '0' bit 13 PTSIDL: PWMx Time Base Stop in Idle Mode bit 1 = PWMx time base halts in CPU Idle mode 0 = PWMx time base runs in CPU Idle mode bit 12 **SESTAT:** Special Event Interrupt Status bit 1 = Special event interrupt is pending 0 = Special event interrupt is not pending bit 11 SEIEN: Special Event Interrupt Enable bit 1 = Special event interrupt is enabled 0 = Special event interrupt is disabled EIPU: Enable Immediate Period Updates bit(1) bit 10 1 = Active Period register is updated immediately 0 = Active Period register updates occur on PWMx cycle boundaries bit 9 **SYNCPOL:** Synchronize Input and Output Polarity bit<sup>(1)</sup> 1 = SYNCI1/SYNCO1 polarity is inverted (active-low) 0 = SYNCI1/SYNCO1 is active-high **SYNCOEN:** Primary Time Base Sync Enable bit<sup>(1)</sup> bit 8 1 = SYNCO1 output is enabled 0 = SYNCO1 output is disabled **SYNCEN:** External Time Base Synchronization Enable bit<sup>(1)</sup> bit 7 1 = External synchronization of primary time base is enabled 0 = External synchronization of primary time base is disabled - **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal. - 2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection. # REGISTER 16-15: FCLCONx: PWMx FAULT CURRENT-LIMIT CONTROL REGISTER<sup>(1)</sup> | U-0 | R/W-0 |--------|--------|--------|--------|--------|--------|----------------------|-------| | _ | CLSRC4 | CLSRC3 | CLSRC2 | CLSRC1 | CLSRC0 | CLPOL <sup>(2)</sup> | CLMOD | | bit 15 | | | | | | | bit 8 | | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | |---------|---------|---------|---------|---------|-----------------------|---------|---------| | FLTSRC4 | FLTSRC3 | FLTSRC2 | FLTSRC1 | FLTSRC0 | FLTPOL <sup>(2)</sup> | FLTMOD1 | FLTMOD0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 Unimplemented: Read as '0' bit 14-10 CLSRC<4:0>: Current-Limit Control Signal Source Select for PWM Generator # bits 11111 = Fault 32 11110 = Reserved • 01100 = Reserved 01011 = Comparator 4 01010 = Op Amp/Comparator 3 01001 = Op Amp/Comparator 2 01000 = Op Amp/Comparator 1 00111 = Reserved 00110 = Reserved 00101 = Reserved 00100 = Reserved 00011 = Fault 4 00010 = Fault 3 00001 = Fault 2 00000 = Fault 1 (default) bit 9 **CLPOL:** Current-Limit Polarity for PWM Generator # bit<sup>(2)</sup> 1 = The selected current-limit source is active-low 0 = The selected current-limit source is active-high bit 8 **CLMOD:** Current-Limit Mode Enable for PWM Generator # bit 1 = Current-Limit mode is enabled 0 = Current-Limit mode is disabled **Note 1:** If the PWMLOCK Configuration bit (FOSCSEL<6>) is a '1', the IOCONx register can only be written after the unlock sequence has been executed. 2: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results. # REGISTER 16-16: LEBCONX: PWMx LEADING-EDGE BLANKING CONTROL REGISTER | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | |--------|-------|-------|-------|----------|---------|-----|-------| | PHR | PHF | PLR | PLF | FLTLEBEN | CLLEBEN | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|--------------------|--------------------|-------|-------|-------|-------| | _ | _ | BCH <sup>(1)</sup> | BCL <sup>(1)</sup> | BPHH | BPHL | BPLH | BPLL | | bit 7 | | | | | | | bit 0 | | R = Readab | le hit | W = Writable bit | U = Unimplemented bit, | read as '0' | |---------------|-------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------------| | -n = Value a | | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | -II – Value a | IT OIL | i - Dit is set | 0 - Dit is cleared | X - Bit is utiknown | | bit 15 | 1 = Rising | MxH Rising Edge Trigger E<br>I edge of PWMxH will trigge<br>ng-Edge Blanking ignores ri | er Leading-Edge Blanking cour | nter | | bit 14 | 1 = Falling | MxH Falling Edge Trigger E<br>g edge of PWMxH will triggen<br>ng-Edge Blanking ignores fa | er Leading-Edge Blanking cou | nter | | bit 13 | 1 = Rising | MxL Rising Edge Trigger Er<br>edge of PWMxL will trigge<br>ng-Edge Blanking ignores ri | r Leading-Edge Blanking coun | iter | | bit 12 | 1 = Falling | MxL Falling Edge Trigger Er<br>g edge of PWMxL will trigge<br>ng-Edge Blanking ignores fa | er Leading-Edge Blanking cour | nter | | bit 11 | 1 = Leadii | <b>N:</b> Fault Input Leading-Edg<br>ng-Edge Blanking is applied<br>ng-Edge Blanking is not app | • | | | bit 10 | 1 = Leadii | | lge Blanking Enable bit<br>I to selected current-limit input<br>blied to selected current-limit ir | | | bit 9-6 | Unimplen | nented: Read as '0' | | | | bit 5 | 1 = State | nking in Selected Blanking s<br>blanking (of current-limit an<br>anking when selected blank | d/or Fault input signals) when | selected blanking signal is high | | bit 4 | 1 = State | nking in Selected Blanking S<br>blanking (of current-limit an<br>anking when selected blank | d/or Fault input signals) when | selected blanking signal is low | | bit 3 | 1 = State | anking in PWMxH High Ena<br>blanking (of current-limit an<br>anking when PWMxH outpu | d/or Fault input signals) when | PWMxH output is high | | bit 2 | 1 = State | anking in PWMxH Low Ena<br>blanking (of current-limit an<br>anking when PWMxH outpu | d/or Fault input signals) when | PWMxH output is low | | bit 1 | 1 = State | anking in PWMxL High Ena<br>blanking (of current-limit an<br>anking when PWMxL output | d/or Fault input signals) when | PWMxL output is high | | bit 0 | 1 = State | anking in PWMxL Low Enab<br>blanking (of current-limit an<br>anking when PWMxL output | d/or Fault input signals) when | PWMxL output is low | Note 1: The blanking signal is selected via the BLANKSELx bits in the AUXCONx register. Legend: FIGURE 22-1: CTMU BLOCK DIAGRAM - Note 1: When the CTMU is not actively used, set TGEN = 1, and ensure that EDG1STAT = EDG2STAT. All other settings allow current to flow into the ADC or the C1IN1- pin. If using the ADC for other purposes besides the CTMU, set IDISSEN = 0. If IDISSEN is set to '1', it will short the output of the ADC CH0 MUX to Vss. - 2: CTMUI connects to the output of the ADC CH0 MUX. When CTMU current is steered into this node, the current will flow out through the selected ADC channel determined by the CH0 MUX (see the CH0Sx bits in the AD1CHS0 register). - 3: CTMU TEMP connects to one of the ADC CH0 inputs; see CH0SA and CH0SB (AD1CHS0<12:8,4:0). - 4: If TGEN = 1 and EDG1STAT = EDG2STAT, CTMU current source is still enabled and may be shunted to Vss internally. This should be considered in low-power applications. - 5: The switch connected to ADC CH0 is closed when IDISSEN (CTMUCON1<9>) = 1, and opened when IDISSEN = 0. # 22.1 CTMU Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 ### 22.1.1 KEY RESOURCES - "Charge Time Measurement Unit (CTMU)" (DS70661) in the "dsPIC33/PIC24 Family Reference Manual" - Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools # REGISTER 24-12: PTGQPTR: PTG STEP QUEUE POINTER REGISTER<sup>(1)</sup> | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-------|-------|-------------|-------|-------| | _ | _ | _ | | | PTGQPTR<4:0 | )> | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 **Unimplemented:** Read as '0' bit 4-0 PTGQPTR<4:0>: PTG Step Queue Pointer Register bits This register points to the currently active Step command in the Step queue. **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1). # REGISTER 24-13: PTGQUEx: PTG STEP QUEUE REGISTER x (x = 0-7) $^{(1,3)}$ | R/W-0 |--------|-------|-------|-----------|--------------------------|-------|-------|-------| | | | _ | STEP(2x + | · 1)<7:0> <sup>(2)</sup> | _ | | | | bit 15 | | | | | | bit 8 | | | R/W-0 |-------|-------|-------|-------|-------|-------|-------|-------| | | | | | | | | | | bit 7 | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 STEP(2x + 1)<7:0>: PTG Step Queue Pointer Register bits<sup>(2)</sup> A queue location for storage of the STEP(2x + 1) command byte. bit 7-0 STEP(2x)<7:0>: PTG Step Queue Pointer Register bits<sup>(2)</sup> A queue location for storage of the STEP(2x) command byte. **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1). - 2: Refer to Table 24-1 for the Step command encoding. - 3: The Step registers maintain their values on any type of Reset. TABLE 27-2: CONFIGURATION BITS DESCRIPTION (CONTINUED) | Bit Field | Description | |-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WDTPRE | Watchdog Timer Prescaler bit 1 = 1:128 0 = 1:32 | | WDTPOST<3:0> | Watchdog Timer Postscaler bits 1111 = 1:32,768 1110 = 1:16,384 • 0001 = 1:2 0000 = 1:1 | | WDTWIN<1:0> | Watchdog Window Select bits 11 = WDT window is 25% of WDT period 10 = WDT window is 37.5% of WDT period 01 = WDT window is 50% of WDT period 00 = WDT window is 75% of WDT period | | ALTI2C1 | Alternate I2C1 pin 1 = I2C1 is mapped to the SDA1/SCL1 pins 0 = I2C1 is mapped to the ASDA1/ASCL1 pins | | ALTI2C2 | Alternate I2C2 pin 1 = I2C2 is mapped to the SDA2/SCL2 pins 0 = I2C2 is mapped to the ASDA2/ASCL2 pins | | JTAGEN <sup>(2)</sup> | JTAG Enable bit 1 = JTAG is enabled 0 = JTAG is disabled | | ICS<1:0> | ICD Communication Channel Select bits 11 = Communicate on PGEC1 and PGED1 10 = Communicate on PGEC2 and PGED2 01 = Communicate on PGEC3 and PGED3 00 = Reserved, do not use | Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices. <sup>2:</sup> When JTAGEN = 1, an internal pull-up resistor is enabled on the TMS pin. Erased devices default to JTAGEN = 1. Applications requiring I/O pins in a high-impedance state (tri-state) in Reset should use pins other than TMS for this purpose. TABLE 30-9: DC CHARACTERISTICS: WATCHDOG TIMER DELTA CURRENT (△IWDT)<sup>(1)</sup> | DC CHARACTER | RISTICS | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended | | | | | | |------------------------------------------|---------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--|--|--| | Parameter No. Typ. Max. Units Conditions | | | | | itions | | | | | DC61d | 8 | _ | μΑ | -40°C | | | | | | DC61a | 10 | _ | μΑ | +25°C | | | | | | DC61b | 12 | _ | μΑ | +85°C 3.3V | | | | | | DC61c | 13 | _ | μΑ | +125°C | | | | | Note 1: The ∆IWDT current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. All parameters are characterized but not tested during manufacturing. TABLE 30-10: DC CHARACTERISTICS: DOZE CURRENT (IDOZE) | DC CHARACTER | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \leq \text{Ta} \leq +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \leq \text{Ta} \leq +125^{\circ}\text{C}$ for Extended | | | | | | | | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|------------|----------------------------|-------|-----------------|--| | Parameter No. | Doze<br>Ratio | Units | | Conditions | | | | | | Doze Current (IDC | )ZE) <sup>(1)</sup> | | | | | | | | | DC73a <sup>(2)</sup> | 35 | _ | 1:2 | mA | -40°C | 3.3V | Fosc = 140 MHz | | | DC73g | 20 | 30 | 1:128 | mA | -40 C | | FUSC - 140 MITZ | | | DC70a <sup>(2)</sup> | 35 | _ | 1:2 | mA | +25°C | 3.3V | F000 = 140 MUz | | | DC70g | 20 | 30 | 1:128 | mA | +25 C | 3.37 | Fosc = 140 MHz | | | DC71a <sup>(2)</sup> | 35 | _ | 1:2 | mA | .05°C | 2.2)/ | F000 - 140 MH- | | | DC71g | 20 | 30 | 1:128 | mA | +85°C | 3.3V | Fosc = 140 MHz | | | DC72a <sup>(2)</sup> | 28 | _ | 1:2 | mA | +125°C 3.3V Fosc = 120 MH; | | | | | DC72g | 15 | 30 | 1:128 | mA | +125 C | 3.37 | Fosc = 120 MHz | | - **Note 1:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows: - Oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li> - · CLKO is configured as an I/O input pin in the Configuration Word - All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD, WDT and FSCM are disabled - · CPU, SRAM, program memory and data memory are operational - No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed) - CPU is executing while(1) statement - · JTAG is disabled - 2: Parameter is characterized but not tested in manufacturing. FIGURE 30-21: SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS TABLE 30-59: ADC MODULE SPECIFICATIONS (10-BIT MODE) | AC CHADACTEDISTICS | | | | otherwi | se stated<br>rature | <b>i)<sup>(1)</sup></b><br>-40°C ≤ | : <b>3.0V to 3.6V</b> TA ≤ +85°C for Industrial TA ≤ +125°C for Extended | |--------------------|--------|-----------------------------------------------|-----------|----------|---------------------|------------------------------------|--------------------------------------------------------------------------| | Param<br>No. | Symbol | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | | ADC A | ccuracy ( | 10-Bit N | lode) | | | | AD20b | Nr | Resolution | 10 | Data B | its | bits | | | AD21b | INL | Integral Nonlinearity | -0.625 | _ | 0.625 | LSb | -40°C ≤ TA ≤ +85°C (Note 2) | | | | | -1.5 | | 1.5 | LSb | +85°C < TA ≤ +125°C (Note 2) | | AD22b | DNL | Differential Nonlinearity | -0.25 | - | 0.25 | LSb | $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (Note 2) | | | | | -0.25 | - | 0.25 | LSb | $+85^{\circ}C < TA \le +125^{\circ}C$ (Note 2) | | AD23b | GERR | Gain Error | -2.5 | _ | 2.5 | LSb | $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (Note 2) | | | | | -2.5 | _ | 2.5 | LSb | $+85^{\circ}C < TA \le +125^{\circ}C$ (Note 2) | | AD24b | Eoff | Offset Error | -1.25 | _ | 1.25 | LSb | $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ (Note 2) | | | | | -1.25 | _ | 1.25 | LSb | $+85^{\circ}C < TA \le +125^{\circ}C$ (Note 2) | | AD25b | _ | Monotonicity | _ | _ | | | Guaranteed | | | | Dynamic P | erforman | ce (10-E | Bit Mode) | | | | AD30b | THD | Total Harmonic Distortion <sup>(3)</sup> | _ | 64 | _ | dB | | | AD31b | SINAD | Signal to Noise and Distortion <sup>(3)</sup> | _ | 57 | _ | dB | | | AD32b | SFDR | Spurious Free Dynamic<br>Range <sup>(3)</sup> | _ | 72 | _ | dB | | | AD33b | FNYQ | Input Signal Bandwidth <sup>(3)</sup> | _ | 550 | | kHz | | | AD34b | ENOB | Effective Number of Bits <sup>(3)</sup> | _ | 9.4 | _ | bits | | Note 1: Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values. - 2: For all accuracy specifications, VINL = AVSS = VREFL = 0V and AVDD = VREFH = 3.6V. - 3: Parameters are characterized but not tested in manufacturing. # 31.2 AC Characteristics and Timing Parameters The information contained in this section defines dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X AC characteristics and timing parameters for high-temperature devices. However, all AC timing specifications in this section are the same as those in **Section 30.2 "AC Characteristics and Timing Parameters"**, with the exception of the parameters listed in this section. Parameters in this section begin with an H, which denotes High temperature. For example, Parameter OS53 in **Section 30.2 "AC Characteristics and Timing Parameters"** is the Industrial and Extended temperature equivalent of HOS53. TABLE 31-9: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC | AC CHARACTERISTICS | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) | |--------------------|-----------------------------------------------------------------------| | AC CHARACTERISTICS | Operating temperature -40°C ≤ TA ≤ +150°C | | | Operating voltage VDD range as described in Table 31-1. | #### FIGURE 31-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS TABLE 31-10: PLL CLOCK TIMING SPECIFICATIONS | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +150^{\circ}\text{C}$ | | | | | | |--------------------|--------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|-----------------------------|--| | Param<br>No. | Symbol | Characteristic | Min Typ Max Units Conditions | | | | | | | HOS53 | DCLK | CLKO Stability (Jitter) <sup>(1)</sup> | -5 | 0.5 | 5 | % | Measured over 100 ms period | | **Note 1:** These parameters are characterized by similarity, but are not tested in manufacturing. This specification is based on clock cycle by clock cycle measurements. To calculate the effective jitter for individual time bases or communication clocks use this formula: $$Peripheral Clock Jitter = \frac{DCLK}{\sqrt{\frac{FOSC}{Peripheral Bit Rate Clock}}}$$ For example: Fosc = 32 MHz, DCLK = 5%, SPIx bit rate clock (i.e., SCKx) is 2 MHz. SPI SCK Jitter = $$\left[ \frac{DCLK}{\sqrt{\left(\frac{32 \ MHz}{2 \ MHz}\right)}} \right] = \left[ \frac{5\%}{\sqrt{16}} \right] = \left[ \frac{5\%}{4} \right] = 1.25\%$$ TYPICAL CTMU TEMPERATURE DIODE FIGURE 32-11: **FORWARD VOLTAGE** dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X # 33.1 Package Marking Information (Continued) 36-Lead VTLA (TLA) Example 44-Lead VTLA (TLA) Example 44-Lead TQFP Example 44-Lead QFN (8x8x0.9 mm) Example # 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | ٨ | <b>II</b> LLIMETER | S | | |--------------------------|--------|--------------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | Е | | 1.27 BSC | | | Contact Pad Spacing | С | | 9.40 | | | Contact Pad Width (X28) | Х | | | 0.60 | | Contact Pad Length (X28) | Υ | | | 2.00 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 7.40 | | | #### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2052A # 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging **DETAIL A** | | Units | MILLIMETERS | | | |-------------------------|--------|-------------|----------|-------| | Dimension | Limits | MIN | NOM | MAX | | Number of Pins | N | | 36 | | | Number of Pins per Side | ND | | 10 | | | Number of Pins per Side | NE | | 8 | | | Pitch | е | | 0.50 BSC | | | Overall Height | Α | 0.80 | 0.90 | 1.00 | | Standoff | A1 | 0.025 | - | 0.075 | | Overall Width | Е | | 5.00 BSC | | | Exposed Pad Width | E2 | 3.60 | 3.75 | 3.90 | | Overall Length | D | | 5.00 BSC | | | Exposed Pad Length | D2 | 3.60 | 3.75 | 3.90 | | Contact Width | b | 0.20 | 0.25 | 0.30 | | Contact Length | L | 0.20 | 0.25 | 0.30 | | Contact-to-Exposed Pad | K | 0.20 | - | - | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Package is saw singulated. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-187C Sheet 2 of 2 | ECAN Module | | Instruction Set | | |----------------------------------------------|----------|---------------------------------------------|------| | Control Registers | 290 | Overview | 390 | | Modes of Operation | 289 | Summary | 387 | | Overview | 287 | Symbols Used in Opcode Descriptions | 388 | | Resources | 289 | Inter-Integrated Circuit (I <sup>2</sup> C) | 273 | | Electrical Characteristics | 401 | Control Registers | | | AC | 413, 471 | Resources | | | Enhanced CAN (ECAN) Module | | Internal RC Oscillator | | | Equations | | Use with WDT | 385 | | Device Operating Frequency | 154 | Internet Address | | | FPLLO Calculation | | Interrupt Controller | 02-7 | | FVCO Calculation | | • | 121 | | | | Control and Status Registers | | | Errata | 23 | INTCON1 | | | F | | INTCON2 | | | | 400 | INTCON3 | | | Filter Capacitor (CEFC) Specifications | | INTCON4 | | | Flash Program Memory | | INTTREG | | | Control Registers | | Interrupt Vector Details | | | Programming Operations | | Interrupt Vector Table (IVT) | 127 | | Resources | | Reset Sequence | 127 | | RTSP Operation | 120 | Resources | 131 | | Table Instructions | 119 | _ | | | Flexible Configuration | 379 | J | | | _ | | JTAG Boundary Scan Interface | 379 | | G | | JTAG Interface | | | Guidelines for Getting Started | 29 | o in Contact | | | Application Examples | | M | | | Basic Connection Requirements | | Memory Maps | | | · | | · · | 100 | | CPU Logic Filter Capacitor Connection (VCAP) | | Extended Data Space | | | Decoupling Capacitors | | Memory Organization | | | External Oscillator Pins | | Resources | | | ICSP Pins | | Microchip Internet Web Site | | | Master Clear (MCLR) Pin | | Modulo Addressing | | | Oscillator Value Conditions on Start-up | 32 | Applicability | 115 | | Unused I/Os | 32 | Operation Example | 114 | | | | Start and End Address | 114 | | Н | | W Address Register Selection | 114 | | High-Speed PWM | 225 | MPLAB Assembler, Linker, Librarian | | | Control Registers | 230 | MPLAB ICD 3 In-Circuit Debugger | | | Faults | | MPLAB PM3 Device Programmer | | | Resources | | MPLAB REAL ICE In-Circuit Emulator System | | | High-Temperature Electrical Characteristics | | MPLAB X Integrated Development | 000 | | Absolute Maximum Ratings | | • ' | 207 | | Absolute Maximum Natings | 407 | Environment Software | | | | | MPLAB X SIM Software Simulator | | | I/O Ports | 170 | MPLIB Object Librarian | | | | 1/3 | MPLINK Object Linker | 398 | | Helpful Tips | | 0 | | | Parallel I/O (PIO) | | O | | | Resources | | Op Amp | | | Write/Read Timing | | Application Considerations | 358 | | In-Circuit Debugger | 386 | Configuration A | 358 | | In-Circuit Emulation | 379 | Configuration B | 359 | | In-Circuit Serial Programming (ICSP) | 379, 386 | Op Amp/Comparator | | | Input Capture | | Control Registers | | | Control Registers | | Resources | | | Resources | | Open-Drain Configuration | | | Input Change Notification (ICN) | | | 174 | | | | Oscillator | 450 | | Instruction Addressing Modes | | Control Registers | | | File Register Instructions | | Resources | | | Fundamental Modes Supported | | Output Compare | 219 | | MAC Instructions | | Control Registers | 221 | | MCU Instructions | | Resources | 220 | | Move and Accumulator Instructions | 113 | | | | Other Instructions | 113 | | |