

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 32KB (10.7K x 24)                                                                |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | ·                                                                                |
| RAM Size                   | 2K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-VQFN Exposed Pad                                                              |
| Supplier Device Package    | 44-QFN (8x8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep32mc204t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

FIGURE 3-1: dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X CPU BLOCK DIAGRAM



## 4.2 Data Address Space

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a separate 16-bit-wide data memory space. The Data Space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory maps, which are presented by device family and memory size, are shown in Figure 4-7 through Figure 4-16.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the Data Space. This arrangement gives a base Data Space address range of 64 Kbytes (32K words).

The base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space, which has a total address range of 16 Mbytes.

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement up to 52 Kbytes of data memory (4 Kbytes of data memory for Special Function Registers and up to 48 Kbytes of data memory for RAM). If an EA points to a location outside of this area, an all-zero word or byte is returned.

## 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byteaddressable, 16-bit-wide blocks. Data is aligned in data memory and registers as 16-bit words, but all Data Space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

## 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve Data Space memory usage efficiency, the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] results in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

A data byte read, reads the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the LSB. The MSB is not modified.

A Sign-Extend (SE) instruction is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address.

## 4.2.3 SFR SPACE

The first 4 Kbytes of the Near Data Space, from 0x0000 to 0x0FFF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information.

## 4.2.4 NEAR DATA SPACE

The 8-Kbyte area, between 0x0000 and 0x1FFF, is referred to as the Near Data Space. Locations in this space are directly addressable through a 13-bit absolute address field within all memory direct instructions. Additionally, the whole Data Space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.

# TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY (CONTINUED)

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9     | Bit 8 | Bit 7    | Bit 6   | Bit 5      | Bit 4   | Bit 3   | Bit 2  | Bit 1       | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|------------|---------|---------|--------|-----------|-------|----------|---------|------------|---------|---------|--------|-------------|--------|---------------|
| IPC35        | 0886  | _      |        | JTAGIP<2:( | )>      | —       |        | ICDIP<2:0 | >     | _        | —       | —          | —       | —       | _      | —           | —      | 4400          |
| IPC36        | 0888  |        |        | PTG0IP<2:0 | )>      | —       | PT     | GWDTIP<   | 2:0>  |          | P       | TGSTEPIP<2 | :0>     | —       | —      |             | —      | 4440          |
| IPC37        | 088A  |        | _      |            | _       | —       | F      | PTG3IP<2: | )>    |          |         | PTG2IP<2:0 | >       | —       | F      | PTG1IP<2:0> |        | 0444          |
| INTCON1      | 08C0  | NSTDIS | OVAERR | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE     | COVTE | SFTACERR | DIV0ERR | DMACERR    | MATHERR | ADDRERR | STKERR | OSCFAIL     | —      | 0000          |
| INTCON2      | 08C2  | GIE    | DISI   | SWTRAP     | —       | _       | _      |           |       |          | —       | —          | —       | —       | INT2EP | INT1EP      | INT0EP | 8000          |
| INTCON3      | 08C4  |        | —      |            | _       | _       | _      |           |       |          | —       | DAE        | DOOVR   | —       | —      |             | —      | 0000          |
| INTCON4      | 08C6  |        | —      |            | _       | _       | _      |           |       |          | —       | —          | —       | —       | —      |             | SGHT   | 0000          |
| INTTREG      | 08C8  | _      | _      | _          | _       |         | ILR<   | 3:0>      |       |          |         |            | VECNU   | M<7:0>  |        |             |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-46: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|---------|---------|---------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|---------------|
| TRISA        | 0E00  | —      | —      | —      | TRISA12 | TRISA11 | TRISA10 | TRISA9 | TRISA8 | TRISA7 | —     | —     | TRISA4 | -     | —     | TRISA1 | TRISA0 | 1F93          |
| PORTA        | 0E02  | _      | _      | _      | RA12    | RA11    | RA10    | RA9    | RA8    | RA7    | _     | _     | RA4    | _     | _     | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | LATA12  | LATA11  | LATA10  | LATA9  | LATA8  | LATA7  | _     | _     | LATA4  | _     | _     | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | ODCA12  | ODCA11  | ODCA10  | ODCA9  | ODCA8  | ODCA7  | _     | _     | ODCA4  | _     | _     | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | CNIEA12 | CNIEA11 | CNIEA10 | CNIEA9 | CNIEA8 | CNIEA7 | _     | _     | CNIEA4 | _     | _     | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | CNPUA12 | CNPUA11 | CNPUA10 | CNPUA9 | CNPUA8 | CNPUA7 | _     | _     | CNPUA4 | _     | _     | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | CNPDA12 | CNPDA11 | CNPDA10 | CNPDA9 | CNPDA8 | CNPDA7 | _     | _     | CNPDA4 | _     | _     | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  | _      | _      | —      | ANSA12  | ANSA11  | —       | _      | _      | —      |       | —     | ANSA4  | -     | _     | ANSA1  | ANSA0  | 1813          |

Legend: - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-47: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | _       | _       |         | —       | _      | ANSB8  |        | —      | -      |        | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-48: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC206 AND dsPIC33EPXXXGP/MC206/506 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14 | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|--------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISC        | 0E20  | TRISC15 | _      | TRISC13 | TRISC12 | TRISC11 | TRISC10 | TRISC9 | TRISC8 | TRISC7 | TRISC6 | TRISC5 | TRISC4 | TRISC3 | TRISC2 | TRISC1 | TRISC0 | BFFF          |
| PORTC        | 0E22  | RC15    | -      | RC13    | RC12    | RC11    | RC10    | RC9    | RC8    | RC7    | RC6    | RC5    | RC4    | RC3    | RC2    | RC1    | RC0    | xxxx          |
| LATC         | 0E24  | LATC15  |        | LATC13  | LATC12  | LATC11  | LATC10  | LATC9  | LATC8  | LATC7  | LATC6  | LATC5  | LATC4  | LATC3  | LATC2  | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  | ODCC15  | _      | ODCC13  | ODCC12  | ODCC11  | ODCC10  | ODCC9  | ODCC8  | ODCC7  | ODCC6  | ODCC5  | ODCC4  | ODCC3  | ODCC2  | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | CNIEC15 | _      | CNIEC13 | CNIEC12 | CNIEC11 | CNIEC10 | CNIEC9 | CNIEC8 | CNIEC7 | CNIEC6 | CNIEC5 | CNIEC4 | CNIEC3 | CNIEC2 | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  | CNPUC15 | _      | CNPUC13 | CNPUC12 | CNPUC11 | CNPUC10 | CNPUC9 | CNPUC8 | CNPUC7 | CNPUC6 | CNPUC5 | CNPUC4 | CNPUC3 | CNPUC2 | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  | CNPDC15 | _      | CNPDC13 | CNPDC12 | CNPDC11 | CNPDC10 | CNPDC9 | CNPDC8 | CNPDC7 | CNPDC6 | CNPDC5 | CNPDC4 | CNPDC3 | CNPDC2 | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  |         | -      | -       | —       | ANSC11  | _       |        | _      | —      | —      | _      |        | —      | ANSC2  | ANSC1  | ANSC0  | 0807          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-56: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|--------|--------|--------|--------|---------------|
| TRISA        | 0E00  |        |        | —      |        |        | —      |       | TRISA8 |       |       |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 011F          |
| PORTA        | 0E02  |        | -      | —      | -      | -      | —      | -     | RA8    | _     | _     | -     | RA4    | RA3    | RA2    | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | _      | _      | _      | _     | LATA8  | _     | _     | _     | LATA4  | LATA3  | LATA2  | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | _      | _      | _      | _     | ODCA8  | _     | _     | _     | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | _      | _      | _      | _     | CNIEA8 | _     | _     | _     | CNIEA4 | CNIEA3 | CNIEA2 | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | _      | _      | _      | _     | CNPUA8 | _     | _     | _     | CNPUA4 | CNPUA3 | CNPUA2 | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | _      | _      | _      | _     | CNPDA8 | _     | _     | _     | CNPDA4 | CNPDA3 | CNPDA2 | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  |        |        | —      |        |        | —      |       | _      | _     |       |       | ANSA4  |        | -      | ANSA1  | ANSA0  | 0013          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-57: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | _       | _       | _       | _       | _      | ANSB8  | _      | _      | _      | _      | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-58: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|-------|-------|-------|--------|--------|---------------|
| TRISC        | 0E20  | —      | _      | —      | _      | —      | —      | —     | TRISC8 | _     | —     | —     | —     | —     | —     | TRISC1 | TRISC0 | 0103          |
| PORTC        | 0E22  | —      | _      | —      | _      | _      | _      | _     | RC8    |       | —     | _     | _     | _     | _     | RC1    | RC0    | xxxx          |
| LATC         | 0E24  | —      | _      | —      | _      | —      | —      | —     | LATC8  |       | _     | —     | —     | —     | _     | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  | —      | _      | —      | _      | —      | —      | —     | ODCC8  |       | _     | —     | —     | —     | _     | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | —      | _      | —      | _      | —      | —      | —     | CNIEC8 |       | _     | —     | —     | —     | _     | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  | —      | _      | —      | _      | —      | —      | —     | CNPUC8 |       | _     | —     | —     | —     | _     | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  | —      | _      | —      | _      | —      | —      | —     | CNPDC8 |       | _     | —     | —     | —     | _     | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  | _      | _      | _      | _      | _      | _      | _     | _      | _     | _     | _     | _     | _     |       | ANSC1  | ANSC0  | 0003          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## 6.1 Reset Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 6.1.1 KEY RESOURCES

- "Reset" (DS70602) in the "dsPIC33/PIC24 Family Reference Manual"
- · Code Samples
- · Application Notes
- · Software Libraries
- Webinars
- All Related *"dsPIC33/PIC24 Family Reference Manual"* Sections
- Development Tools

# 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X CPU.

The interrupt controller has the following features:

- Up to eight processor exceptions and software traps
- Eight user-selectable priority levels
- Interrupt Vector Table (IVT) with a unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Fixed interrupt entry and return latencies

## 7.1 Interrupt Vector Table

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X Interrupt Vector Table (IVT), shown in Figure 7-1, resides in program memory starting at location, 000004h. The IVT contains seven non-maskable trap vectors and up to 246 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit-wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address.

# 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices clear their registers in response to a Reset, which forces the PC to zero. The device then begins program execution at location, 0x000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

# 9.3 Oscillator Control Registers

# REGISTER 9-1: OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1)</sup>

| 11-0       | R-0                                                      | R-0                                | R-0                                | U-O                               | R/W-v                                      | R/W-v                                | R/W-v                         |
|------------|----------------------------------------------------------|------------------------------------|------------------------------------|-----------------------------------|--------------------------------------------|--------------------------------------|-------------------------------|
|            | COSC2                                                    | COSC1                              | COSCO                              | _                                 | NOSC2 <sup>(2)</sup>                       | NOSC1 <sup>(2)</sup>                 | NOSCO <sup>(2)</sup>          |
| bit 15     |                                                          |                                    |                                    |                                   |                                            |                                      | bit 8                         |
|            |                                                          |                                    |                                    |                                   |                                            |                                      |                               |
| R/W-0      | R/W-0                                                    | R-0                                | U-0                                | R/W-0                             | U-0                                        | U-0                                  | R/W-0                         |
| CLKLOC     | CK IOLOCK                                                | LOCK                               |                                    | CF <sup>(3)</sup>                 |                                            | —                                    | OSWEN                         |
| bit 7      |                                                          |                                    |                                    |                                   |                                            |                                      | bit 0                         |
|            |                                                          |                                    | (                                  |                                   |                                            |                                      |                               |
| Legend:    | - h l - h :4                                             | y = Value set                      | from Configur                      | ation bits on P                   | 'OR                                        | (0)                                  |                               |
|            |                                                          | vv = vvritable                     | DIL                                | 0 = 0                             | mented bit, read                           | as u                                 |                               |
| -n = value | alPOR                                                    | I = BILIS Set                      |                                    | 0 = Bit is cle                    | ared                                       |                                      | IOWN                          |
| bit 15     | Unimplemen                                               | ted: Read as '                     | 0'                                 |                                   |                                            |                                      |                               |
| bit 14-12  | COSC<2:0>:                                               | Current Oscilla                    | ator Selection                     | bits (read-only                   | <b>'</b> )                                 |                                      |                               |
|            | 111 = Fast R(                                            | C Oscillator (F                    | RC) with Divid                     | le-by-n                           | ,                                          |                                      |                               |
|            | 110 = Fast R                                             | C Oscillator (F                    | RC) with Divid                     | le-by-16                          |                                            |                                      |                               |
|            | 101 = Low-Po                                             | ower RC Oscill                     | ator (LPRC)                        |                                   |                                            |                                      |                               |
|            | 011 = Primary                                            | v Oscillator (X                    | r, HS, EC) wit                     | h PLL                             |                                            |                                      |                               |
|            | 010 = Primary                                            | y Oscillator (X                    | r, HS, EC)                         |                                   |                                            |                                      |                               |
|            | 001 = Fast R<br>000 = Fast R                             | C Oscillator (F<br>C Oscillator (F | RC) with Divid<br>RC)              | le-by-N and PL                    | L (FRCPLL)                                 |                                      |                               |
| bit 11     | Unimplemen                                               | ted: Read as '                     | 0'                                 |                                   |                                            |                                      |                               |
| bit 10-8   | NOSC<2:0>:                                               | New Oscillator                     | Selection bits                     | <sub>S</sub> (2)                  |                                            |                                      |                               |
|            | 111 = Fast R                                             | C Oscillator (F                    | RC) with Divid                     | le-by-n                           |                                            |                                      |                               |
|            | 110 = Fast R                                             | C Oscillator (F                    | RC) with Divic                     | le-by-16                          |                                            |                                      |                               |
|            | 101 - Low-PC<br>100 = Reserv                             | ed                                 |                                    |                                   |                                            |                                      |                               |
|            | 011 = Primary                                            | y Oscillator (X                    | r, HS, EC) wit                     | h PLL                             |                                            |                                      |                               |
|            | 010 = Primary                                            | y Oscillator (X                    | r, HS, EC)                         |                                   |                                            |                                      |                               |
|            | 001 = Fast R0<br>000 = Fast R0                           | C Oscillator (FI                   | RC) with Divid<br>RC)              | Ie-by-N and PL                    | L (FRCPLL)                                 |                                      |                               |
| bit 7      | CLKLOCK: C                                               | lock Lock Ena                      | ble bit                            |                                   |                                            |                                      |                               |
|            | 1 = If (FCKS                                             | M0 = 1), then c                    | lock and PLL                       | configurations                    | are locked; if (F                          | CKSM0 = 0), t                        | hen clock and                 |
|            | 0 = Clock and                                            | d PLL selection                    | ns are not lock                    | ked, configurat                   | ions may be mo                             | dified                               |                               |
| bit 6      | IOLOCK: I/O                                              | Lock Enable b                      | it                                 |                                   |                                            |                                      |                               |
|            | 1 = I/O lock is                                          | active                             |                                    |                                   |                                            |                                      |                               |
|            | 0 = I/O lock is                                          | not active                         | / I I \                            |                                   |                                            |                                      |                               |
| bit 5      | LOCK: PLL L                                              | ock Status bit                     | (read-only)                        | ant un tincaria                   | a atiafia d                                |                                      |                               |
|            | <ul> <li>1 = indicates</li> <li>0 = Indicates</li> </ul> | that PLL is in                     | t of lock, start                   | -up timer is<br>-up timer is in   | progress or PLL                            | is disabled                          |                               |
| Note 1:    | Writes to this regis                                     | ter require an e<br>erence Manual  | unlock sequer<br>" (available fro  | nce. Refer to "<br>om the Microch | <b>Oscillator"</b> (DS<br>ip web site) for | 70580) in the <i>"</i> o<br>details. | dsPIC33/                      |
| 2:         | Direct clock switch<br>This applies to cloc              | es between an<br>ck switches in o  | y primary osci<br>either direction | llator mode wit                   | h PLL and FRC<br>ances, the appli          | PLL mode are r<br>cation must sw     | not permitted.<br>itch to FRC |
|            | moue as a transitio                                      | nai Clock Sour                     |                                    | IE IWO PLL IIIO                   | u <del>c</del> s.                          |                                      |                               |

**3:** This bit should only be cleared in software. Setting the bit in software (= 1) will have the same effect as an actual oscillator failure and trigger an oscillator failure trap.

| R/W-0         | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                               | R/W-0                   | R/W-0             | R/W-0                 | R/W-0                | U-0   |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------|-------------------|-----------------------|----------------------|-------|
| T5MD          | T4MD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T3MD                                | T2MD                    | T1MD              | QEI1MD <sup>(1)</sup> | PWMMD <sup>(1)</sup> | —     |
| bit 15        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      | bit 8 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| R/W-0         | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                               | R/W-0                   | R/W-0             | U-0                   | R/W-0                | R/W-0 |
| I2C1MD        | U2MD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | U1MD                                | SPI2MD                  | SPI1MD            | _                     | C1MD <sup>(2)</sup>  | AD1MD |
| bit 7         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ·                                   |                         |                   |                       | · · · · · ·          | bit 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| Legend:       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| R = Readable  | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | W = Writable I                      | oit                     | U = Unimplen      | nented bit, read      | d as '0'             |       |
| -n = Value at | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '1' = Bit is set                    |                         | '0' = Bit is clea | ared                  | x = Bit is unkn      | own   |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| bit 15        | T5MD: Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = Timer5 mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer5 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | odule is enable                     | d                       |                   |                       |                      |       |
| bit 14        | T4MD: Timer4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $\perp$ = Timer4 mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | odule is disable<br>odule is enable | d                       |                   |                       |                      |       |
| bit 13        | T3MD: Timer?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3 Module Disab                      | le hit                  |                   |                       |                      |       |
| Sit 10        | 1 = Timer3 model =  | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer3 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | odule is enable                     | d                       |                   |                       |                      |       |
| bit 12        | T2MD: Timer2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = Timer2 mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer2 model model model = Timer2 model = Tim | odule is enable                     | d                       |                   |                       |                      |       |
| bit 11        | T1MD: Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = 1  imer 1 model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | odule is disable<br>odule is enable | d<br>d                  |                   |                       |                      |       |
| bit 10        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 Module Disa                       | nle hit(1)              |                   |                       |                      |       |
| bit 10        | $1 = QEI1 \mod 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | lule is disabled                    |                         |                   |                       |                      |       |
|               | 0 = QEI1 mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lule is enabled                     |                         |                   |                       |                      |       |
| bit 9         | PWMMD: PW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /M Module Disa                      | ıble bit <sup>(1)</sup> |                   |                       |                      |       |
|               | 1 = PWM mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dule is disabled                    |                         |                   |                       |                      |       |
|               | 0 = PWM mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dule is enabled                     |                         |                   |                       |                      |       |
| bit 8         | Unimplement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ted: Read as 'o                     | )'                      |                   |                       |                      |       |
| bit 7         | 12C1MD: 12C1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $1 = 12C1 \mod 0 = 12C1 \mod 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ule is disabled                     |                         |                   |                       |                      |       |
| bit 6         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2 Module Disa                       | ole hit                 |                   |                       |                      |       |
| bit 0         | 1 = UART2 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is disable                    | ed                      |                   |                       |                      |       |
|               | 0 = UART2 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is enable                     | d                       |                   |                       |                      |       |
| bit 5         | U1MD: UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 Module Disal                      | ole bit                 |                   |                       |                      |       |
|               | 1 = UART1 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is disable                    | ed                      |                   |                       |                      |       |
|               | 0 = UART1 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is enable                     | d                       |                   |                       |                      |       |
| bit 4         | SPI2MD: SPI2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $\perp = SP12 \mod 0 = SP12 \mod 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ule is disabled                     |                         |                   |                       |                      |       |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |

## REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1

Note 1: This bit is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: This bit is available on dsPIC33EPXXXGP50X and dsPIC33EPXXXMC50X devices only.

# 11.4 Peripheral Pin Select (PPS)

A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code, or a complete redesign, may be the only option.

Peripheral Pin Select configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device.

The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to any one of these I/O pins. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established.

### 11.4.1 AVAILABLE PINS

The number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the label, "RPn" or "RPIn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions, while "RPI" indicates pins that support remappable input functions only.

### 11.4.2 AVAILABLE PERIPHERALS

The peripherals managed by the Peripheral Pin Select are all digital-only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the Peripheral Pin Select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include  $I^2C^{TM}$  and the PWM. A similar requirement excludes all modules with analog inputs, such as the ADC Converter.

A key difference between remappable and nonremappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral.

When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin.

### 11.4.3 CONTROLLING PERIPHERAL PIN SELECT

Peripheral Pin Select features are controlled through two sets of SFRs: one to map peripheral inputs and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint.

The association of a peripheral to a peripheralselectable pin is handled in two different ways, depending on whether an input or output is being mapped.

| U-0             | R/W-0                         | R/W-0                               | R/W-0                          | R/W-0                 | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------------------------------|-------------------------------------|--------------------------------|-----------------------|-----------------|-----------------|-------|
| _               |                               |                                     |                                | IC2R<6:0>             |                 |                 |       |
| bit 15          |                               |                                     |                                |                       |                 |                 | bit 8 |
|                 |                               |                                     |                                |                       |                 |                 |       |
| U-0             | R/W-0                         | R/W-0                               | R/W-0                          | R/W-0                 | R/W-0           | R/W-0           | R/W-0 |
|                 |                               |                                     |                                | IC1R<6:0>             |                 |                 |       |
| bit 7           |                               |                                     |                                |                       |                 |                 | bit 0 |
|                 |                               |                                     |                                |                       |                 |                 |       |
| Legend:         |                               |                                     |                                |                       |                 |                 |       |
| R = Readable    | bit                           | W = Writable                        | bit                            | U = Unimpler          | mented bit, rea | ad as '0'       |       |
| -n = Value at F | POR                           | '1' = Bit is set                    |                                | '0' = Bit is cle      | ared            | x = Bit is unkr | nown  |
|                 |                               |                                     |                                |                       |                 |                 |       |
| bit 15          | Unimplemen                    | ted: Read as '                      | 0'                             |                       |                 |                 |       |
| bit 14-8        | IC2R<6:0>: A<br>(see Table 11 | Assign Input Ca<br>-2 for input pin | pture 2 (IC2)<br>selection nur | to the Correspondent  | onding RPn P    | in bits         |       |
|                 | 1111001 <b>= I</b> r          | nput tied to RPI                    | 121                            |                       |                 |                 |       |
|                 |                               |                                     |                                |                       |                 |                 |       |
|                 | •                             |                                     |                                |                       |                 |                 |       |
|                 | 0000001 = lr                  | nput tied to CM                     | P1                             |                       |                 |                 |       |
|                 | nl = 0000000                  | nput tied to Vss                    | ;                              |                       |                 |                 |       |
| bit 7           | Unimplemen                    | ted: Read as '                      | 0'                             |                       |                 |                 |       |
| bit 6-0         | IC1R<6:0>: A<br>(see Table 11 | Assign Input Ca<br>-2 for input pin | pture 1 (IC1)<br>selection nur | to the Correspondence | onding RPn P    | in bits         |       |
|                 | 1111001 <b>= I</b> r          | nput tied to RPI                    | 121                            |                       |                 |                 |       |
|                 |                               |                                     |                                |                       |                 |                 |       |
|                 | •                             |                                     |                                |                       |                 |                 |       |
|                 | 0000001 = lr                  | nput tied to CM                     | P1                             |                       |                 |                 |       |
|                 | 0000000 = Ir                  | nput tied to Vss                    | ;                              |                       |                 |                 |       |

### REGISTER 11-4: RPINR7: PERIPHERAL PIN SELECT INPUT REGISTER 7

## 14.1 Input Capture Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 14.1.1 KEY RESOURCES

- "Input Capture" (DS70352) in the "dsPIC33/ PIC24 Family Reference Manual"
- · Code Samples
- · Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## REGISTER 20-1: UXMODE: UARTX MODE REGISTER (CONTINUED)

| bit 5   | ABAUD: Auto-Baud Enable bit                                                                                                                                                                                                               |
|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = Enables baud rate measurement on the next character – requires reception of a Sync field (55h) before other data; cleared in hardware upon completion</li> <li>0 = Baud rate measurement is disabled or completed</li> </ul> |
| bit 4   | URXINV: UARTx Receive Polarity Inversion bit                                                                                                                                                                                              |
|         | 1 = UxRX Idle state is '0'<br>0 = UxRX Idle state is '1'                                                                                                                                                                                  |
| bit 3   | BRGH: High Baud Rate Enable bit                                                                                                                                                                                                           |
|         | <ul> <li>1 = BRG generates 4 clocks per bit period (4x baud clock, High-Speed mode)</li> <li>0 = BRG generates 16 clocks per bit period (16x baud clock, Standard mode)</li> </ul>                                                        |
| bit 2-1 | PDSEL<1:0>: Parity and Data Selection bits                                                                                                                                                                                                |
|         | <ul> <li>11 = 9-bit data, no parity</li> <li>10 = 8-bit data, odd parity</li> <li>01 = 8-bit data, even parity</li> <li>00 = 8-bit data, no parity</li> </ul>                                                                             |
| bit 0   | STSEL: Stop Bit Selection bit                                                                                                                                                                                                             |
|         | 1 = Two Stop bits<br>0 = One Stop bit                                                                                                                                                                                                     |
| Note 1: | Refer to the " <b>UART</b> " (DS70582) section in the <i>"dsPIC33/PIC24 Family Reference Manual"</i> for information on enabling the UARTx module for receive or transmit operation.                                                      |

- 2: This feature is only available for the 16x BRG mode (BRGH = 0).
- 3: This feature is only available on 44-pin and 64-pin devices.
- 4: This feature is only available on 64-pin devices.

| R/W-0        | R/W-0        | R/W-0                 | R/W-0           | R/W-0                | R/W-0           | R/W-0           | R/W-0 |
|--------------|--------------|-----------------------|-----------------|----------------------|-----------------|-----------------|-------|
|              | F15B         | P<3:0>                |                 |                      | F14B            | P<3:0>          |       |
| bit 15       |              |                       |                 |                      |                 |                 | bit 8 |
|              |              |                       |                 |                      |                 |                 |       |
| R/W-0        | R/W-0        | R/W-0                 | R/W-0           | R/W-0                | R/W-0           | R/W-0           | R/W-0 |
| -            | F13B         | P<3:0>                |                 |                      | F12B            | P<3:0>          |       |
| bit 7        |              |                       |                 |                      |                 |                 | bit 0 |
|              |              |                       |                 |                      |                 |                 |       |
| Legend:      |              |                       |                 |                      |                 |                 |       |
| R = Readab   | le bit       | W = Writable          | bit             | U = Unimpler         | nented bit, rea | d as '0'        |       |
| -n = Value a | t POR        | '1' = Bit is set      | t               | '0' = Bit is cle     | ared            | x = Bit is unki | nown  |
| L            |              |                       |                 |                      |                 |                 |       |
| bit 15-12    | F15BP<3:0    | >: RX Buffer Ma       | sk for Filter 1 | 5 bits               |                 |                 |       |
|              | 1111 = Filte | er hits received in   | n RX FIFO bu    | uffer                |                 |                 |       |
|              | 1110 = Filte | r hits received in    | n RX Buffer 1   | 4                    |                 |                 |       |
|              | •            |                       |                 |                      |                 |                 |       |
|              | •            |                       |                 |                      |                 |                 |       |
|              | •            | n hito no ocivio d iv |                 |                      |                 |                 |       |
|              | 0001 = Filte | r hits received ii    |                 |                      |                 |                 |       |
| h:+ 44 0     |              |                       |                 | 4 h:ta (a a ma a ma) |                 |                 |       |
| DIT 11-8     | F14BP<3:0    | >: RX Buffer Ma       | SK for Fliter 1 | 4 bits (same va      | iues as bits<15 | ):12>)          |       |
| bit 7-4      | F13BP<3:0    | >: RX Buffer Ma       | sk for Filter 1 | 3 bits (same va      | lues as bits<15 | 5:12>)          |       |
| bit 3-0      | F12BP<3:0    | RX Buffer Ma          | sk for Filter 1 | 2 bits (same va      | lues as bits<15 | 5:12>)          |       |

## REGISTER 21-15: CxBUFPNT4: ECANx FILTER 12-15 BUFFER POINTER REGISTER 4

## 25.1 Op Amp Application Considerations

There are two configurations to take into consideration when designing with the op amp modules that available in the dsPIC33EPXXXGP50X. are dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X devices. Configuration A (see Figure 25-6) takes advantage of the internal connection to the ADC module to route the output of the op amp directly to the ADC for measurement. Configuration B (see Figure 25-7) requires that the designer externally route the output of the op amp (OAxOUT) to a separate analog input pin (ANy) on the device. Table 30-55 in Section 30.0 "Electrical Characteristics" describes the performance characteristics for the op amps, distinguishing between the two configuration types where applicable.

### 25.1.1 OP AMP CONFIGURATION A

Figure 25-6 shows a typical inverting amplifier circuit taking advantage of the internal connections from the op amp output to the input of the ADC. The advantage of this configuration is that the user does not need to consume another analog input (ANy) on the device, and allows the user to simultaneously sample all three op amps with the ADC module, if needed. However, the presence of the internal resistance, RINT1, adds an error in the feedback path. Since RINT1 is an internal resistance, in relation to the op amp output (VOAXOUT) and ADC internal connection (VADC), RINT1 must be included in the numerator term of the transfer function. See Table 30-53 in Section 30.0 "Electrical Characteristics" for the typical value of RINT1. Table 30-60 and Table 30-61 in Section 30.0 "Electrical Characteristics" describe the minimum sample time (TSAMP) requirements for the ADC module in this configuration. Figure 25-6 also defines the equations that should be used when calculating the expected voltages at points, VADC and VOAXOUT.

### FIGURE 25-6: OP AMP CONFIGURATION A



Note 1: See Table 30-53 for the Typical value.

- 2: See Table 30-53 for the Minimum value for the feedback resistor.
- 3: See Table 30-60 and Table 30-61 for the minimum sample time (TSAMP).
- 4: CVREF10 or CVREF20 are two options that are available for supplying bias voltage to the op amps.

| DC CHARACTER  | RISTICS |      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |  |  |  |
|---------------|---------|------|-------------------------------------------------------|---------------------|--|--|--|
| Parameter No. | Тур.    | Max. | Units                                                 | Conditions          |  |  |  |
| DC61d         | 8       |      | μΑ                                                    | -40°C               |  |  |  |
| DC61a         | 10      | —    | μA                                                    | +25°C<br>+85°C 3.3V |  |  |  |
| DC61b         | 12      | _    | μA                                                    |                     |  |  |  |
| DC61c         | 13      |      | μA                                                    | +125°C              |  |  |  |

## TABLE 30-9: DC CHARACTERISTICS: WATCHDOG TIMER DELTA CURRENT ( $\Delta$ Iwdt)<sup>(1)</sup>

**Note 1:** The  $\triangle$ IwDT current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. All parameters are characterized but not tested during manufacturing.

### TABLE 30-10: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARACTER                        | $\begin{tabular}{ l l l l l l l l l l l l l l l l l l l$ |      |                       |    |        |       |                |
|-------------------------------------|----------------------------------------------------------|------|-----------------------|----|--------|-------|----------------|
| Parameter No.                       | Тур.                                                     | Max. | Doze Units Conditions |    |        |       | ditions        |
| Doze Current (IDOZE) <sup>(1)</sup> |                                                          |      |                       |    |        |       |                |
| DC73a <sup>(2)</sup>                | 35                                                       | _    | 1:2                   | mA | 40°C   | 3.3V  | Fosc = 140 MHz |
| DC73g                               | 20                                                       | 30   | 1:128                 | mA | -40 C  |       |                |
| DC70a <sup>(2)</sup>                | 35                                                       | —    | 1:2                   | mA | +25%   | 2 2)/ | Fosc = 140 MHz |
| DC70g                               | 20                                                       | 30   | 1:128                 | mA | 720 C  | 3.3V  |                |
| DC71a <sup>(2)</sup>                | 35                                                       | —    | 1:2                   | mA | +95°C  | 2 21/ | Fosc = 140 MHz |
| DC71g                               | 20                                                       | 30   | 1:128                 | mA | +05 C  | 3.3V  |                |
| DC72a <sup>(2)</sup>                | 28                                                       | _    | 1:2                   | mA | ±125°C | 3 3\/ | Fosc = 120 MHz |
| DC72g                               | 15                                                       | 30   | 1:128                 | mA | +120 C | 3.3V  |                |

**Note 1:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

- Oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
- CLKO is configured as an I/O input pin in the Configuration Word
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU is executing while(1) statement
- · JTAG is disabled
- 2: Parameter is characterized but not tested in manufacturing.

| DC CHARACTERISTICS |               |      | Standard C<br>(unless off<br>Operating t | <b>Operating Co</b><br>nerwise state<br>emperature | onditions: 3<br>ed)<br>-40°C ≤ TA | <b>0V to 3.6V</b><br>≤ +150°C              |  |
|--------------------|---------------|------|------------------------------------------|----------------------------------------------------|-----------------------------------|--------------------------------------------|--|
| Parameter<br>No.   | Typical       | Max  | Units                                    | Conditions                                         |                                   |                                            |  |
| Power-Down         | Current (IPD) |      |                                          |                                                    |                                   |                                            |  |
| HDC60e             | 1400          | 2500 | μA                                       | +150°C                                             | 3.3V                              | Base Power-Down Current (Notes 1, 3)       |  |
| HDC61c             | 15            | —    | μA                                       | +150°C                                             | 3.3V                              | Watchdog Timer Current: ∆IWDT (Notes 2, 4) |  |

## TABLE 31-4: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** Base IPD is measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled to Vss. WDT, etc., are all switched off and VREGS (RCON<8>) = 1.

2: The ∆ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

3: These currents are measured on the device containing the most memory in this family.

4: These parameters are characterized, but are not tested in manufacturing.

### TABLE 31-5: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACTERISTICS |         |     | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |            |      |         |
|--------------------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------|------------|------|---------|
| Parameter<br>No.   | Typical | Max | Units                                                                                                                               | Conditions |      |         |
| HDC44e             | 12      | 30  | mA                                                                                                                                  | +150°C     | 3.3V | 40 MIPS |

### TABLE 31-6: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARACTERISTICS |         |     | Standard Op<br>(unless other<br>Operating ten | erating Condi<br>rwise stated)<br>nperature -40 | tions: 3.0V to $0^{\circ}$ C $\leq$ TA $\leq$ +15 | 9 <b>3.6V</b><br>0°C |
|--------------------|---------|-----|-----------------------------------------------|-------------------------------------------------|---------------------------------------------------|----------------------|
| Parameter<br>No.   | Typical | Мах | Units                                         | Conditions                                      |                                                   |                      |
| HDC20              | 9       | 15  | mA                                            | +150°C                                          | 3.3V                                              | 10 MIPS              |
| HDC22              | 16      | 25  | mA                                            | +150°C                                          | 3.3V                                              | 20 MIPS              |
| HDC23              | 30      | 50  | mA                                            | +150°C                                          | 3.3V                                              | 40 MIPS              |

### TABLE 31-7: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARACTERISTICS    |         |     | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |       |            |      | SV<br>: |
|-----------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------|-------|------------|------|---------|
| Parameter<br>No.      | Typical | Мах | Doze<br>Ratio                                                                                                                     | Units | Conditions |      |         |
| HDC72a                | 24      | 35  | 1:2                                                                                                                               | mA    |            |      |         |
| HDC72f <sup>(1)</sup> | 14      | —   | 1:64                                                                                                                              | mA    | +150°C     | 3.3V | 40 MIPS |
| HDC72g <sup>(1)</sup> | 12      | _   | 1:128                                                                                                                             | mA    |            |      |         |

Note 1: Parameters with Doze ratios of 1:64 and 1:128 are characterized, but are not tested in manufacturing.

| DC CHARACTERISTICS |        |                                                             | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |   |     |            |                                             |
|--------------------|--------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|---|-----|------------|---------------------------------------------|
| Param.             | Symbol | Characteristic                                              | Min. Typ. Max. Units                                                                                                                   |   |     | Conditions |                                             |
| HDO10              | Vol    | Output Low Voltage<br>4x Sink Driver Pins <sup>(2)</sup>    | _                                                                                                                                      | — | 0.4 | V          | IOL ≤ 5 mA, VDD = 3.3V<br>(Note 1)          |
|                    |        | Output Low Voltage<br>8x Sink Driver Pins <sup>(3)</sup>    | —                                                                                                                                      | _ | 0.4 | V          | IOL ≤ 8 mA, VDD = 3.3V<br>(Note 1)          |
| HDO20 Voh          |        | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 2.4                                                                                                                                    | — |     | V          | IOH ≥ -10 mA, VDD = 3.3V<br><b>(Note 1)</b> |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 2.4                                                                                                                                    | — |     | V          | IOH ≥ 15 mA, VDD = 3.3V<br><b>(Note 1)</b>  |
| HDO20A             | Voh1   | Output High Voltage<br>4x Source Driver Pins <sup>(2)</sup> | 1.5                                                                                                                                    | — | _   | V          | IOH ≥ -3.9 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 2.0                                                                                                                                    | — |     |            | IOH ≥ -3.7 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 3.0                                                                                                                                    | — |     |            | IOH ≥ -2 mA, VDD = 3.3V<br>(Note 1)         |
|                    |        | Output High Voltage<br>8x Source Driver Pins <sup>(3)</sup> | 1.5                                                                                                                                    | _ |     | V          | IOH ≥ -7.5 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 2.0                                                                                                                                    | _ |     |            | IOH ≥ -6.8 mA, VDD = 3.3V<br>(Note 1)       |
|                    |        |                                                             | 3.0                                                                                                                                    | _ | _   |            | IOH ≥ -3 mA, VDD = 3.3V<br>(Note 1)         |

## TABLE 31-8: DC CHARACTERISTICS: I/O PIN OUTPUT SPECIFICATIONS

**Note 1:** Parameters are characterized, but not tested.

2: Includes all I/O pins that are not 8x Sink Driver pins (see below).

Includes the following pins:
 For devices with less than 64 pins: RA3, RA4, RA9, RB<15:7> and RC3
 For 64-pin devices: RA4, RA9, RB<15:7>, RC3 and RC15

| ECAN Module                |          |
|----------------------------|----------|
| Control Registers          |          |
| Modes of Operation         |          |
| Overview                   |          |
| Resources                  |          |
| Electrical Characteristics | 401      |
| AC                         | 413, 471 |
| Enhanced CAN (ECAN) Module |          |
| Equations                  |          |
| Device Operating Frequency | 154      |
| FPLLO Calculation          |          |
| Fvco Calculation           | 154      |
| Errata                     | 23       |

# F

| Filter Capacitor (CEFC) Specifications |     |
|----------------------------------------|-----|
| Flash Program Memory                   |     |
| Control Registers                      | 120 |
| Programming Operations                 | 120 |
| Resources                              | 120 |
| RTSP Operation                         | 120 |
| Table Instructions                     |     |
| Flexible Configuration                 |     |

# G

| •                                            | 2  |
|----------------------------------------------|----|
| Application Examples                         | 2  |
| Basic Connection Requirements2               | 29 |
| CPU Logic Filter Capacitor Connection (VCAP) | 60 |
| Decoupling Capacitors 2                      | 29 |
| External Oscillator Pins3                    | 51 |
| ICSP Pins                                    | 51 |
| Master Clear (MCLR) Pin 3                    | 60 |
| Oscillator Value Conditions on Start-up      | 52 |
| Unused I/Os 3                                | 2  |

## Н

| High-Speed PWM                              | 225 |
|---------------------------------------------|-----|
| Control Registers                           |     |
| Faults                                      | 225 |
| Resources                                   | 229 |
| High-Temperature Electrical Characteristics |     |
| Absolute Maximum Ratings                    |     |

# I

| -                                    |          |
|--------------------------------------|----------|
| I/O Ports                            |          |
| Helpful Tips                         |          |
| Parallel I/O (PIO)                   |          |
| Resources                            |          |
| Write/Read Timing                    |          |
| In-Circuit Debugger                  |          |
| In-Circuit Emulation                 |          |
| In-Circuit Serial Programming (ICSP) | 379, 386 |
| Input Capture                        |          |
| Control Registers                    |          |
| Resources                            | 214      |
| Input Change Notification (ICN)      |          |
| Instruction Addressing Modes         | 112      |
| File Register Instructions           |          |
| Fundamental Modes Supported          |          |
| MAC Instructions                     |          |
| MCU Instructions                     |          |
| Move and Accumulator Instructions    | 113      |
| Other Instructions                   | 113      |
|                                      |          |

| Instruction Set                             |     |
|---------------------------------------------|-----|
| Overview                                    | 390 |
| Summary                                     | 387 |
| Symbols Used in Opcode Descriptions         | 388 |
| Inter-Integrated Circuit (I <sup>2</sup> C) | 273 |
| Control Registers                           | 276 |
| Resources                                   | 275 |
| Internal RC Oscillator                      |     |
| Use with WDT                                | 385 |
| Internet Address                            | 524 |
| Interrupt Controller                        |     |
| Control and Status Registers                | 131 |
| INTCON1                                     | 131 |
| INTCON2                                     | 131 |
| INTCON3                                     | 131 |
| INTCON4                                     | 131 |
| INTTREG                                     | 131 |
| Interrupt Vector Details                    | 129 |
| Interrupt Vector Table (IVT)                | 127 |
| Reset Sequence                              | 127 |
| Resources                                   | 131 |
|                                             |     |

## J

| JTAG | Boundary Scan Interface | 379 |
|------|-------------------------|-----|
| JTAG | Interface               | 386 |

# Μ

| 9 |
|---|
| 5 |
| 2 |
| 4 |
| 4 |
| 5 |
| 4 |
| 4 |
| 4 |
| 8 |
| 9 |
| 9 |
| 9 |
|   |
| 7 |
| 9 |
| 8 |
| 8 |
|   |

# 0

| Op Amp                     |     |
|----------------------------|-----|
| Application Considerations | 358 |
| Configuration A            | 358 |
| Configuration B            | 359 |
| Op Amp/Comparator          | 355 |
| Control Registers          | 360 |
| Resources                  | 359 |
| Open-Drain Configuration   | 174 |
| Oscillator                 |     |
| Control Registers          | 156 |
| Resources                  | 155 |
| Output Compare             | 219 |
| Control Registers          | 221 |
| Resources                  | 220 |
|                            |     |

NOTES: