

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                       |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 512KB (170K x 24)                                                                |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 24K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-VQFN Exposed Pad                                                              |
| Supplier Device Package    | 44-QFN (8x8)                                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512gp504-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Pin Name <sup>(4)</sup> | Pin<br>Type | Buffer<br>Type | PPS     | Description                                                                   |
|-------------------------|-------------|----------------|---------|-------------------------------------------------------------------------------|
| C1IN1-                  | Ι           | Analog         | No      | Op Amp/Comparator 1 Negative Input 1.                                         |
| C1IN2-                  | I           | Analog         | No      | Comparator 1 Negative Input 2.                                                |
| C1IN1+                  | I           | Analog         | No      | Op Amp/Comparator 1 Positive Input 1.                                         |
| OA1OUT                  | 0           | Analog         | No      | Op Amp 1 output.                                                              |
| C10UT                   | 0           |                | Yes     | Comparator 1 output.                                                          |
| C2IN1-                  | Ι           | Analog         | No      | Op Amp/Comparator 2 Negative Input 1.                                         |
| C2IN2-                  | I.          | Analog         | No      | Comparator 2 Negative Input 2.                                                |
| C2IN1+                  | I.          | Analog         | No      | Op Amp/Comparator 2 Positive Input 1.                                         |
| OA2OUT                  | 0           | Analog         | No      | Op Amp 2 output.                                                              |
| C2OUT                   | 0           | —              | Yes     | Comparator 2 output.                                                          |
| C3IN1-                  | I           | Analog         | No      | Op Amp/Comparator 3 Negative Input 1.                                         |
| C3IN2-                  | I           | Analog         | No      | Comparator 3 Negative Input 2.                                                |
| C3IN1+                  | I           | Analog         | No      | Op Amp/Comparator 3 Positive Input 1.                                         |
| OA3OUT                  | 0           | Analog         | No      | Op Amp 3 output.                                                              |
| C3OUT                   | 0           |                | Yes     | Comparator 3 output.                                                          |
| C4IN1-                  | I           | Analog         | No      | Comparator 4 Negative Input 1.                                                |
| C4IN1+                  | I           | Analog         | No      | Comparator 4 Positive Input 1.                                                |
| C4OUT                   | 0           | —              | Yes     | Comparator 4 output.                                                          |
| CVREF10                 | 0           | Analog         | No      | Op amp/comparator voltage reference output.                                   |
| CVREF20                 | 0           | Analog         | No      | Op amp/comparator voltage reference divided by 2 output.                      |
| PGED1                   | I/O         | ST             | No      | Data I/O pin for Programming/Debugging Communication Channel 1.               |
| PGEC1                   | I           | ST             | No      | Clock input pin for Programming/Debugging Communication Channel 1.            |
| PGED2                   | I/O         | ST             | No      | Data I/O pin for Programming/Debugging Communication Channel 2.               |
| PGEC2                   |             | SI             | No      | Clock input pin for Programming/Debugging Communication Channel 2.            |
| PGED3                   | 1/0         | SI             | NO      | Data I/O pin for Programming/Debugging Communication Channel 3.               |
| PGEC3                   | 1           | 51             | NO      | Clock input pin for Programming/Debugging Communication Channel 3.            |
| MCLR                    | I/P         | ST             | No      | Master Clear (Reset) input. This pin is an active-low Reset to the device.    |
| AVDD                    | Р           | Р              | No      | Positive supply for analog modules. This pin must be connected at all times.  |
| AVss                    | Р           | Р              | No      | Ground reference for analog modules. This pin must be connected at all times. |
| Vdd                     | Р           |                | No      | Positive supply for peripheral logic and I/O pins.                            |
| VCAP                    | Р           |                | No      | CPU logic filter capacitor connection.                                        |
| Vss                     | Р           |                | No      | Ground reference for logic and I/O pins.                                      |
| VREF+                   | Ι           | Analog         | No      | Analog voltage reference (high) input.                                        |
| VREF-                   | Ι           | Analog         | No      | Analog voltage reference (low) input.                                         |
| Legend: CMOS = C        | MOS co      | ompatible      | e input | or output Analog = Analog input P = Power                                     |
| ST = Schmi              | tt Trigg    | jer input v    | with Cl | MOS levels O = Output I = Input                                               |

| TABLE 1-1: | PINOUT I/O DESCRIPTIONS | (CONTINUED) |
|------------|-------------------------|-------------|
|------------|-------------------------|-------------|

Note 1: This pin is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

**2:** This pin is available on dsPIC33EPXXXGP/MC50X devices only.

PPS = Peripheral Pin Select

3: This is the default Fault on Reset for dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices. See Section 16.0 "High-Speed PWM Module (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X Devices Only)" for more information.

TTL = TTL input buffer

4: Not all pins are available in all packages variants. See the "Pin Diagrams" section for pin availability.

**5:** There is an internal pull-up resistor connected to the TMS pin when the JTAG interface is active. See the JTAGEN bit field in Table 27-2.

## 2.0 GUIDELINES FOR GETTING STARTED WITH 16-BIT DIGITAL SIGNAL CONTROLLERS AND MICROCONTROLLERS

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to the related section of the "dsPIC33/PIC24 Familv Reference Manual", which is available from the Microchip web site (www.microchip.com)
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

### 2.1 Basic Connection Requirements

Getting started with the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families requires attention to a minimal set of device pin connections before proceeding with development. The following is a list of pin names, which must always be connected:

- All VDD and Vss pins (see Section 2.2 "Decoupling Capacitors")
- All AVDD and AVss pins (regardless if ADC module is not used)

(see Section 2.2 "Decoupling Capacitors")
• VCAP

(see Section 2.3 "CPU Logic Filter Capacitor Connection (VCAP)")

- MCLR pin (see Section 2.4 "Master Clear (MCLR) Pin")
- PGECx/PGEDx pins used for In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) and debugging purposes (see **Section 2.5 "ICSP Pins**")
- OSC1 and OSC2 pins when external oscillator source is used

(see Section 2.6 "External Oscillator Pins")

Additionally, the following pins may be required:

• VREF+/VREF- pins are used when external voltage reference for the ADC module is implemented

Note: The AVDD and AVSS pins must be connected, independent of the ADC voltage reference source.

## 2.2 Decoupling Capacitors

The use of decoupling capacitors on every pair of power supply pins, such as VDD, VSS, AVDD and AVSS is required.

Consider the following criteria when using decoupling capacitors:

- Value and type of capacitor: Recommendation of 0.1  $\mu$ F (100 nF), 10-20V. This capacitor should be a low-ESR and have resonance frequency in the range of 20 MHz and higher. It is recommended to use ceramic capacitors.
- Placement on the printed circuit board: The decoupling capacitors should be placed as close to the pins as possible. It is recommended to place the capacitors on the same side of the board as the device. If space is constricted, the capacitor can be placed on another layer on the PCB using a via; however, ensure that the trace length from the pin to the capacitor is within one-quarter inch (6 mm) in length.
- Handling high-frequency noise: If the board is experiencing high-frequency noise, above tens of MHz, add a second ceramic-type capacitor in parallel to the above described decoupling capacitor. The value of the second capacitor can be in the range of 0.01  $\mu$ F to 0.001  $\mu$ F. Place this second capacitor next to the primary decoupling capacitor. In high-speed circuit designs, consider implementing a decade pair of capacitances as close to the power and ground pins as possible. For example, 0.1  $\mu$ F in parallel with 0.001  $\mu$ F.
- **Maximizing performance:** On the board layout from the power supply circuit, run the power and return traces to the decoupling capacitors first, and then to the device pins. This ensures that the decoupling capacitors are first in the power chain. Equally important is to keep the trace length between the capacitor and the power pins to a minimum, thereby reducing PCB track inductance.

## 4.4 Special Function Register Maps

## TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND dsPIC33EPXXXGP50X DEVICES ONLY

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12      | Bit 11     | Bit 10 | Bit 9 | Bit 8      | Bit 7  | Bit 6 | Bit 5  | Bit 4   | Bit 3    | Bit 2    | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------|-------------|------------|--------|-------|------------|--------|-------|--------|---------|----------|----------|-------|-------|---------------|
| W0        | 0000  |        |        |        |             |            |        |       | W0 (WR     | EG)    |       |        |         |          |          |       |       | xxxx          |
| W1        | 0002  |        |        |        |             |            |        |       | W1         |        |       |        |         |          |          |       |       | xxxx          |
| W2        | 0004  |        |        |        |             |            |        |       | W2         |        |       |        |         |          |          |       |       | xxxx          |
| W3        | 0006  |        |        |        |             |            |        |       | W3         |        |       |        |         |          |          |       |       | xxxx          |
| W4        | 8000  |        |        |        |             |            |        |       | W4         |        |       |        |         |          |          |       |       | xxxx          |
| W5        | 000A  |        |        |        |             |            |        |       | W5         |        |       |        |         |          |          |       |       | xxxx          |
| W6        | 000C  |        |        |        |             |            |        |       | W6         |        |       |        |         |          |          |       |       | xxxx          |
| W7        | 000E  |        |        |        |             |            |        |       | W7         |        |       |        |         |          |          |       |       | xxxx          |
| W8        | 0010  |        |        |        |             |            |        |       | W8         |        |       |        |         |          |          |       |       | xxxx          |
| W9        | 0012  |        |        |        |             |            |        |       | W9         |        |       |        |         |          |          |       |       | xxxx          |
| W10       | 0014  |        |        |        |             |            |        |       | W10        |        |       |        |         |          |          |       |       | xxxx          |
| W11       | 0016  |        |        |        |             |            |        |       | W11        |        |       |        |         |          |          |       |       | xxxx          |
| W12       | 0018  |        |        |        |             |            |        |       | W12        |        |       |        |         |          |          |       |       | xxxx          |
| W13       | 001A  |        |        |        |             |            |        |       | W13        |        |       |        |         |          |          |       |       | xxxx          |
| W14       | 001C  |        |        |        |             |            |        |       | W14        |        |       |        |         |          |          |       |       | xxxx          |
| W15       | 001E  |        |        |        |             |            |        |       | W15        |        |       |        |         |          |          |       |       | xxxx          |
| SPLIM     | 0020  |        |        |        |             |            |        |       | SPLI       | Л      |       |        |         |          |          |       |       | 0000          |
| ACCAL     | 0022  |        |        |        |             |            |        |       | ACCA       | L      |       |        |         |          |          |       |       | 0000          |
| ACCAH     | 0024  |        |        |        |             |            |        |       | ACCA       | н      |       |        |         |          |          |       |       | 0000          |
| ACCAU     | 0026  |        |        | Się    | gn Extensio | n of ACCA< | 39>    |       |            |        |       |        | AC      | CAU      |          |       |       | 0000          |
| ACCBL     | 0028  |        |        |        |             |            |        |       | ACCB       | L      |       |        |         |          |          |       |       | 0000          |
| ACCBH     | 002A  |        |        |        |             |            |        |       | ACCB       | н      |       |        |         |          |          |       |       | 0000          |
| ACCBU     | 002C  |        |        | Się    | gn Extensio | n of ACCB< | 39>    |       |            |        |       |        | AC      | CBU      |          |       |       | 0000          |
| PCL       | 002E  |        |        |        |             |            |        | P     | CL<15:0>   |        |       |        |         |          |          |       | —     | 0000          |
| PCH       | 0030  | _      | —      | —      | —           | _          | -      | —     | —          | —      |       |        |         | PCH<6:0> |          |       |       | 0000          |
| DSRPAG    | 0032  | _      | —      | —      | —           | _          | -      |       |            |        |       | DSRPAC | G<9:0>  |          |          |       |       | 0001          |
| DSWPAG    | 0034  | _      | —      | —      | —           | _          | -      | —     |            |        |       | DS     | WPAG<8: | 0>       |          |       |       | 0001          |
| RCOUNT    | 0036  |        |        |        |             |            |        |       | RCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DCOUNT    | 0038  |        |        |        |             |            |        |       | DCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DOSTARTL  | 003A  |        |        |        |             |            |        | DOS   | TARTL<15:1 | >      |       |        |         |          |          |       | —     | 0000          |
| DOSTARTH  | 003C  | _      | _      | —      | _           | —          | _      | _     | —          | _      | _     |        |         | DOSTAF   | RTH<5:0> |       |       | 0000          |
| DOENDL    | 003E  |        |        |        |             |            |        | DO    | ENDL<15:1> | >      |       |        |         |          |          |       | _     | 0000          |
| DOENDH    | 0040  | _      | _      | —      | —           | _          | _      | _     | —          | _      | _     |        |         | DOEND    | )H<5:0>  |       |       | 0000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-17: I2C1 AND I2C2 REGISTER MAP

| File<br>Name | Addr. | Bit 15  | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5     | Bit 4       | Bit 3        | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|---------|--------|---------|--------|--------|--------|--------|-------|-------|-------|-----------|-------------|--------------|-------|-------|-------|---------------|
| I2C1RCV      | 0200  | —       | —      | —       | _      | —      | _      | _      | —     |       |       |           | I2C1 Recei  | ve Register  |       |       |       | 0000          |
| I2C1TRN      | 0202  | _       | _      | _       | _      | _      | _      | _      | _     |       |       |           | I2C1 Trans  | mit Register |       |       |       | 00FF          |
| I2C1BRG      | 0204  | _       | _      | _       | _      | _      | _      | _      |       |       |       | Bau       | d Rate Gen  | erator       |       |       |       | 0000          |
| I2C1CON      | 0206  | I2CEN   | _      | I2CSIDL | SCLREL | IPMIEN | A10M   | DISSLW | SMEN  | GCEN  | STREN | ACKDT     | ACKEN       | RCEN         | PEN   | RSEN  | SEN   | 1000          |
| I2C1STAT     | 0208  | ACKSTAT | TRSTAT | _       | _      | _      | BCL    | GCSTAT | ADD10 | IWCOL | I2COV | D_A       | Р           | S            | R_W   | RBF   | TBF   | 0000          |
| I2C1ADD      | 020A  | —       | _      | —       | _      | —      |        |        |       |       |       | I2C1 Addr | ess Registe | r            |       |       |       | 0000          |
| I2C1MSK      | 020C  | —       | _      | —       | _      | —      |        |        |       |       |       | I2C1 Ad   | dress Mask  |              |       |       |       | 0000          |
| I2C2RCV      | 0210  | _       | _      | _       | _      | _      | _      | _      | _     |       |       |           | I2C2 Recei  | ve Register  |       |       |       | 0000          |
| I2C2TRN      | 0212  | _       | _      |         | —      | —      |        | _      | —     |       |       |           | I2C2 Trans  | mit Register |       |       |       | 00FF          |
| I2C2BRG      | 0214  | —       | _      | —       | _      | —      |        | _      |       |       |       | Bau       | d Rate Gen  | erator       |       |       |       | 0000          |
| I2C2CON      | 0216  | I2CEN   | _      | I2CSIDL | SCLREL | IPMIEN | A10M   | DISSLW | SMEN  | GCEN  | STREN | ACKDT     | ACKEN       | RCEN         | PEN   | RSEN  | SEN   | 1000          |
| I2C2STAT     | 0218  | ACKSTAT | TRSTAT |         | —      | —      | BCL    | GCSTAT | ADD10 | IWCOL | I2COV | D_A       | Р           | S            | R_W   | RBF   | TBF   | 0000          |
| I2C2ADD      | 021A  | _       |        | _       | _      | _      | _      |        |       |       |       | I2C2 Addr | ess Registe | r            |       |       |       | 0000          |
| I2C2MSK      | 021C  | _       |        | _       | _      | _      | _      |        |       |       |       | I2C2 Ad   | dress Mask  |              |       |       |       | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-18: UART1 AND UART2 REGISTER MAP

| SFR<br>Name | Addr. | Bit 15   | Bit 14 | Bit 13   | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8    | Bit 7      | Bit 6    | Bit 5 | Bit 4        | Bit 3    | Bit 2 | Bit 1  | Bit 0 | All<br>Resets |
|-------------|-------|----------|--------|----------|--------|--------|--------|-------|----------|------------|----------|-------|--------------|----------|-------|--------|-------|---------------|
| U1MODE      | 0220  | UARTEN   | —      | USIDL    | IREN   | RTSMD  | —      | UEN<  | <1:0>    | WAKE       | LPBACK   | ABAUD | URXINV       | BRGH     | PDSE  | L<1:0> | STSEL | 0000          |
| U1STA       | 0222  | UTXISEL1 | UTXINV | UTXISEL0 | _      | UTXBRK | UTXEN  | UTXBF | TRMT     | URXI       | SEL<1:0> | ADDEN | RIDLE        | PERR     | FERR  | OERR   | URXDA | 0110          |
| U1TXREG     | 0224  | _        | _      | —        | _      | _      | _      | _     |          |            |          | UART  | 1 Transmit F | Register |       |        |       | xxxx          |
| U1RXREG     | 0226  | _        | _      | —        | _      | _      | _      | _     |          |            |          | UART  | 1 Receive F  | Register |       |        |       | 0000          |
| U1BRG       | 0228  |          |        |          |        |        |        | Baud  | Rate Gen | erator Pre | scaler   |       |              |          |       |        |       | 0000          |
| U2MODE      | 0230  | UARTEN   | _      | USIDL    | IREN   | RTSMD  | _      | UEN<  | <1:0>    | WAKE       | LPBACK   | ABAUD | URXINV       | BRGH     | PDSE  | L<1:0> | STSEL | 0000          |
| U2STA       | 0232  | UTXISEL1 | UTXINV | UTXISEL0 | _      | UTXBRK | UTXEN  | UTXBF | TRMT     | URXI       | SEL<1:0> | ADDEN | RIDLE        | PERR     | FERR  | OERR   | URXDA | 0110          |
| U2TXREG     | 0234  | _        | _      | —        | _      | _      | _      | _     |          |            |          | UART  | 2 Transmit F | Register |       |        |       | xxxx          |
| U2RXREG     | 0236  | _        | _      | —        | _      | _      | _      | _     |          |            |          | UART  | 2 Receive F  | Register |       |        |       | 0000          |
| U2BRG       | 0238  |          |        |          |        |        |        | Baud  | Rate Gen | erator Pre | scaler   |       |              |          |       |        |       | 0000          |
|             |       |          | - ·    |          |        |        |        |       |          |            |          |       |              |          |       |        |       |               |

Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| TABLE 4-33: | : PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR dsPIC33EPXXXMC20X DEVIC | ES ONLY |
|-------------|------------------------------------------------------------------------|---------|
|-------------|------------------------------------------------------------------------|---------|

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3      | Bit 2    | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|------------|--------|-------|-------|-------|-------|-------|-------|------------|----------|-------|-------|---------------|
| RPINR0       | 06A0  | —      |        |        |        | INT1R<6:0> | •      |       |       | —     | _     | —     | —     | —          | —        | —     | _     | 0000          |
| RPINR1       | 06A2  | _      | _      | _      | _      | _          | _      | _     | —     | _     |       |       |       | INT2R<6:0> | <b>`</b> |       |       | 0000          |
| RPINR3       | 06A6  | _      |        | _      | _      | _          | _      | _     | —     | _     |       |       | -     | [2CKR<6:0  | >        |       |       | 0000          |
| RPINR7       | 06AE  | _      |        |        |        | IC2R<6:0>  |        |       |       | _     |       |       |       | IC1R<6:0>  |          |       |       | 0000          |
| RPINR8       | 06B0  | _      |        |        |        | IC4R<6:0>  |        |       |       | _     |       |       |       | IC3R<6:0>  |          |       |       | 0000          |
| RPINR11      | 06B6  | _      | _      | —      | —      | —          | —      | _     | —     | _     |       |       | (     | DCFAR<6:0  | >        |       |       | 0000          |
| RPINR12      | 06B8  | _      |        |        |        | FLT2R<6:0> | >      |       |       | _     |       |       |       | FLT1R<6:0> | >        |       |       | 0000          |
| RPINR14      | 06BC  | _      |        |        | (      | QEB1R<6:0  | >      |       |       | _     |       |       | (     | QEA1R<6:0  | >        |       |       | 0000          |
| RPINR15      | 06BE  | _      |        |        | Н      | OME1R<6:0  | )>     |       |       | _     |       |       | I     | NDX1R<6:0  | >        |       |       | 0000          |
| RPINR18      | 06C4  | _      | _      | _      | _      | _          | _      | _     | _     | _     |       |       | ι     | J1RXR<6:0  | >        |       |       | 0000          |
| RPINR19      | 06C6  | _      | _      | _      | _      | _          | _      | _     | —     | _     |       |       | ι     | J2RXR<6:0  | >        |       |       | 0000          |
| RPINR22      | 06CC  | _      |        | •      | S      | CK2INR<6:0 | )>     | •     | •     | _     |       |       |       | SDI2R<6:0> | >        |       |       | 0000          |
| RPINR23      | 06CE  | _      | _      | —      | —      | —          | —      | _     | _     | _     |       |       |       | SS2R<6:0>  |          |       |       | 0000          |
| RPINR37      | 06EA  | _      |        | •      | S      | YNCI1R<6:0 | )>     | •     | •     |       | —     |       |       | _          | _        |       |       | 0000          |
| RPINR38      | 06EC  | _      |        |        | D      | CMP1R<6:   | 0>     |       |       | _     | —     | _     | _     | _          | _        | _     | _     | 0000          |
| RPINR39      | 06EE  | _      |        |        | D      | CMP3R<6:   | 0>     |       |       |       |       |       | D     | CMP2R<6:   | 0>       |       |       | 0000          |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-41: PMD REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | —      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  |        | _      |        | _      |        | PWM3MD | PWM2MD | PWM1MD |        |       | —     | —      | —      | _      | —      |       | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTOMD  |        |        |       | 0000          |
| FINDT        | 0700  | _      | _      | _      | _      | _      | _      | _      | _      | —      | _     | _     | DMA2MD | FIGND  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Allocating different Page registers for read and write access allows the architecture to support data movement between different pages in data memory. This is accomplished by setting the DSRPAG register value to the page from which you want to read, and configuring the DSWPAG register to the page to which it needs to be written. Data can also be moved from different PSV to EDS pages, by configuring the DSRPAG and DSWPAG registers to address PSV and EDS space, respectively. The data can be moved between pages by a single instruction.

When an EDS or PSV page overflow or underflow occurs, EA<15> is cleared as a result of the register indirect EA calculation. An overflow or underflow of the EA in the EDS or PSV pages can occur at the page boundaries when:

- The initial address prior to modification addresses an EDS or PSV page
- The EA calculation uses Pre-Modified or Post-Modified Register Indirect Addressing; however, this does not include Register Offset Addressing

In general, when an overflow is detected, the DSxPAG register is incremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. When an underflow is detected, the DSxPAG register is decremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. This creates a linear EDS and PSV address space, but only when using Register Indirect Addressing modes.

Exceptions to the operation described above arise when entering and exiting the boundaries of Page 0, EDS and PSV spaces. Table 4-61 lists the effects of overflow and underflow scenarios at different boundaries.

In the following cases, when overflow or underflow occurs, the EA<15> bit is set and the DSxPAG is not modified; therefore, the EA will wrap to the beginning of the current page:

- · Register Indirect with Register Offset Addressing
- Modulo Addressing
- · Bit-Reversed Addressing

|             |            |                | Before       |                        |                | After        |                        |
|-------------|------------|----------------|--------------|------------------------|----------------|--------------|------------------------|
| 0/U,<br>R/W | Operation  | DSxPAG         | DS<br>EA<15> | Page<br>Description    | DSxPAG         | DS<br>EA<15> | Page<br>Description    |
| O,<br>Read  |            | DSRPAG = 0x1FF | 1            | EDS: Last page         | DSRPAG = 0x1FF | 0            | See Note 1             |
| O,<br>Read  | [++\Wn]    | DSRPAG = 0x2FF | 1            | PSV: Last lsw<br>page  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page |
| O,<br>Read  | [Wn++]     | DSRPAG = 0x3FF | 1            | PSV: Last MSB<br>page  | DSRPAG = 0x3FF | 0            | See Note 1             |
| O,<br>Write |            | DSWPAG = 0x1FF | 1            | EDS: Last page         | DSWPAG = 0x1FF | 0            | See Note 1             |
| U,<br>Read  |            | DSRPAG = 0x001 | 1            | PSV page               | DSRPAG = 0x001 | 0            | See Note 1             |
| U,<br>Read  | [Wn]<br>Or | DSRPAG = 0x200 | 1            | PSV: First Isw<br>page | DSRPAG = 0x200 | 0            | See Note 1             |
| U,<br>Read  | [ WII — ]  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page | DSRPAG = 0x2FF | 1            | PSV: Last Isw<br>page  |

# TABLE 4-61: OVERFLOW AND UNDERFLOW SCENARIOS AT PAGE 0, EDS and PSV SPACE BOUNDARIES<sup>(2,3,4)</sup>

Legend: O = Overflow, U = Underflow, R = Read, W = Write

Note 1: The Register Indirect Addressing now addresses a location in the base Data Space (0x0000-0x8000).

2: An EDS access with DSxPAG = 0x000 will generate an address error trap.

- **3:** Only reads from PS are supported using DSRPAG. An attempt to write to PS using DSWPAG will generate an address error trap.
- 4: Pseudo-Linear Addressing is not supported for large offsets.

## 5.0 FLASH PROGRAM MEMORY

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Flash Programming" (DS70609) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices contain internal Flash program memory for storing and executing application code. The memory is readable, writable and erasable during normal operation over the entire VDD range.

Flash memory can be programmed in two ways:

- In-Circuit Serial Programming™ (ICSP™) programming capability
- Run-Time Self-Programming (RTSP)

ICSP allows for a dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X device to be serially programmed while in the end application circuit. This is done with two lines for programming clock and programming data (one of the alternate programming pin pairs: PGECx/PGEDx), and three other lines for power (VDD), ground (VSS) and Master Clear (MCLR). This allows customers to manufacture boards with unprogrammed devices and then program the device just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

RTSP is accomplished using TBLRD (Table Read) and TBLWT (Table Write) instructions. With RTSP, the user application can write program memory data a single program memory word, and erase program memory in blocks or 'pages' of 1024 instructions (3072 bytes) at a time.

## 5.1 Table Instructions and Flash Programming

Regardless of the method used, all programming of Flash memory is done with the Table Read and Table Write instructions. These allow direct read and write access to the program memory space from the data memory while the device is in normal operating mode. The 24-bit target address in the program memory is formed using bits<7:0> of the TBLPAG register and the Effective Address (EA) from a W register, specified in the table instruction, as shown in Figure 5-1.

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in both Word and Byte modes.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can also access program memory in Word or Byte mode.

#### FIGURE 5-1: ADDRESSING FOR TABLE REGISTERS



| REGISTER 7-5 | INTCON3 INTERRUPT CONTROL REGISTER 3 |  |
|--------------|--------------------------------------|--|

| U-0             | U-0          | U-0              | U-0              | U-0              | U-0              | U-0             | U-0   |
|-----------------|--------------|------------------|------------------|------------------|------------------|-----------------|-------|
| —               | —            | —                | —                | —                | —                | —               | —     |
| bit 15          |              |                  | •                |                  |                  |                 | bit 8 |
|                 |              |                  |                  |                  |                  |                 |       |
| U-0             | U-0          | R/W-0            | R/W-0            | U-0              | U-0              | U-0             | U-0   |
|                 | —            | DAE              | DOOVR            | —                | —                | —               | —     |
| bit 7           |              |                  |                  |                  |                  |                 | bit 0 |
|                 |              |                  |                  |                  |                  |                 |       |
| Legend:         |              |                  |                  |                  |                  |                 |       |
| R = Readable    | bit          | W = Writable     | bit              | U = Unimpler     | mented bit, read | as '0'          |       |
| -n = Value at I | POR          | '1' = Bit is set | :                | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |
|                 |              |                  |                  |                  |                  |                 |       |
| bit 15-6        | Unimplemen   | ted: Read as     | '0'              |                  |                  |                 |       |
| bit 5           | DAE: DMA A   | ddress Error S   | oft Trap Status  | s bit            |                  |                 |       |
|                 | 1 = DMA add  | ress error soft  | trap has occur   | red              |                  |                 |       |
|                 | 0 = DMA add  | ress error soft  | trap has not o   | ccurred          |                  |                 |       |
| bit 4           | DOOVR: DO    | Stack Overflow   | / Soft Trap Stat | tus bit          |                  |                 |       |
|                 | 1 = DO stack | overflow soft tr | ap has occurre   | ed               |                  |                 |       |

|     | 0 = DO stack overflow soft trap has not occurred |
|-----|--------------------------------------------------|
| ~ ~ |                                                  |

#### REGISTER 7-6: INTCON4: INTERRUPT CONTROL REGISTER 4

| U-0     | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|---------|-----|-----|-----|-----|-----|-----|-------|
| —       | —   | —   | —   | —   | —   | —   | _     |
| bit 15  |     |     | •   |     | •   |     | bit 8 |
|         |     |     |     |     |     |     |       |
| U-0     | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | R/W-0 |
| —       | —   | —   | —   | —   | —   | —   | SGHT  |
| bit 7   |     |     | •   |     | •   |     | bit 0 |
|         |     |     |     |     |     |     |       |
| Legend: |     |     |     |     |     |     |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 0

SGHT: Software Generated Hard Trap Status bit

1 = Software generated hard trap has occurred

0 = Software generated hard trap has not occurred

| R/W-0           | R/W-0                                                           | R/W-0            | R/W-0               | R/W-0                     | U-0               | U-0             | U-0     |
|-----------------|-----------------------------------------------------------------|------------------|---------------------|---------------------------|-------------------|-----------------|---------|
| CHEN            | SIZE                                                            | DIR              | HALF                | NULLW                     | _                 | —               | —       |
| bit 15          |                                                                 |                  |                     |                           |                   |                 | bit 8   |
|                 |                                                                 |                  |                     |                           |                   |                 |         |
| U-0             | U-0                                                             | R/W-0            | R/W-0               | U-0                       | U-0               | R/W-0           | R/W-0   |
|                 |                                                                 | AMODE1           | AMODE0              |                           |                   | MODE1           | MODE0   |
| bit 7           |                                                                 |                  |                     |                           |                   |                 | bit 0   |
|                 |                                                                 |                  |                     |                           |                   |                 |         |
| Legend:         |                                                                 |                  | ,                   |                           |                   | (0)             |         |
| R = Readable    | bit                                                             | W = Writable     | bit                 |                           | mented bit, read  | as '0'          |         |
| -n = Value at F | POR                                                             | '1' = Bit is set |                     | $0^{\prime}$ = Bit is cle | eared             | x = Bit is unkn | IOWN    |
| bit 15          |                                                                 | Channel Enabl    | o hit               |                           |                   |                 |         |
| bit 15          | 1 = Channel                                                     | is enabled       |                     |                           |                   |                 |         |
|                 | 0 = Channel                                                     | is disabled      |                     |                           |                   |                 |         |
| bit 14          | SIZE: DMA D                                                     | ata Transfer Si  | ze bit              |                           |                   |                 |         |
|                 | 1 = Byte                                                        |                  |                     |                           |                   |                 |         |
|                 | 0 = Word                                                        |                  |                     |                           |                   |                 |         |
| bit 13          | DIR: DMA Transfer Direction bit (source/destination bus select) |                  |                     |                           |                   |                 |         |
|                 | 1 = Reads from  0 = Reads from  1                               | om RAM addre     | ddress. writes to p | s to RAM addr             | ess<br>ess        |                 |         |
| bit 12          | HALF: DMA Block Transfer Interrupt Select bit                   |                  |                     |                           |                   |                 |         |
|                 | 1 = Initiates i                                                 | nterrupt when I  | nalf of the dat     | a has been mo             | oved              |                 |         |
|                 | 0 = Initiates interrupt when all of the data has been moved     |                  |                     |                           |                   |                 |         |
| bit 11          | NULLW: Null Data Peripheral Write Mode Select bit               |                  |                     |                           |                   |                 |         |
|                 | 1 = Null data                                                   | write to periph  | eral in additio     | n to RAM write            | e (DIR bit must a | also be clear)  |         |
| bit 10-6        | Unimplemen                                                      | ted: Read as '   | ר'                  |                           |                   |                 |         |
| bit 5-4         | AMODE<1:0                                                       | : DMA Channe     | el Addressina       | Mode Select               | bits              |                 |         |
|                 | 11 = Reserve                                                    | ed               |                     |                           |                   |                 |         |
|                 | 10 = Peripher                                                   | ral Indirect Add | ressing mode        |                           |                   |                 |         |
|                 | 01 = Register                                                   | Indirect withou  | ut Post-Increm      | nent mode                 |                   |                 |         |
| hit 3 2         |                                                                 | tod: Pood as '   | ost-incremen        | tmode                     |                   |                 |         |
| bit $1_0$       |                                                                 | DMA Channel      | Operating Mc        | nda Salact hits           |                   |                 |         |
| bit 1-0         | 11 = One-Sh                                                     | ot. Pina-Pona r  | nodes are en        | abled (one blo            | ck transfer from  | /to each DMA b  | ouffer) |
|                 | 10 = Continue                                                   | ous, Ping-Pong   | modes are e         | nabled                    |                   |                 |         |
|                 | 01 = One-Sho                                                    | ot, Ping-Pong r  | nodes are dis       | abled                     |                   |                 |         |
|                 |                                                                 | ous, Ping-Pong   | modes are d         | ISADIEO                   |                   |                 |         |

#### REGISTER 8-1: DMAXCON: DMA CHANNEL X CONTROL REGISTER

NOTES:

| U-0         | U-0 | U-0   | U-0   | U-0   | U-0   | U-0   | U-0   |
|-------------|-----|-------|-------|-------|-------|-------|-------|
| —           | —   | —     | —     | —     | —     | —     | —     |
| bit 15      |     |       |       |       |       |       | bit 8 |
|             |     |       |       |       |       |       |       |
| U-0         | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| —           | —   | TUN5  | TUN4  | TUN3  | TUN2  | TUN1  | TUN0  |
| bit 7       |     |       |       |       |       |       | bit 0 |
|             |     |       |       |       |       |       |       |
| I a manuali |     |       |       |       |       |       |       |

#### REGISTER 9-4: OSCTUN: FRC OSCILLATOR TUNING REGISTER

| Legend:           |                  |                       |                    |  |
|-------------------|------------------|-----------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |  |

bit 15-6 Unimplemented: Read as '0'

bit 5-0 **TUN<5:0>:** FRC Oscillator Tuning bits 011111 = Maximum frequency deviation of 1.453% (7.477 MHz) 011110 = Center frequency + 1.406% (7.474 MHz) •••• 000001 = Center frequency + 0.047% (7.373 MHz) 000000 = Center frequency (7.37 MHz nominal) 111111 = Center frequency - 0.047% (7.367 MHz) ••• 100001 = Center frequency - 1.453% (7.263 MHz) 100000 = Minimum frequency deviation of -1.5% (7.259 MHz)

| U-0    | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|--------|-----|-------|-------|-------|--------|-------|-------|
| —      | —   |       |       | RP43  | R<5:0> |       |       |
| bit 15 |     |       |       |       |        |       | bit 8 |
|        |     |       |       |       |        |       |       |
| U-0    | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
| —      | —   |       |       | RP42  | R<5:0> |       |       |

#### REGISTER 11-22: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4

|    | bit | 7 |
|----|-----|---|
| 12 |     |   |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP43R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP43 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP42R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP42 Output Pin bits (see Table 11-3 for peripheral function numbers) |

#### REGISTER 11-23: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5

| U-0    | U-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|--------|-----|-------|------------|-------|-------|-------|-------|--|--|
| —      | —   |       | RP55R<5:0> |       |       |       |       |  |  |
| bit 15 |     |       |            |       |       |       | bit 8 |  |  |

| U-0   | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0 | R/W-0 |
|-------|-----|-------|-------|-------|--------|-------|-------|
| —     | —   |       |       | RP54  | R<5:0> |       |       |
| bit 7 |     |       |       |       |        |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                               |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13-8  | <b>RP55R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP55 Output Pin bits (see Table 11-3 for peripheral function numbers) |
| bit 7-6   | Unimplemented: Read as '0'                                                                                                               |
| bit 5-0   | <b>RP54R&lt;5:0&gt;:</b> Peripheral Output Function is Assigned to RP54 Output Pin bits (see Table 11-3 for peripheral function numbers) |

bit 0

## 12.2 Timer1 Control Register

|                    |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    | ı     |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------------------------|------------------------|--------------------------|--------------------|-------|--|--|--|
| R/W-0              | U-0                                                                                                                                                                              | R/W-0                                            | U-0                       | U-0                    | U-0                      | U-0                | U-0   |  |  |  |
| TON <sup>(1)</sup> | _                                                                                                                                                                                | TSIDL                                            | _                         | —                      | _                        |                    | —     |  |  |  |
| bit 15             |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    | bit 8 |  |  |  |
| r                  |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    |       |  |  |  |
| U-0                | R/W-0                                                                                                                                                                            | R/W-0                                            | R/W-0                     | U-0                    | R/W-0                    | R/W-0              | U-0   |  |  |  |
|                    | TGATE                                                                                                                                                                            | TCKPS1                                           | TCKPS0                    | —                      | TSYNC <sup>(1)</sup>     | TCS <sup>(1)</sup> | —     |  |  |  |
| bit 7              |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    | bit 0 |  |  |  |
|                    |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    |       |  |  |  |
| Legend:            |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    |       |  |  |  |
| R = Reada          | ble bit                                                                                                                                                                          | W = Writable                                     | bit                       | U = Unimpler           | mented bit, read         | as '0'             |       |  |  |  |
| -n = Value         | at POR                                                                                                                                                                           | '1' = Bit is set                                 |                           | '0' = Bit is cle       | ared                     | x = Bit is unkn    | iown  |  |  |  |
|                    |                                                                                                                                                                                  |                                                  |                           |                        |                          |                    |       |  |  |  |
| bit 15             | TON: Timer1                                                                                                                                                                      | On bit <sup>(1)</sup>                            |                           |                        |                          |                    |       |  |  |  |
|                    | 1 = Starts 16-                                                                                                                                                                   | bit Timer1                                       |                           |                        |                          |                    |       |  |  |  |
|                    | 0 = Stops 16-1                                                                                                                                                                   |                                                  | .1                        |                        |                          |                    |       |  |  |  |
| DIT 14             |                                                                                                                                                                                  | ted: Read as 1                                   | )'<br>A -                 |                        |                          |                    |       |  |  |  |
| DIT 13             | I SIDL: Timer                                                                                                                                                                    | 1 Stop in Idle N                                 | lode bit                  | device enternal        |                          |                    |       |  |  |  |
|                    | 1 = Discontinues<br>0 = Continues                                                                                                                                                | s module opera                                   | tion in Idle mo           | device enters i<br>ode | lale mode                |                    |       |  |  |  |
| bit 12-7           | Unimplement                                                                                                                                                                      | Unimplemented: Read as '0'                       |                           |                        |                          |                    |       |  |  |  |
| bit 6              | TGATE: Time                                                                                                                                                                      | TGATE: Timer1 Gated Time Accumulation Enable bit |                           |                        |                          |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                                       | 1:                                               |                           |                        |                          |                    |       |  |  |  |
|                    | This bit is igno                                                                                                                                                                 | ored.                                            |                           |                        |                          |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                                       | 0:                                               |                           |                        |                          |                    |       |  |  |  |
|                    | 1 = Gated tim                                                                                                                                                                    | e accumulation                                   | is enabled                |                        |                          |                    |       |  |  |  |
| bit 5 4            | 0 = Gated time accumulation is disabled TCKDS $(4,0)$ + Timeral input Cleak Pressels Solart bits                                                                                 |                                                  |                           |                        |                          |                    |       |  |  |  |
| DIL 3-4            | 11 = 1.256                                                                                                                                                                       |                                                  |                           |                        |                          |                    |       |  |  |  |
|                    | 10 = 1:64                                                                                                                                                                        |                                                  |                           |                        |                          |                    |       |  |  |  |
|                    | 01 <b>= 1:8</b>                                                                                                                                                                  |                                                  |                           |                        |                          |                    |       |  |  |  |
|                    | 00 = 1:1                                                                                                                                                                         |                                                  |                           |                        |                          |                    |       |  |  |  |
| bit 3              | Unimplement                                                                                                                                                                      | ted: Read as 'o                                  | )'                        |                        |                          |                    |       |  |  |  |
| bit 2              | TSYNC: Time                                                                                                                                                                      | r1 External Clo                                  | ock Input Sync            | hronization Se         | elect bit <sup>(1)</sup> |                    |       |  |  |  |
|                    | When TCS = $\frac{1}{1}$                                                                                                                                                         | <u>1:</u><br>izee externel el                    | ook innut                 |                        |                          |                    |       |  |  |  |
|                    | 1 = Synchronic<br>0 = Does not                                                                                                                                                   | svnchronize ex                                   | ternal clock in           | tuqu                   |                          |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                                       | 0:                                               |                           |                        |                          |                    |       |  |  |  |
|                    | This bit is igno                                                                                                                                                                 | ored.                                            |                           |                        |                          |                    |       |  |  |  |
| bit 1              | TCS: Timer1                                                                                                                                                                      | Clock Source S                                   | Select bit <sup>(1)</sup> |                        |                          |                    |       |  |  |  |
|                    | 1 = External c                                                                                                                                                                   | lock is from pir                                 | n, T1CK (on th            | e rising edge)         |                          |                    |       |  |  |  |
|                    | 0 = Internal cl                                                                                                                                                                  | ock (FP)                                         |                           |                        |                          |                    |       |  |  |  |
| bit 0              | Unimplement                                                                                                                                                                      | ted: Read as '                                   | )'                        |                        |                          |                    |       |  |  |  |
| Note 1:            | <b>te 1:</b> When Timer1 is enabled in External Synchronous Counter mode (TCS = 1, TSYNC = 1, TON = 1), any attempts by user software to write to the TMR1 register are ignored. |                                                  |                           |                        |                          |                    |       |  |  |  |

#### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

© 2011-2013 Microchip Technology Inc.

## 19.0 INTER-INTEGRATED CIRCUIT<sup>™</sup> (I<sup>2</sup>C<sup>™</sup>)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70330) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.
  - 3: There are minimum bit rates of approximately FCY/512. As a result, high processor speeds may not support 100 Kbit/second operation. See timing specifications, IM10 and IM11, and the "Baud Rate Generator" in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices contains two Inter-Integrated Circuit (I<sup>2</sup>C) modules: I2C1 and I2C2.

The  $l^2C$  module provides complete hardware support for both Slave and Multi-Master modes of the  $l^2C$  serial communication standard, with a 16-bit interface.

The  $I^2C$  module has a 2-pin interface:

- · The SCLx pin is clock
- The SDAx pin is data

The I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both Master and Slave modes of operation
- I<sup>2</sup>C Slave mode supports 7 and 10-bit addressing
- I<sup>2</sup>C Master mode supports 7 and 10-bit addressing
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves
- Serial clock synchronization for I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control)
- I<sup>2</sup>C supports multi-master operation, detects bus collision and arbitrates accordingly
- Intelligent Platform Management Interface (IPMI)
   support
- System Management Bus (SMBus) support

#### REGISTER 21-6: CxINTF: ECANx INTERRUPT FLAG REGISTER (CONTINUED)

- bit 1 **RBIF:** RX Buffer Interrupt Flag bit
  - 1 = Interrupt request has occurred
    - 0 = Interrupt request has not occurred
- bit 0 **TBIF:** TX Buffer Interrupt Flag bit
  - 1 = Interrupt request has occurred
  - 0 = Interrupt request has not occurred

| R/W-x         | R/W-x                                | R/W-x                   | R/W-x         | R/W-x                              | R/W-x  | R/W-x | R/W-x |  |  |
|---------------|--------------------------------------|-------------------------|---------------|------------------------------------|--------|-------|-------|--|--|
| EID5          | EID4                                 | EID3                    | EID2          | EID1                               | EID0   | RTR   | RB1   |  |  |
| bit 15        |                                      |                         |               | ·                                  | -<br>- | ·     | bit 8 |  |  |
|               |                                      |                         |               |                                    |        |       |       |  |  |
| U-x           | U-x                                  | U-x                     | R/W-x         | R/W-x                              | R/W-x  | R/W-x | R/W-x |  |  |
| _             | —                                    | —                       | RB0           | DLC3                               | DLC2   | DLC1  | DLC0  |  |  |
| bit 7         |                                      |                         |               |                                    |        |       | bit 0 |  |  |
|               |                                      |                         |               |                                    |        |       |       |  |  |
| Legend:       |                                      |                         |               |                                    |        |       |       |  |  |
| R = Readable  | bit                                  | W = Writable            | bit           | U = Unimplemented bit, read as '0' |        |       |       |  |  |
| -n = Value at | -n = Value at POR '1' = Bit is set   |                         |               | '0' = Bit is cle                   | nown   |       |       |  |  |
|               |                                      |                         |               |                                    |        |       |       |  |  |
| bit 15-10     | EID<5:0>: E>                         | ktended Identifi        | er bits       |                                    |        |       |       |  |  |
| bit 9         | RTR: Remote                          | e Transmission          | Request bit   |                                    |        |       |       |  |  |
|               | When IDE =                           | <u>1:</u>               |               |                                    |        |       |       |  |  |
|               | 1 = Message                          | will request re         | mote transmis | sion                               |        |       |       |  |  |
|               |                                      | lessage                 |               |                                    |        |       |       |  |  |
|               | <u>When IDE = (</u><br>The RTR bit i | <u>0:</u><br>is ignored |               |                                    |        |       |       |  |  |
| hit 9         | <b>BB1</b> : Boson                   |                         |               |                                    |        |       |       |  |  |
| DILO          | Llear must so                        | t this hit to '0' r     | oor CAN proto |                                    |        |       |       |  |  |
|               |                                      |                         |               |                                    |        |       |       |  |  |
| DIT 7-5       | Unimplemen                           | ted: Read as            | 0             |                                    |        |       |       |  |  |
| bit 4         | <b>RB0:</b> Reserve                  | ed Bit 0                | <b></b>       |                                    |        |       |       |  |  |
|               | User must se                         | t this bit to '0' p     | per CAN proto | COI.                               |        |       |       |  |  |
|               |                                      |                         |               |                                    |        |       |       |  |  |

#### BUFFER 21-3: ECAN™ MESSAGE BUFFER WORD 2

bit 3-0 DLC<3:0>: Data Length Code bits

#### BUFFER 21-4: ECAN<sup>™</sup> MESSAGE BUFFER WORD 3

| R/W-x                              | R/W-x | R/W-x          | R/W-x                                 | R/W-x                              | R/W-x | R/W-x | R/W-x |  |
|------------------------------------|-------|----------------|---------------------------------------|------------------------------------|-------|-------|-------|--|
|                                    |       |                | B                                     | yte 1                              |       |       |       |  |
| bit 15                             |       |                |                                       |                                    |       |       | bit 8 |  |
| R/W-x                              | R/W-x | R/W-x          | R/W-x                                 | R/W-x                              | R/W-x | R/W-x | R/W-x |  |
|                                    |       |                | B                                     | yte 0                              |       |       |       |  |
| bit 7                              |       |                |                                       |                                    |       |       | bit 0 |  |
| Legend:                            |       |                |                                       |                                    |       |       |       |  |
| R = Readable                       | bit   | W = Writable I | bit                                   | U = Unimplemented bit, read as '0' |       |       |       |  |
| -n = Value at POR (1' = Bit is set |       |                | '0' = Bit is cleared x = Bit is unkn/ |                                    |       | nown  |       |  |

bit 15-8 Byte 1<15:8>: ECAN Message Byte 1 bits

bit 7-0 Byte 0<7:0>: ECAN Message Byte 0 bits





#### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | MILLIMETERS |           |          |      |  |  |
|--------------------------|-------------|-----------|----------|------|--|--|
| Dimension                | MIN         | NOM       | MAX      |      |  |  |
| Number of Pins           | N           |           | 28       |      |  |  |
| Pitch                    | е           |           | 1.27 BSC |      |  |  |
| Overall Height           | Α           | -         | -        | 2.65 |  |  |
| Molded Package Thickness | A2          | 2.05      | -        | -    |  |  |
| Standoff §               | A1          | 0.10      | -        | 0.30 |  |  |
| Overall Width            | E           | 10.30 BSC |          |      |  |  |
| Molded Package Width     | E1          | 7.50 BSC  |          |      |  |  |
| Overall Length           | D           | 17.90 BSC |          |      |  |  |
| Chamfer (Optional)       | h           | 0.25      | -        | 0.75 |  |  |
| Foot Length              | L           | 0.40      | -        | 1.27 |  |  |
| Footprint                | L1          | 1.40 REF  |          |      |  |  |
| Lead Angle               | Θ           | 0°        | -        | -    |  |  |
| Foot Angle               | φ           | 0°        | -        | 8°   |  |  |
| Lead Thickness           | С           | 0.18      | -        | 0.33 |  |  |
| Lead Width               | b           | 0.31      | -        | 0.51 |  |  |
| Mold Draft Angle Top     | α           | 5°        | -        | 15°  |  |  |
| Mold Draft Angle Bottom  | β           | 5°        | -        | 15°  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2

NOTES: