



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Details                    |                                                                                  |
|----------------------------|----------------------------------------------------------------------------------|
| Product Status             | Active                                                                           |
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 512KB (170K x 24)                                                                |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 24K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                                   |
| Supplier Device Package    | 28-SOIC                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc202-i-so |
|                            |                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# TABLE 2: dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X MOTOR CONTROL FAMILIES (CONTINUED)

|                   |                                |                               | (00          |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |
|-------------------|--------------------------------|-------------------------------|--------------|----------------------|---------------|----------------|------------------------------------------------|------------------------------|------|--------------------|------------------|------------------------------------|--------------------------------|----------------------|------------------------------|---------------------|------|-----|----------|-----------|-----------------------|
|                   | <i>•</i>                       | ୍କ Remappable Peripherals     |              |                      |               |                |                                                |                              |      | ~                  |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |
| Device            | Page Erase Size (Instructions) | Program Flash Memory (Kbytes) | RAM (Kbytes) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | Motor Control PWM <sup>(4)</sup><br>(Channels) | Quadrature Encoder Interface | UART | SPI <sup>(2)</sup> | ECAN™ Technology | External Interrupts <sup>(3)</sup> | I <sup>2</sup> C <sup>TM</sup> | <b>CRC Generator</b> | 10-Bit/12-Bit ADC (Channels) | Op Amps/Comparators | CTMU | ЪТG | I/O Pins | Pins      | Packages              |
| dsPIC33EP32MC504  | 512                            | 32                            | 4            |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC504  | 1024                           | 64                            | 8            |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           | VTLA <sup>(5)</sup> , |
| dsPIC33EP128MC504 | 1024                           | 128                           | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2    | 2                  | 1                | 3                                  | 2                              | 1                    | 9                            | 3/4                 | Yes  | Yes | 35       | 44/<br>48 | TQFP,<br>QFN,         |
| dsPIC33EP256MC504 | 1024                           | 256                           | 32           |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          | 40        | UQFN                  |
| dsPIC33EP512MC504 | 1024                           | 512                           | 48           |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC506  | 1024                           | 64                            | 8            |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |
| dsPIC33EP128MC506 | 1024                           | 128                           | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2    | 2                  | 1                | 3                                  | 2                              | 1                    | 16                           | 3/4                 | Voo  | Voo | 53       | 64        | TQFP,                 |
| dsPIC33EP256MC506 | 1024                           | 256                           | 32           | 3                    | 4             | 4              | 0                                              | 1                            | 2    | 2                  | 1                | 3                                  | 2                              | 1                    | 10                           | 3/4                 | Yes  | Yes | 55       | 04        | QFN                   |
| dsPIC33EP512MC506 | 1024                           | 512                           | 48           |                      |               |                |                                                |                              |      |                    |                  |                                    |                                |                      |                              |                     |      |     |          |           |                       |

 Note 1:
 On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details.

 2:
 Only SPI2 is remappable.

3: INT0 is not remappable.

4: Only the PWM Faults are remappable.

5: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory.

#### **Pin Diagrams (Continued)**



FIGURE 3-1: dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X CPU BLOCK DIAGRAM



| U-0             | U-0                                                                                          | U-0                                                                                                                                                                     | U-0                                                                             | R-0               | R-0              | R-0                | R-0     |  |
|-----------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|------------------|--------------------|---------|--|
|                 | —                                                                                            |                                                                                                                                                                         |                                                                                 | ILR3              | ILR2             | ILR1               | ILR0    |  |
| bit 15          |                                                                                              |                                                                                                                                                                         |                                                                                 |                   |                  |                    | bit 8   |  |
| R-0             | R-0                                                                                          | R-0                                                                                                                                                                     | R-0                                                                             | R-0               | R-0              | R-0                | R-0     |  |
| VECNUM7         | VECNUM6                                                                                      | VECNUM5                                                                                                                                                                 | VECNUM4                                                                         | VECNUM3           | VECNUM2          | VECNUM1            | VECNUM0 |  |
| bit 7           |                                                                                              |                                                                                                                                                                         |                                                                                 |                   |                  |                    | bit C   |  |
| Legend:         |                                                                                              |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
| R = Readable    | bit                                                                                          | W = Writable                                                                                                                                                            | bit                                                                             | U = Unimplen      | nented bit, read | as '0'             |         |  |
| -n = Value at I | POR                                                                                          | '1' = Bit is set                                                                                                                                                        |                                                                                 | '0' = Bit is clea | ared             | x = Bit is unknown |         |  |
| bit 15-12       | Unimplemen                                                                                   | ted: Read as '                                                                                                                                                          | 0'                                                                              |                   |                  |                    |         |  |
| bit 11-8        | ILR<3:0>: New CPU Interrupt Priority Level bits                                              |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
|                 |                                                                                              | Interrupt Priorit                                                                                                                                                       | -                                                                               |                   |                  |                    |         |  |
|                 | •                                                                                            |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
|                 | •                                                                                            |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
|                 |                                                                                              | Interrupt Priori<br>Interrupt Priori                                                                                                                                    |                                                                                 |                   |                  |                    |         |  |
| bit 7-0         | VECNUM<7:0                                                                                   | >: Vector Nun                                                                                                                                                           | nber of Pendin                                                                  | g Interrupt bits  |                  |                    |         |  |
|                 | 11111111 = 2                                                                                 | 255, Reserved                                                                                                                                                           | ; do not use                                                                    |                   |                  |                    |         |  |
|                 | •                                                                                            |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
|                 | •                                                                                            |                                                                                                                                                                         |                                                                                 |                   |                  |                    |         |  |
|                 | 00001000 = 8<br>00000111 = 7<br>00000110 = 8<br>00000101 = 8<br>00000100 = 7<br>00000011 = 3 | 9, IC1 – Input (<br>8, INT0 – Exter<br>7, Reserved; d<br>6, Generic soft<br>5, DMAC error<br>4, Math error tr<br>3, Stack error t<br>2, Generic hard<br>1, Address erro | rnal Interrupt C<br>o not use<br>error trap<br>trap<br>rap<br>d trap<br>or trap | )                 |                  |                    |         |  |

### REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                       | U-0                                       | U-0              | U-0             | U-0              | U-0              | U-0                | R/W-0   |  |
|---------------------------|-------------------------------------------|------------------|-----------------|------------------|------------------|--------------------|---------|--|
| _                         | —                                         | —                |                 | —                | —                | —                  | PLLDIV8 |  |
| bit 15                    |                                           |                  |                 |                  |                  |                    | bit 8   |  |
|                           |                                           |                  |                 |                  |                  |                    |         |  |
| R/W-0                     | R/W-0                                     | R/W-1            | R/W-1           | R/W-0            | R/W-0            | R/W-0              | R/W-0   |  |
| PLLDIV7                   | PLLDIV6                                   | PLLDIV5          | PLLDIV4         | PLLDIV3          | PLLDIV2          | PLLDIV1            | PLLDIV0 |  |
| bit 7                     |                                           |                  |                 |                  |                  |                    | bit 0   |  |
|                           |                                           |                  |                 |                  |                  |                    |         |  |
| Legend:                   |                                           |                  |                 |                  |                  |                    |         |  |
| R = Readable bit W = Writ |                                           |                  | bit             | U = Unimpler     | mented bit, read | as '0'             |         |  |
| -n = Value at P           | OR                                        | '1' = Bit is set |                 | '0' = Bit is cle | ared             | x = Bit is unknown |         |  |
|                           |                                           |                  |                 |                  |                  |                    |         |  |
| bit 15-9                  | Unimplemen                                | ted: Read as '   | 0'              |                  |                  |                    |         |  |
| bit 8-0                   | PLLDIV<8:0>                               | : PLL Feedba     | ck Divisor bits | (also denoted    | as 'M', PLL mul  | tiplier)           |         |  |
|                           | 111111111 =                               | = 513            |                 |                  |                  |                    |         |  |
|                           | •                                         |                  |                 |                  |                  |                    |         |  |
|                           | •                                         |                  |                 |                  |                  |                    |         |  |
|                           | •                                         |                  |                 |                  |                  |                    |         |  |
|                           | 000110000 = 50 (default)                  |                  |                 |                  |                  |                    |         |  |
|                           | •                                         |                  |                 |                  |                  |                    |         |  |
|                           | •                                         |                  |                 |                  |                  |                    |         |  |
|                           | 000000010 =<br>000000001 =<br>000000000 = | = 3              |                 |                  |                  |                    |         |  |
|                           |                                           |                  |                 |                  |                  |                    |         |  |

#### REGISTER 9-3: PLLFBD: PLL FEEDBACK DIVISOR REGISTER

## 11.5 I/O Helpful Tips

- 1. In some cases, certain pins, as defined in Table 30-11, under "Injection Current", have internal protection diodes to VDD and Vss. The term, "Injection Current", is also referred to as "Clamp Current". On designated pins, with sufficient external current-limiting precautions by the user, I/O pin input voltages are allowed to be greater or less than the data sheet absolute maximum ratings, with respect to the Vss and VDD supplies. Note that when the user application forward biases either of the high or low side internal input clamp diodes, that the resulting current being injected into the device, that is clamped internally by the VDD and Vss power rails, may affect the ADC accuracy by four to six counts.
- 2. I/O pins that are shared with any analog input pin (i.e., ANx) are always analog pins by default after any Reset. Consequently, configuring a pin as an analog input pin automatically disables the digital input pin buffer and any attempt to read the digital input level by reading PORTx or LATx will always return a '0', regardless of the digital logic level on the pin. To use a pin as a digital I/O pin on a shared ANx pin, the user application needs to configure the Analog Pin Configuration registers in the I/O ports module (i.e., ANSELx) by setting the appropriate bit that corresponds to that I/O port pin to a '0'.
- **Note:** Although it is not possible to use a digital input pin when its analog function is enabled, it is possible to use the digital I/O output function, TRISx = 0x0, while the analog function is also enabled. However, this is not recommended, particularly if the analog input is connected to an external analog voltage source, which would create signal contention between the analog signal and the output pin driver.
- 3. Most I/O pins have multiple functions. Referring to the device pin diagrams in this data sheet, the priorities of the functions allocated to any pins are indicated by reading the pin name from left-to-right. The left most function name takes precedence over any function to its right in the naming convention. For example: AN16/T2CK/T7CK/RC1. This indicates that AN16 is the highest priority in this example and will supersede all other functions to its right in the list. Those other functions to its right, even if enabled, would not work as long as any other function to its left was enabled. This rule applies to all of the functions listed for a given pin.
- 4. Each pin has an internal weak pull-up resistor and pull-down resistor that can be configured using the CNPUx and CNPDx registers, respectively. These resistors eliminate the need for external resistors in certain applications. The internal pull-up is up to ~(VDD - 0.8), not VDD. This value is still above the minimum VIH of CMOS and TTL devices.

5. When driving LEDs directly, the I/O pin can source or sink more current than what is specified in the VOH/IOH and VOL/IOL DC characteristic specification. The respective IOH and IOL current rating only applies to maintaining the corresponding output at or above the VOH, and at or below the VOL levels. However, for LEDs, unlike digital inputs of an externally connected device, they are not governed by the same minimum VIH/VIL levels. An I/O pin output can safely sink or source any current less than that listed in the absolute maximum rating section of this data sheet. For example:

VOH = 2.4V @ IOH = -8 mA and VDD = 3.3VThe maximum output current sourced by any 8 mA I/O pin = 12 mA.

LED source current < 12 mA is technically permitted. Refer to the VOH/IOH graphs in Section 30.0 "Electrical Characteristics" for additional information.

- 6. The Peripheral Pin Select (PPS) pin mapping rules are as follows:
  - a) Only one "output" function can be active on a given pin at any time, regardless if it is a dedicated or remappable function (one pin, one output).
  - b) It is possible to assign a "remappable output" function to multiple pins and externally short or tie them together for increased current drive.
  - c) If any "dedicated output" function is enabled on a pin, it will take precedence over any remappable "output" function.
  - d) If any "dedicated digital" (input or output) function is enabled on a pin, any number of "input" remappable functions can be mapped to the same pin.
  - e) If any "dedicated analog" function(s) are enabled on a given pin, "digital input(s)" of any kind will all be disabled, although a single "digital output", at the user's cautionary discretion, can be enabled and active as long as there is no signal contention with an external analog input signal. For example, it is possible for the ADC to convert the digital output logic level, or to toggle a digital output on a comparator or ADC input provided there is no external analog input, such as for a built-in self-test.
  - f) Any number of "input" remappable functions can be mapped to the same pin(s) at the same time, including to any pin with a single output from either a dedicated or remappable "output".

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                                                                                       | U-0        | U-0                              | U-0            | U-0                                | U-0    | U-0             | U-0    |  |  |
|-------------------------------------------------------------------------------------------|------------|----------------------------------|----------------|------------------------------------|--------|-----------------|--------|--|--|
| —                                                                                         | —          | —                                | _              | —                                  | —      | —               | —      |  |  |
| bit 15                                                                                    |            |                                  |                |                                    |        |                 | bit 8  |  |  |
|                                                                                           |            |                                  |                |                                    |        |                 |        |  |  |
| U-0                                                                                       | U-0        | U-0                              | R-0            | R-0                                | R-0    | R-0             | R-0    |  |  |
| —                                                                                         | —          | —                                | DNCNT4         | DNCNT3                             | DNCNT2 | DNCNT1          | DNCNT0 |  |  |
| bit 7                                                                                     |            |                                  |                |                                    |        |                 | bit 0  |  |  |
|                                                                                           |            |                                  |                |                                    |        |                 |        |  |  |
| Legend:                                                                                   |            |                                  |                |                                    |        |                 |        |  |  |
| R = Readable bit                                                                          |            | W = Writable bit                 |                | U = Unimplemented bit, read as '0' |        |                 |        |  |  |
| -n = Value at                                                                             | POR        | '1' = Bit is set                 |                | '0' = Bit is cle                   | ared   | x = Bit is unkr | nown   |  |  |
|                                                                                           |            |                                  |                |                                    |        |                 |        |  |  |
| bit 15-5                                                                                  | Unimplemen | ted: Read as '                   | 0'             |                                    |        |                 |        |  |  |
| bit 4-0                                                                                   | DNCNT<4:0> | : DeviceNet™                     | Filter Bit Num | iber bits                          |        |                 |        |  |  |
| 10010-11111 = Invalid selection<br>10001 = Compares up to Data Byte 3, bit 6 with EID<17> |            |                                  |                |                                    |        |                 |        |  |  |
|                                                                                           | •          |                                  |                |                                    |        |                 |        |  |  |
|                                                                                           | •          |                                  |                |                                    |        |                 |        |  |  |
|                                                                                           | •          |                                  |                |                                    |        |                 |        |  |  |
|                                                                                           |            | npares up to Da<br>s not compare | •              | 7 with EID<0>                      |        |                 |        |  |  |

| U-0                     | U-0                            | U-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |
|-------------------------|--------------------------------|------------------------------------|---------|------------------|-----------------|-----------------|---------|
| _                       | _                              |                                    | FILHIT4 | FILHIT3          | FILHIT2         | FILHIT1         | FILHIT0 |
| bit 15                  | <b>I</b>                       | •                                  |         |                  |                 |                 | bit 8   |
|                         |                                |                                    |         |                  |                 |                 |         |
| U-0                     | R-1                            | R-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |
| _                       | ICODE6                         | ICODE5                             | ICODE4  | ICODE3           | ICODE2          | ICODE1          | ICODE0  |
| bit 7                   |                                |                                    |         |                  |                 |                 | bit     |
| Logondi                 |                                |                                    |         |                  |                 |                 |         |
| Legend:<br>R = Readable | - hit                          |                                    | hit.    |                  | nonted hit rea  | d aa 'O'        |         |
| -n = Value at           |                                | W = Writable                       |         | '0' = Bit is cle | mented bit, rea |                 |         |
| -n = value at           | POR                            | '1' = Bit is set                   |         | 0 = Bit is cie   | ared            | x = Bit is unkr | IOWN    |
| bit 15-13               | Unimplemen                     | ted: Read as '                     | 0'      |                  |                 |                 |         |
| bit 12-8                | =                              | Filter Hit Num                     |         |                  |                 |                 |         |
|                         |                                | 1 = Reserved                       |         |                  |                 |                 |         |
|                         | 01111 <b>= Filte</b>           | r 15                               |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         |                                | - 1                                |         |                  |                 |                 |         |
|                         | 00001 = Filte<br>00000 = Filte |                                    |         |                  |                 |                 |         |
| bit 7                   |                                | ted: Read as '                     | 0'      |                  |                 |                 |         |
| bit 6-0                 | -                              | Interrupt Flag                     |         |                  |                 |                 |         |
|                         |                                | 11111 = Rese                       |         |                  |                 |                 |         |
|                         |                                | IFO almost full                    |         |                  |                 |                 |         |
|                         |                                | eceiver overflo                    |         |                  |                 |                 |         |
|                         | 1000010 = K<br>1000001 = E     | /ake-up interru<br>rror interrupt  | μ       |                  |                 |                 |         |
|                         | 1000000 = N                    |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         |                                | 11111 = Rese                       |         |                  |                 |                 |         |
|                         | •                              | B15 buffer inte                    | inupt   |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | •                              |                                    |         |                  |                 |                 |         |
|                         | 0001001 <b>= R</b>             | B9 buffer inter                    | rupt    |                  |                 |                 |         |
|                         |                                | B8 buffer inter                    |         |                  |                 |                 |         |
|                         |                                | RB7 buffer inte<br>RB6 buffer inte |         |                  |                 |                 |         |
|                         |                                | RB5 buffer inte                    |         |                  |                 |                 |         |
|                         |                                | RB4 buffer inte                    |         |                  |                 |                 |         |
|                         | 0000011 <b>= T</b>             | RB3 buffer inte                    | errupt  |                  |                 |                 |         |
|                         |                                |                                    |         |                  |                 |                 |         |
|                         |                                | RB2 buffer inte<br>RB1 buffer inte |         |                  |                 |                 |         |

## REGISTER 21-3: CxVEC: ECANx INTERRUPT CODE REGISTER

#### REGISTER 23-6: AD1CHS0: ADC1 INPUT CHANNEL 0 SELECT REGISTER (CONTINUED)

| bit 4-0 | CH0SA<4:0>: Channel 0 Positive Input Select for Sample MUXA bits <sup>(1)</sup>                     |
|---------|-----------------------------------------------------------------------------------------------------|
|         | 11111 = Open; use this selection with CTMU capacitive and time measurement                          |
|         | 11110 = Channel 0 positive input is connected to the CTMU temperature measurement diode (CTMU TEMP) |
|         | 11101 = Reserved                                                                                    |
|         | 11100 = Reserved                                                                                    |
|         | 11011 = Reserved                                                                                    |
|         | 11010 = Channel 0 positive input is the output of OA3/AN6 <sup>(2,3)</sup>                          |
|         | 11001 = Channel 0 positive input is the output of OA2/AN0 <sup>(2)</sup>                            |
|         | 11000 = Channel 0 positive input is the output of OA1/AN3 <sup>(2)</sup>                            |
|         | 10110 = Reserved                                                                                    |
|         | •                                                                                                   |
|         | •                                                                                                   |
|         |                                                                                                     |
|         | 10000 = Reserved                                                                                    |
|         | 01111 = Channel 0 positive input is AN15 <sup>(1,3)</sup>                                           |
|         | 01110 = Channel 0 positive input is AN14 <sup>(1,3)</sup>                                           |
|         | 01101 = Channel 0 positive input is AN13 <sup>(1,3)</sup>                                           |
|         | •                                                                                                   |
|         |                                                                                                     |
|         | 00010 = Channel 0 positive input is AN2 <sup>(1,3)</sup>                                            |
|         | 00001 = Channel 0 positive input is AN1 <sup>(1,3)</sup>                                            |
|         | 00000 = Channel 0 positive input is AN0(1,3)                                                        |
|         |                                                                                                     |

- **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.
  - 3: See the "Pin Diagrams" section for the available analog channels for each device.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

|              | R/W-0         | U-0                                                 | U-0                         | U-0             | R/W-0                                | R/W-0                | R/W-0                |  |  |
|--------------|---------------|-----------------------------------------------------|-----------------------------|-----------------|--------------------------------------|----------------------|----------------------|--|--|
| CSS31        | CSS30         | —                                                   | —                           | _               | CSS26 <sup>(2)</sup>                 | CSS25 <sup>(2)</sup> | CSS24 <sup>(2)</sup> |  |  |
| bit 15       | - 1           |                                                     |                             |                 |                                      |                      | bit 8                |  |  |
|              |               |                                                     |                             |                 |                                      |                      |                      |  |  |
| U-0          | U-0           | U-0                                                 | U-0                         | U-0             | U-0                                  | U-0                  | U-0                  |  |  |
| _            |               | _                                                   | _                           | _               |                                      | _                    |                      |  |  |
| bit 7        |               |                                                     |                             |                 |                                      |                      | bit (                |  |  |
|              |               |                                                     |                             |                 |                                      |                      |                      |  |  |
| Legend:      |               |                                                     |                             |                 |                                      |                      |                      |  |  |
| R = Readab   | le bit        | W = Writable                                        | bit                         | U = Unimple     | emented bit, read                    | d as '0'             |                      |  |  |
| -n = Value a | t POR         | '1' = Bit is set                                    |                             | '0' = Bit is cl | eared                                | x = Bit is unk       | nown                 |  |  |
|              |               |                                                     |                             |                 |                                      |                      |                      |  |  |
| bit 15       |               | 1 Input Scan S                                      |                             |                 |                                      |                      |                      |  |  |
|              |               |                                                     |                             |                 | input scan (Ope                      |                      |                      |  |  |
|              | •             | •                                                   |                             | surement for ir | nput scan (Open                      | )                    |                      |  |  |
| bit 14       |               | 1 Input Scan S                                      |                             |                 |                                      |                      |                      |  |  |
|              |               |                                                     |                             |                 | or input scan (CT<br>input scan (CTN |                      |                      |  |  |
| bit 13-11    | Unimplemen    | ted: Read as '                                      | 0'                          |                 |                                      |                      |                      |  |  |
| bit 10       | CSS26: ADC    | 1 Input Scan S                                      | election bit <sup>(2)</sup> |                 |                                      |                      |                      |  |  |
|              | 1 = Selects C | )<br>A3/AN6 for inp                                 | ut scan                     |                 |                                      |                      |                      |  |  |
|              | 0 = Skips OA  | 3/AN6 for input                                     | scan                        |                 |                                      |                      |                      |  |  |
| bit 9        | CSS25: ADC    | 1 Input Scan S                                      | election bit <sup>(2)</sup> |                 |                                      |                      |                      |  |  |
|              | 1 = Selects C | 0A2/AN0 for inp                                     | ut scan                     |                 |                                      |                      |                      |  |  |
|              | 0 = Skips OA  | 2/AN0 for input                                     | scan                        |                 |                                      |                      |                      |  |  |
| bit 8        | CSS24: ADC    | CSS24: ADC1 Input Scan Selection bit <sup>(2)</sup> |                             |                 |                                      |                      |                      |  |  |
|              |               | 0A1/AN3 for inp                                     |                             |                 |                                      |                      |                      |  |  |
|              | 0 = Skips OA  | 1/AN3 for input                                     | scan                        |                 |                                      |                      |                      |  |  |
|              |               |                                                     |                             |                 |                                      |                      |                      |  |  |

## REGISTER 23-7: AD1CSSH: ADC1 INPUT SCAN SELECT REGISTER HIGH<sup>(1)</sup>

2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

NOTES:

| R/W-0         | R/W-0                             | R/W-0                                            | U-0                 | U-0              | R/W-0            | R/W-0               | R/W-0               |  |  |
|---------------|-----------------------------------|--------------------------------------------------|---------------------|------------------|------------------|---------------------|---------------------|--|--|
| CON           | COE <sup>(2)</sup>                | CPOL                                             | _                   | —                | OPMODE           | CEVT                | COUT                |  |  |
| bit 15        |                                   |                                                  |                     |                  |                  |                     | bit 8               |  |  |
|               |                                   |                                                  |                     |                  |                  |                     |                     |  |  |
| R/W-0         | R/W-0                             | U-0                                              | R/W-0               | U-0              | U-0              | R/W-0               | R/W-0               |  |  |
| EVPOL1        | EVPOL0                            | —                                                | CREF <sup>(1)</sup> | _                | —                | CCH1 <sup>(1)</sup> | CCH0 <sup>(1)</sup> |  |  |
| bit 7         |                                   |                                                  |                     |                  |                  |                     | bit (               |  |  |
| Legend:       |                                   |                                                  |                     |                  |                  |                     |                     |  |  |
| R = Readabl   | e bit                             | W = Writable                                     | bit                 | U = Unimple      | mented bit, read | as '0'              |                     |  |  |
| -n = Value at | POR                               | '1' = Bit is set                                 |                     | '0' = Bit is cle | eared            | x = Bit is unkr     | nown                |  |  |
|               |                                   |                                                  |                     |                  |                  |                     |                     |  |  |
| bit 15        | CON: Op Am                        | p/Comparator                                     | Enable bit          |                  |                  |                     |                     |  |  |
|               |                                   | 1 = Op amp/comparator is enabled                 |                     |                  |                  |                     |                     |  |  |
|               | 0 = Op amp/comparator is disabled |                                                  |                     |                  |                  |                     |                     |  |  |
| bit 14        |                                   | COE: Comparator Output Enable bit <sup>(2)</sup> |                     |                  |                  |                     |                     |  |  |
|               |                                   | tor output is pre                                |                     | CxOUT pin        |                  |                     |                     |  |  |
|               | -                                 | tor output is int                                | -                   |                  |                  |                     |                     |  |  |
| bit 13        | •                                 | parator Output I                                 | •                   | t bit            |                  |                     |                     |  |  |
|               |                                   | tor output is inv                                |                     |                  |                  |                     |                     |  |  |
|               | -                                 | tor output is no                                 |                     |                  |                  |                     |                     |  |  |
| bit 12-11     | •                                 | ted: Read as '                                   |                     |                  |                  |                     |                     |  |  |
| bit 10        |                                   | p Amp/Compar                                     | •                   | n Mode Select    | t bit            |                     |                     |  |  |
|               |                                   | perates as an o<br>perates as a co               |                     |                  |                  |                     |                     |  |  |
| bit 9         | •                                 | arator Event bi                                  | •                   |                  |                  |                     |                     |  |  |
|               | 1 = Compara                       |                                                  | rding to the E      | VPOL<1:0> s      | ettings occurred | ; disables futur    | e triggers and      |  |  |
|               |                                   | ator event did n                                 |                     |                  |                  |                     |                     |  |  |
| bit 8         | COUT: Comp                        | parator Output b                                 | oit                 |                  |                  |                     |                     |  |  |
|               |                                   | = 0 (non-invert                                  |                     |                  |                  |                     |                     |  |  |
|               | 1 = VIN+ > VI                     | N-                                               | • • • • •           |                  |                  |                     |                     |  |  |
|               | 0 = VIN + < VI                    |                                                  |                     |                  |                  |                     |                     |  |  |
|               |                                   | = 1 (inverted p                                  | olarity):           |                  |                  |                     |                     |  |  |
|               | 1 = VIN + < VI                    |                                                  |                     |                  |                  |                     |                     |  |  |
|               | 0 = VIN+ > VI                     | N-                                               |                     |                  |                  |                     |                     |  |  |

#### **REGISTER 25-2:** CMxCON: COMPARATOR x CONTROL REGISTER (x = 1, 2 OR 3)

- Note 1: Inputs that are selected and not available will be tied to Vss. See the "Pin Diagrams" section for available inputs for each package.
  - 2: This output is not available when OPMODE (CMxCON<10>) = 1.

#### REGISTER 25-3: CM4CON: COMPARATOR 4 CONTROL REGISTER (CONTINUED)

- bit 5 Unimplemented: Read as '0'
- bit 4 **CREF:** Comparator Reference Select bit (VIN+ input)<sup>(1)</sup>
  - 1 = VIN+ input connects to internal CVREFIN voltage
  - 0 = VIN+ input connects to C4IN1+ pin
- bit 3-2 Unimplemented: Read as '0'
- bit 1-0 CCH<1:0>: Comparator Channel Select bits<sup>(1)</sup>
  - 11 = VIN- input of comparator connects to OA3/AN6
    - 10 = VIN- input of comparator connects to OA2/AN0
  - 01 = VIN- input of comparator connects to OA1/AN3
  - 00 = VIN- input of comparator connects to C4IN1-
- Note 1: Inputs that are selected and not available will be tied to Vss. See the "Pin Diagrams" section for available inputs for each package.

| U-0          | U-0                      | U-0                | U-0              | U-0              | U-0              | U-0            | U-0    |  |
|--------------|--------------------------|--------------------|------------------|------------------|------------------|----------------|--------|--|
|              | —                        | —                  | _                | —                |                  | —              | _      |  |
| bit 15       |                          |                    |                  |                  |                  |                | bit    |  |
|              |                          |                    |                  |                  |                  |                |        |  |
| U-0          | R/W-0                    | R/W-0              | R/W-0            | R/W-0            | R/W-0            | R/W-0          | R/W-0  |  |
|              | CFSEL2                   | CFSEL1             | CFSEL0           | CFLTREN          | CFDIV2           | CFDIV1         | CFDIV0 |  |
| bit 7        |                          |                    |                  |                  |                  |                | bit    |  |
| Legend:      |                          |                    |                  |                  |                  |                |        |  |
| R = Readab   | le bit                   | W = Writable       | bit              | U = Unimpler     | mented bit, read | as '0'         |        |  |
| -n = Value a |                          | '1' = Bit is set   |                  | '0' = Bit is cle |                  | x = Bit is unk | nown   |  |
|              |                          |                    |                  |                  |                  |                | -      |  |
| bit 15-7     | Unimplemen               | ted: Read as       | ʻ0'              |                  |                  |                |        |  |
| oit 6-4      | CFSEL<2:0>               | : Comparator       | Filter Input Clo | ock Select bits  |                  |                |        |  |
|              | 111 = T5CLK              |                    | ·                |                  |                  |                |        |  |
|              | 110 = T4CLK              |                    |                  |                  |                  |                |        |  |
|              | 101 = T3CLK              | ( <sup>(1)</sup>   |                  |                  |                  |                |        |  |
|              | 100 = T2CLK              | <mark>(</mark> (2) |                  |                  |                  |                |        |  |
|              | 011 = Reserv             |                    |                  |                  |                  |                |        |  |
|              | 010 = SYNC               | 01 <sup>(3)</sup>  |                  |                  |                  |                |        |  |
|              | 001 = Fosc <sup>(4</sup> | 1)                 |                  |                  |                  |                |        |  |
|              | 000 = FP <sup>(4)</sup>  |                    |                  |                  |                  |                |        |  |
| bit 3        |                          | comparator Filt    | er Enable bit    |                  |                  |                |        |  |
|              | 1 = Digital filt         |                    |                  |                  |                  |                |        |  |
|              | •                        | er is disabled     |                  |                  |                  |                |        |  |
| bit 2-0      | CFDIV<2:0>:              | : Comparator F     | ilter Clock Div  | vide Select bits |                  |                |        |  |
|              | 111 = Clock              | Divide 1:128       |                  |                  |                  |                |        |  |
|              | 110 = Clock              | Divide 1:64        |                  |                  |                  |                |        |  |
|              | 101 = Clock Divide 1:32  |                    |                  |                  |                  |                |        |  |
|              | 100 = Clock              | Divide 1:16        |                  |                  |                  |                |        |  |
|              | 011 = Clock              |                    |                  |                  |                  |                |        |  |
|              | 010 = Clock              |                    |                  |                  |                  |                |        |  |
|              | 001 = Clock              |                    |                  |                  |                  |                |        |  |
|              | 000 = Clock              | Divide 1:1         |                  |                  |                  |                |        |  |
| Note 1: S    | See the Type C Ti        | mer Block Diag     | gram (Figure 1   | 3-2).            |                  |                |        |  |
|              | See the Type B Tir       |                    |                  |                  |                  |                |        |  |
| •            |                          |                    |                  |                  | D: (E)           |                |        |  |

## REGISTER 25-6: CMxFLTR: COMPARATOR x FILTER CONTROL REGISTER

- 3: See the High-Speed PWMx Module Register Interconnection Diagram (Figure 16-2).
  - 4: See the Oscillator System Diagram (Figure 9-1).

| Bit Field              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GCP                    | General Segment Code-Protect bit<br>1 = User program memory is not code-protected<br>0 = Code protection is enabled for the entire program memory space                                                                                                                                                                                                                                                                                     |
| GWRP                   | General Segment Write-Protect bit<br>1 = User program memory is not write-protected<br>0 = User program memory is write-protected                                                                                                                                                                                                                                                                                                           |
| IESO                   | <ul> <li>Two-Speed Oscillator Start-up Enable bit</li> <li>1 = Start up device with FRC, then automatically switch to the user-selected oscillator source when ready</li> <li>0 = Start up device with user-selected oscillator source</li> </ul>                                                                                                                                                                                           |
| PWMLOCK <sup>(1)</sup> | PWM Lock Enable bit<br>1 = Certain PWM registers may only be written after a key sequence<br>0 = PWM registers may be written without a key sequence                                                                                                                                                                                                                                                                                        |
| FNOSC<2:0>             | Oscillator Selection bits<br>111 = Fast RC Oscillator with Divide-by-N (FRCDIVN)<br>110 = Fast RC Oscillator with Divide-by-16 (FRCDIV16)<br>101 = Low-Power RC Oscillator (LPRC)<br>100 = Reserved; do not use<br>011 = Primary Oscillator with PLL module (XT + PLL, HS + PLL, EC + PLL)<br>010 = Primary Oscillator (XT, HS, EC)<br>001 = Fast RC Oscillator with Divide-by-N with PLL module (FRCPLL)<br>000 = Fast RC Oscillator (FRC) |
| FCKSM<1:0>             | Clock Switching Mode bits<br>1x = Clock switching is disabled, Fail-Safe Clock Monitor is disabled<br>01 = Clock switching is enabled, Fail-Safe Clock Monitor is disabled<br>00 = Clock switching is enabled, Fail-Safe Clock Monitor is enabled                                                                                                                                                                                           |
| IOL1WAY                | Peripheral Pin Select Configuration bit<br>1 = Allow only one reconfiguration<br>0 = Allow multiple reconfigurations                                                                                                                                                                                                                                                                                                                        |
| OSCIOFNC               | OSC2 Pin Function bit (except in XT and HS modes)<br>1 = OSC2 is the clock output<br>0 = OSC2 is a general purpose digital I/O pin                                                                                                                                                                                                                                                                                                          |
| POSCMD<1:0>            | Primary Oscillator Mode Select bits<br>11 = Primary Oscillator is disabled<br>10 = HS Crystal Oscillator mode<br>01 = XT Crystal Oscillator mode<br>00 = EC (External Clock) mode                                                                                                                                                                                                                                                           |
| FWDTEN                 | <ul> <li>Watchdog Timer Enable bit</li> <li>1 = Watchdog Timer is always enabled (LPRC oscillator cannot be disabled. Clearing the SWDTEN bit in the RCON register will have no effect.)</li> <li>0 = Watchdog Timer is enabled/disabled by user software (LPRC can be disabled by clearing the SWDTEN bit in the RCON register)</li> </ul>                                                                                                 |
| WINDIS                 | Watchdog Timer Window Enable bit<br>1 = Watchdog Timer in Non-Window mode<br>0 = Watchdog Timer in Window mode                                                                                                                                                                                                                                                                                                                              |
| PLLKEN                 | PLL Lock Enable bit<br>1 = PLL lock is enabled<br>0 = PLL lock is disabled<br>nly available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.                                                                                                                                                                                                                                                                                           |

## TABLE 27-2: CONFIGURATION BITS DESCRIPTION

Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

2: When JTAGEN = 1, an internal pull-up resistor is enabled on the TMS pin. Erased devices default to JTAGEN = 1. Applications requiring I/O pins in a high-impedance state (tri-state) in Reset should use pins other than TMS for this purpose.

| DC CHARACTERISTICS |      |      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |            |      |  |
|--------------------|------|------|-------------------------------------------------------|------------|------|--|
| Parameter No.      | Тур. | Max. | Units                                                 | Conditions |      |  |
| DC61d              | 8    |      | μΑ                                                    | -40°C      |      |  |
| DC61a              | 10   | —    | μA                                                    | +25°C      | 3.3V |  |
| DC61b              | 12   | —    | μA                                                    | +85°C      |      |  |
| DC61c              | 13   | —    | μA                                                    | +125°C     |      |  |

### TABLE 30-9: DC CHARACTERISTICS: WATCHDOG TIMER DELTA CURRENT ( $\Delta$ Iwdt)<sup>(1)</sup>

**Note 1:** The  $\triangle$ IwDT current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. All parameters are characterized but not tested during manufacturing.

#### TABLE 30-10: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARACTERISTICS                  |      |      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |       |            |      |                |
|-------------------------------------|------|------|-------------------------------------------------------|-------|------------|------|----------------|
| Parameter No.                       | Тур. | Max. | Doze<br>Ratio                                         | Units | Conditions |      |                |
| Doze Current (IDOZE) <sup>(1)</sup> |      |      |                                                       |       |            |      |                |
| DC73a <sup>(2)</sup>                | 35   |      | 1:2                                                   | mA    | -40°C      | 3.3V | Fosc = 140 MHz |
| DC73g                               | 20   | 30   | 1:128                                                 | mA    |            |      |                |
| DC70a <sup>(2)</sup>                | 35   | _    | 1:2                                                   | mA    | +25°C      | 3.3V | Fosc = 140 MHz |
| DC70g                               | 20   | 30   | 1:128                                                 | mA    |            |      |                |
| DC71a <sup>(2)</sup>                | 35   | —    | 1:2                                                   | mA    | +85°C      | 3.3V | Fosc = 140 MHz |
| DC71g                               | 20   | 30   | 1:128                                                 | mA    |            |      |                |
| DC72a <sup>(2)</sup>                | 28   | —    | 1:2                                                   | mA    | +125°C     | 3.3V | Fosc = 120 MHz |
| DC72g                               | 15   | 30   | 1:128                                                 | mA    |            |      |                |

**Note 1:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

- Oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
- CLKO is configured as an I/O input pin in the Configuration Word
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU is executing while(1) statement
- · JTAG is disabled
- 2: Parameter is characterized but not tested in manufacturing.

#### 33.1 Package Marking Information (Continued)



# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-187C Sheet 1 of 2

## **Revision D (December 2011)**

This revision includes typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table A-3.

#### TABLE A-3: MAJOR SECTION UPDATES

| Section Name                                                                                                                                                            | Update Description                                                                                                                                                                                                                                                                                      |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "16-bit Microcontrollers<br>and Digital Signal<br>Controllers (up to<br>512-Kbyte Flash and<br>48-Kbyte SRAM) with High-<br>Speed PWM, Op amps, and<br>Advanced Analog" | Removed the Analog Comparators column and updated the Op amps/Comparators column in Table 1 and Table 2.                                                                                                                                                                                                |
| Section 21.0 "Enhanced<br>CAN (ECAN™) Module<br>(dsPIC33EPXXXGP/MC50X<br>Devices Only)"                                                                                 | Updated the CANCKS bit value definitions in CiCTRL1: ECAN Control Register 1 (see Register 21-1).                                                                                                                                                                                                       |
| Section 30.0 "Electrical<br>Characteristics"                                                                                                                            | Updated the VBOR specifications and/or its related note in the following electrical<br>characteristics tables:<br>• Table 30-1<br>• Table 30-4<br>• Table 30-12<br>• Table 30-14<br>• Table 30-15<br>• Table 30-16<br>• Table 30-56<br>• Table 30-57<br>• Table 30-58<br>• Table 30-59<br>• Table 30-60 |

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 ==

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 9781620773949

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.