



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

 $\times$  FI

| Product Status             | Obsolete                                                                          |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 60 MIPs                                                                           |
| Connectivity               | I²C, IrDA, LINbus, QEI, SPI, UART/USART                                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                     |
| Number of I/O              | 21                                                                                |
| Program Memory Size        | 512KB (170K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | · ·                                                                               |
| RAM Size                   | 24K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 6x10b/12b                                                                     |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 28-VQFN Exposed Pad                                                               |
| Supplier Device Package    | 28-QFN-S (6x6)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc202t-e-mm |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### FIGURE 2-7: INTERLEAVED PFC







# FIGURE 4-9: DATA MEMORY MAP FOR dsPIC33EP128MC20X/50X AND dsPIC33EP128GP50X DEVICES

## 4.4 Special Function Register Maps

## TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND dsPIC33EPXXXGP50X DEVICES ONLY

| File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12      | Bit 11     | Bit 10 | Bit 9 | Bit 8      | Bit 7  | Bit 6 | Bit 5  | Bit 4   | Bit 3    | Bit 2    | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|--------|--------|--------|-------------|------------|--------|-------|------------|--------|-------|--------|---------|----------|----------|-------|-------|---------------|
| W0        | 0000  |        |        |        |             |            |        |       | W0 (WR     | EG)    |       |        |         |          |          |       |       | xxxx          |
| W1        | 0002  |        |        |        |             |            |        |       | W1         |        |       |        |         |          |          |       |       | xxxx          |
| W2        | 0004  |        |        |        |             |            |        |       | W2         |        |       |        |         |          |          |       |       | xxxx          |
| W3        | 0006  |        |        |        |             |            |        |       | W3         |        |       |        |         |          |          |       |       | xxxx          |
| W4        | 8000  |        |        |        |             |            |        |       | W4         |        |       |        |         |          |          |       |       | xxxx          |
| W5        | 000A  |        | W5     |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| W6        | 000C  |        | W6 :   |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| W7        | 000E  |        |        |        |             |            |        |       | W7         |        |       |        |         |          |          |       |       | xxxx          |
| W8        | 0010  |        |        |        |             |            |        |       | W8         |        |       |        |         |          |          |       |       | xxxx          |
| W9        | 0012  |        |        |        |             |            |        |       | W9         |        |       |        |         |          |          |       |       | xxxx          |
| W10       | 0014  |        |        |        |             |            |        |       | W10        |        |       |        |         |          |          |       |       | xxxx          |
| W11       | 0016  |        |        |        |             |            |        |       | W11        |        |       |        |         |          |          |       |       | xxxx          |
| W12       | 0018  |        |        |        |             |            |        |       | W12        |        |       |        |         |          |          |       |       | xxxx          |
| W13       | 001A  |        |        |        |             |            |        |       | W13        |        |       |        |         |          |          |       |       | xxxx          |
| W14       | 001C  |        |        |        |             |            |        |       | W14        |        |       |        |         |          |          |       |       | xxxx          |
| W15       | 001E  |        |        |        |             |            |        |       | W15        |        |       |        |         |          |          |       |       | xxxx          |
| SPLIM     | 0020  |        |        |        |             |            |        |       | SPLI       | Л      |       |        |         |          |          |       |       | 0000          |
| ACCAL     | 0022  |        |        |        |             |            |        |       | ACCA       | L      |       |        |         |          |          |       |       | 0000          |
| ACCAH     | 0024  |        |        |        |             |            |        |       | ACCA       | н      |       |        |         |          |          |       |       | 0000          |
| ACCAU     | 0026  |        |        | Się    | gn Extensio | n of ACCA< | 39>    |       |            |        |       |        | AC      | CAU      |          |       |       | 0000          |
| ACCBL     | 0028  |        |        |        |             |            |        |       | ACCB       | L      |       |        |         |          |          |       |       | 0000          |
| ACCBH     | 002A  |        |        |        |             |            |        |       | ACCB       | н      |       |        |         |          |          |       |       | 0000          |
| ACCBU     | 002C  |        |        | Się    | gn Extensio | n of ACCB< | 39>    |       |            |        |       |        | AC      | CBU      |          |       |       | 0000          |
| PCL       | 002E  |        |        |        |             |            |        | P     | CL<15:0>   |        |       |        |         |          |          |       | —     | 0000          |
| PCH       | 0030  | _      | —      | —      | —           | _          | -      | —     | —          | —      |       |        |         | PCH<6:0> |          |       |       | 0000          |
| DSRPAG    | 0032  | _      | —      | —      | —           | _          | -      |       |            |        |       | DSRPAC | G<9:0>  |          |          |       |       | 0001          |
| DSWPAG    | 0034  | _      | —      | —      | —           | _          | -      | —     |            |        |       | DS     | WPAG<8: | 0>       |          |       |       | 0001          |
| RCOUNT    | 0036  |        |        |        |             |            |        |       | RCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DCOUNT    | 0038  |        |        |        |             |            |        |       | DCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DOSTARTL  | 003A  |        |        |        |             |            |        | DOS   | TARTL<15:1 | >      |       |        |         |          |          |       | —     | 0000          |
| DOSTARTH  | 003C  | _      | _      | —      | _           | —          | _      | _     | _          | _      | _     |        |         | DOSTAF   | RTH<5:0> |       |       | 0000          |
| DOENDL    | 003E  |        |        |        |             |            |        | DO    | ENDL<15:1> | >      |       |        |         |          |          |       | _     | 0000          |
| DOENDH    | 0040  | _      | _      | —      | —           | _          | _      | _     | —          | _      | _     |        |         | DOEND    | )H<5:0>  |       |       | 0000          |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-56: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|--------|--------|--------|--------|---------------|
| TRISA        | 0E00  |        |        | —      |        |        | —      |       | TRISA8 |       |       |       | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 011F          |
| PORTA        | 0E02  |        | -      | —      | -      | -      | —      | -     | RA8    | _     | _     | -     | RA4    | RA3    | RA2    | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | _      | _      | _      | _     | LATA8  | _     | _     | _     | LATA4  | LATA3  | LATA2  | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | _      | _      | _      | _     | ODCA8  | _     | _     | _     | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | _      | _      | _      | _     | CNIEA8 | _     | _     | _     | CNIEA4 | CNIEA3 | CNIEA2 | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | _      | _      | _      | _     | CNPUA8 | _     | _     | _     | CNPUA4 | CNPUA3 | CNPUA2 | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | _      | _      | _      | _     | CNPDA8 | _     | _     | _     | CNPDA4 | CNPDA3 | CNPDA2 | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  |        |        | —      |        | -      | —      |       | _      | _     |       |       | ANSA4  |        | -      | ANSA1  | ANSA0  | 0013          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-57: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | _       | _       | _       | _       | _      | ANSB8  | _      | _      | _      | _      | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-58: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|-------|-------|-------|--------|--------|---------------|
| TRISC        | 0E20  | —      | _      | —      | _      | —      | —      | —     | TRISC8 | _     | —     | —     | —     | —     | —     | TRISC1 | TRISC0 | 0103          |
| PORTC        | 0E22  | —      | _      | —      | _      | _      | _      | _     | RC8    |       | —     | _     | _     | _     | _     | RC1    | RC0    | xxxx          |
| LATC         | 0E24  | —      | _      | —      | _      | —      | —      | —     | LATC8  |       | _     | —     | —     | —     | _     | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  | —      | _      | —      | _      | —      | —      | —     | ODCC8  |       | _     | —     | —     | —     | _     | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | —      | _      | —      | _      | —      | —      | —     | CNIEC8 |       | _     | —     | —     | —     | _     | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  | —      | _      | —      | _      | —      | —      | —     | CNPUC8 |       | _     | —     | —     | —     | _     | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  | —      | _      | —      | _      | —      | —      | —     | CNPDC8 |       | _     | —     | —     | —     | _     | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  | _      | _      | _      | _      | _      | _      | _     | _      | _     | _     | _     | _     | _     |       | ANSC1  | ANSC0  | 0003          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0   | U-0   | U-0   | U-0        | U-0   | U-0   | U-0   |
|---------|-------|-------|-------|------------|-------|-------|-------|
| —       | —     | -     | _     | _          | —     | _     | —     |
| bit 15  |       |       |       |            |       |       | bit 8 |
|         |       |       |       |            |       |       |       |
| U-0     | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
| —       |       |       |       | OCFAR<6:0> | >     |       |       |
| bit 7   | -     |       |       |            |       |       | bit 0 |
|         |       |       |       |            |       |       |       |
| Legend: |       |       |       |            |       |       |       |

## REGISTER 11-6: RPINR11: PERIPHERAL PIN SELECT INPUT REGISTER 11

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-7 Unimplemented: Read as '0'

bit 6-0 OCFAR<6:0>: Assign Output Compare Fault A (OCFA) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121

> . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss

| U-0          | R/W-0                      | R/W-0                                                        | R/W-0                          | R/W-0                       | R/W-0           | R/W-0           | R/W-0 |
|--------------|----------------------------|--------------------------------------------------------------|--------------------------------|-----------------------------|-----------------|-----------------|-------|
|              |                            |                                                              |                                | SCK2INR<6:0                 | >               |                 |       |
| bit 15       | ·                          |                                                              |                                |                             |                 |                 | bit 8 |
|              |                            |                                                              |                                |                             |                 |                 |       |
| U-0          | R/W-0                      | R/W-0                                                        | R/W-0                          | R/W-0                       | R/W-0           | R/W-0           | R/W-0 |
| —            |                            |                                                              |                                | SDI2R<6:0>                  |                 |                 |       |
| bit 7        |                            |                                                              |                                |                             |                 |                 | bit 0 |
|              |                            |                                                              |                                |                             |                 |                 |       |
| Legend:      |                            |                                                              |                                |                             |                 |                 |       |
| R = Readab   | le bit                     | W = Writable                                                 | bit                            | U = Unimplen                | nented bit, rea | ad as '0'       |       |
| -n = Value a | t POR                      | '1' = Bit is set                                             |                                | '0' = Bit is cle            | ared            | x = Bit is unkı | nown  |
| 1.1.45       |                            |                                                              | - <sup>1</sup>                 |                             |                 |                 |       |
| DIT 15       | Unimpleme                  | nted: Read as                                                | 0.                             |                             |                 |                 |       |
| bit 14-8     | SCK2INR<6<br>(see Table 1  | 5:0>: Assign SPI<br>1-2 for input pin                        | 2 Clock Input<br>selection nur | t (SCK2) to the mbers)      | Correspondin    | g RPn Pin bits  |       |
|              | 1111001 =                  | Input tied to RPI                                            | 121                            |                             |                 |                 |       |
|              | •                          |                                                              |                                |                             |                 |                 |       |
|              |                            |                                                              |                                |                             |                 |                 |       |
|              | 0000001 =                  | Input tied to CM                                             | P1                             |                             |                 |                 |       |
|              | 0000000 =                  | Input fied to Vss                                            |                                |                             |                 |                 |       |
| bit 7        | Unimpleme                  | nted: Read as                                                | 0'                             |                             |                 |                 |       |
| bit 6-0      | SDI2R<6:0><br>(see Table 1 | <ul> <li>Assign SPI2 D</li> <li>1-2 for input pin</li> </ul> | ata Input (SE selection nur    | 012) to the Corre<br>nbers) | esponding RP    | n Pin bits      |       |
|              | 1111001 =                  | Input tied to RPI                                            | 121                            |                             |                 |                 |       |
|              | •                          |                                                              |                                |                             |                 |                 |       |
|              |                            |                                                              |                                |                             |                 |                 |       |
|              | 0000001 =                  | Input tied to CM                                             | P1                             |                             |                 |                 |       |
|              | 0000000 =                  | Input tied to Vss                                            |                                |                             |                 |                 |       |

## REGISTER 11-12: RPINR22: PERIPHERAL PIN SELECT INPUT REGISTER 22

## REGISTER 11-15: RPINR37: PERIPHERAL PIN SELECT INPUT REGISTER 37 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|               | 5444.0                      | D 44/ 0                                           | <b>D</b> 444 0                 |                             | D 44/ 0         | D 444 0         |       |
|---------------|-----------------------------|---------------------------------------------------|--------------------------------|-----------------------------|-----------------|-----------------|-------|
| U-0           | R/W-0                       | R/W-0                                             | R/W-0                          | R/W-0                       | R/W-0           | R/W-0           | R/W-0 |
| —             |                             |                                                   |                                | SYNCI1R<6:0                 | )>              |                 |       |
| bit 15        |                             |                                                   |                                |                             |                 |                 | bit 8 |
|               |                             |                                                   |                                |                             |                 |                 |       |
| U-0           | U-0                         | U-0                                               | U-0                            | U-0                         | U-0             | U-0             | U-0   |
| —             | —                           | —                                                 |                                | —                           | —               | —               | —     |
| bit 7         |                             |                                                   |                                | -                           | •               |                 | bit 0 |
|               |                             |                                                   |                                |                             |                 |                 |       |
| Legend:       |                             |                                                   |                                |                             |                 |                 |       |
| R = Readabl   | le bit                      | W = Writable b                                    | oit                            | U = Unimpler                | l as '0'        |                 |       |
| -n = Value at | t POR                       | '1' = Bit is set                                  |                                | '0' = Bit is cle            | eared           | x = Bit is unkn | iown  |
|               |                             |                                                   |                                |                             |                 |                 |       |
| bit 15        | Unimplemer                  | nted: Read as '0                                  | )'                             |                             |                 |                 |       |
| bit 14-8      | SYNCI1R<6:<br>(see Table 11 | • <b>0&gt;:</b> Assign PWI<br>I-2 for input pin : | VI Synchroniz<br>selection nur | zation Input 1 to<br>nbers) | o the Correspon | ding RPn Pin b  | its   |
|               | 1111001 <b>=  </b>          | nput tied to RPI                                  | 121                            |                             |                 |                 |       |
|               | •                           |                                                   |                                |                             |                 |                 |       |
|               | •                           |                                                   |                                |                             |                 |                 |       |
|               | 0000001 = I                 | nout tied to CME                                  | 21                             |                             |                 |                 |       |
|               | 0000000 = 1                 | nput tied to Vss                                  |                                |                             |                 |                 |       |
| bit 7-0       | Unimplemer                  | nted: Read as '0                                  | )'                             |                             |                 |                 |       |
|               |                             |                                                   |                                |                             |                 |                 |       |



#### FIGURE 16-2: HIGH-SPEED PWMx MODULE REGISTER INTERCONNECTION DIAGRAM

| REGISTER 16-2: PTCON2: PWMx PRIMARY MASTER CLOCK DIVIDER SELECT REGISTER |
|--------------------------------------------------------------------------|
|--------------------------------------------------------------------------|

| U-0             | U-0        | U-0              | U-0        | U-0              | U-0                     | U-0                     | U-0         |
|-----------------|------------|------------------|------------|------------------|-------------------------|-------------------------|-------------|
| —               | —          | —                | _          | _                | —                       | —                       | —           |
| bit 15          |            |                  |            |                  |                         |                         | bit 8       |
|                 |            |                  |            |                  |                         |                         |             |
| U-0             | U-0        | U-0              | U-0        | U-0              | R/W-0                   | R/W-0                   | R/W-0       |
|                 | _          | —                | —          | —                | PCLKDIV2 <sup>(1)</sup> | PCLKDIV1 <sup>(1)</sup> | PCLKDIV0(1) |
| bit 7           |            |                  |            |                  |                         |                         | bit 0       |
|                 |            |                  |            |                  |                         |                         |             |
| Legend:         |            |                  |            |                  |                         |                         |             |
| R = Readable    | bit        | W = Writable     | bit        | U = Unimpler     | mented bit, read        | as '0'                  |             |
| -n = Value at F | POR        | '1' = Bit is set |            | '0' = Bit is cle | ared                    | x = Bit is unkn         | iown        |
|                 |            |                  |            |                  |                         |                         |             |
| bit 15 2        | Unimplomon | tod. Dood on '   | ۰ <b>'</b> |                  |                         |                         |             |

#### bit 15-3 Unimplemented: Read as '0'

bit 2-0 PCLKDIV<2:0>: PWMx Input Clock Prescaler (Divider) Select bits<sup>(1)</sup>

- 111 = Reserved 110 = Divide-by-64 101 = Divide-by-32
- 100 = Divide-by-32100 = Divide-by-16
- 011 = Divide-by-8
- 010 = Divide-by-4
- 001 = Divide-by-2
- 000 = Divide-by-1, maximum PWMx timing resolution (power-on default)
- **Note 1:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

#### REGISTER 16-15: FCLCONx: PWMx FAULT CURRENT-LIMIT CONTROL REGISTER<sup>(1)</sup>

- bit 7-3 FLTSRC<4:0>: Fault Control Signal Source Select for PWM Generator # bits 11111 = Fault 32 (default) 11110 = Reserved . . 01100 = Reserved 01011 = Comparator 4 01010 = Op Amp/Comparator 3
  - 01001 = Op Amp/Comparator 2
  - 01000 = Op Amp/Comparator 1
  - 00111 = Reserved
  - 00110 = Reserved
  - 00101 = Reserved
  - 00100 = Reserved
  - 00011 = Fault 4
  - 00010 = Fault 3
  - 00001 = Fault 2 00000 = Fault 1
- bit 2 ELTROL Fault Delarity for DWM Concrete

## bit 2 **FLTPOL:** Fault Polarity for PWM Generator # bit<sup>(2)</sup>

- 1 = The selected Fault source is active-low
- 0 = The selected Fault source is active-high
- bit 1-0 FLTMOD<1:0>: Fault Mode for PWM Generator # bits
  - 11 = Fault input is disabled
  - 10 = Reserved
  - 01 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (cycle)
  - 00 = The selected Fault source forces PWMxH, PWMxL pins to FLTDAT values (latched condition)
- **Note 1:** If the PWMLOCK Configuration bit (FOSCSEL<6>) is a '1', the IOCONx register can only be written after the unlock sequence has been executed.
  - **2:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

| R/W-0           | R/W-0                                 | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | U-0               | U-0           |
|-----------------|---------------------------------------|-------------------------------------|-----------------------------------|-------------------------|----------------------|-------------------|---------------|
| PHR             | PHF                                   | PLR                                 | PLF                               | FLTLEBEN                | CLLEBEN              | _                 | _             |
| bit 15          | 1                                     |                                     | 1                                 |                         | 1                    |                   | bit 8         |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| U-0             | U-0                                   | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | R/W-0             | R/W-0         |
| —               | —                                     | BCH(")                              | BCL                               | BPHH                    | BPHL                 | BPLH              | BPLL          |
| bit 7           |                                       |                                     |                                   |                         |                      |                   | bit 0         |
| Legend:         |                                       |                                     |                                   |                         |                      |                   |               |
| R = Readable    | bit                                   | W = Writable                        | bit                               | U = Unimpler            | mented bit, read     | as '0'            |               |
| -n = Value at F | POR                                   | '1' = Bit is set                    |                                   | '0' = Bit is cle        | ared                 | x = Bit is unkr   | nown          |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| bit 15          | PHR: PWMxH                            | Rising Edge                         | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | $\perp$ = Rising edg<br>0 = Leading-E | ge of PyvivixH v<br>Edge Blanking i | anores risina                     | edge of PWM             | anking counter<br>kH |                   |               |
| bit 14          | PHF: PWMxH                            | Falling Edge                        | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxH                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | хH                   |                   |               |
| bit 13          | PLR: PWMxL                            | . Rising Edge T                     | rigger Enable                     | e bit<br>oding Edgo Blo | nking countor        |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores rising                     | edge of PWM             | kL                   |                   |               |
| bit 12          | PLF: PWMxL                            | Falling Edge T                      | rigger Enable                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxL                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | xL                   |                   |               |
| bit 11          | 1 = Leading-F                         | -ault Input Lea<br>Edge Blanking i  | ding-Edge Bla                     | anking Enable           | bit                  |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | s not applied                     | to selected Fa          | ult input            |                   |               |
| bit 10          | CLLEBEN: C                            | urrent-Limit Le                     | ading-Edge E                      | Blanking Enable         | e bit                |                   |               |
|                 | 1 = Leading-E                         | Edge Blanking i                     | s applied to s                    | selected curren         | t-limit input        |                   |               |
| hit 0.6         | 0 = Leading-E                         | tode Blanking I                     | s not applied                     | to selected cul         | rrent-limit input    |                   |               |
| bit 5           | BCH Blankin                           | a in Selected F                     | J<br>Blanking Sign                | al High Enable          | hit(1)               |                   |               |
| bit 5           | 1 = State blan                        | kina (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when seled     | ted blanking s    | ianal is hiah |
|                 | 0 = No blankii                        | ng when select                      | ed blanking s                     | signal is high          | ,                    | 5                 | 0 0           |
| bit 4           | BCL: Blanking                         | g in Selected B                     | lanking Signa                     | al Low Enable I         | bit <sup>(1)</sup>   |                   |               |
|                 | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when seled     | cted blanking s   | ignal is low  |
| bit 3           | BPHH: Blanki                          | ing in PWMxH                        | High Enable                       | hit                     |                      |                   |               |
| bit o           | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when PWN       | /IxH output is h  | igh           |
|                 | 0 <b>= No blanki</b>                  | ng when PWM                         | xH output is h                    | nigh                    |                      |                   | -             |
| bit 2           | BPHL: Blanki                          | ng in PWMxH                         | Low Enable b                      | pit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xH output is le | Fault input sigr<br>ow  | nals) when PWN       | IxH output is lo  | W             |
| bit 1           | BPLH: Blanki                          | ng in PWMxL I                       | High Enable b                     | oit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xL output is h  | Fault input sigr<br>igh | nals) when PWN       | /IxL output is hi | igh           |
| bit 0           | BPLL: Blanki                          | ng in PWMxL L                       | ow Enable b                       | it                      |                      |                   |               |
|                 | 1 = State blan                        | king (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when PWN       | IxL output is lo  | W             |
|                 | v = i N o diankii                     |                                     | x∟ output is io                   | JVV                     |                      |                   |               |

## REGISTER 16-16: LEBCONX: PWMx LEADING-EDGE BLANKING CONTROL REGISTER

Note 1: The blanking signal is selected via the BLANKSELx bits in the AUXCONx register.

## 17.1 QEI Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 17.1.1 KEY RESOURCES

- "Quadrature Encoder Interface" (DS70601) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

| R/W-0                         | R/W-0                                                           | R/W-0                                                       | R/W-0                             | R/W-0                                                                                        | R/W-0                    | R/W-0         | R/W-0 |  |  |  |  |
|-------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------|--------------------------|---------------|-------|--|--|--|--|
| QCAPEN                        | FLTREN                                                          | QFDIV2                                                      | QFDIV1                            | QFDIV0                                                                                       | OUTFNC1                  | OUTFNC0       | SWPAB |  |  |  |  |
| bit 15                        |                                                                 |                                                             |                                   |                                                                                              | •<br>•                   |               | bit 8 |  |  |  |  |
|                               |                                                                 |                                                             |                                   |                                                                                              |                          |               |       |  |  |  |  |
| R/W-0                         | R/W-0                                                           | R/W-0                                                       | R/W-0                             | R-x                                                                                          | R-x                      | R-x           | R-x   |  |  |  |  |
| HOMPOL                        | IDXPOL                                                          | QEBPOL                                                      | QEAPOL                            | HOME                                                                                         | INDEX                    | QEB           | QEA   |  |  |  |  |
| bit 7                         |                                                                 |                                                             |                                   |                                                                                              |                          |               | bit 0 |  |  |  |  |
|                               |                                                                 |                                                             |                                   |                                                                                              |                          |               |       |  |  |  |  |
| Legena:                       | a hit                                                           | \// = \//ritabla                                            | h it                              | II – Unimplor                                                                                | monted hit read          |               |       |  |  |  |  |
| $R = Reauable}{n = Value at}$ |                                                                 | $41^{\circ}$ = Rit is set                                   | DIL                               | 0 = 0 minipler                                                                               | nented bit, read         | v – Piticunkn | 0.000 |  |  |  |  |
| -II - Value at                | TOIX                                                            | 1 - Dit 13 36t                                              |                                   |                                                                                              | areu                     |               |       |  |  |  |  |
| bit 15                        | OCAPEN: OF                                                      | -I Position Cou                                             | nter Input Cap                    | ture Enable bit                                                                              |                          |               |       |  |  |  |  |
|                               | 1 = Index mat                                                   | tch event trigge                                            | ers a position c                  | apture event                                                                                 |                          |               |       |  |  |  |  |
|                               | 0 = Index mat                                                   | tch event does                                              | not trigger a p                   | osition capture                                                                              | event                    |               |       |  |  |  |  |
| bit 14                        | FLTREN: QE                                                      | Ax/QEBx/INDX                                                | x/HOMEx Digi                      | tal Filter Enabl                                                                             | e bit                    |               |       |  |  |  |  |
|                               | 1 = Input pin o                                                 | digital filter is en<br>digital filter is di                | nabled                            | aad)                                                                                         |                          |               |       |  |  |  |  |
| hit 13 11                     |                                                                 |                                                             | NDVy/UOMEy                        | Digital Input Ei                                                                             | iltor Clock Divid        | a Salact hits |       |  |  |  |  |
| DIL 13-11                     | 111 = 1.128 c                                                   | clock divide                                                |                                   | Digital Input Fi                                                                             |                          |               |       |  |  |  |  |
|                               | 110 = 1:64 cl                                                   | ock divide                                                  |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 101 = 1:32 clo                                                  | 101 = 1:32 clock divide                                     |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 100 = 1:16 clo                                                  | ock divide                                                  |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 011 = 1.8  cloc<br>010 = 1:4  cloc                              | ck divide                                                   |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 001 = 1:2 clos                                                  | ck divide                                                   |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 000 = 1:1 clo                                                   | ck divide                                                   |                                   |                                                                                              |                          |               |       |  |  |  |  |
| bit 10-9                      | OUTFNC<1:0                                                      | >: QEI Module                                               | Output Functi                     | on Mode Selec                                                                                | ct bits                  |               |       |  |  |  |  |
|                               | 11 = The CTN<br>10 = The CTN                                    | NCMPx pin goe                                               | s high when Q<br>s high when P    | $ E 1LEC \ge POS \\  OS1CNT < OF   C   \\  OS1CNT =  C  C  C  C  C  C  C  C  C  C  C  C  C $ | S1CNT ≥ QEI10<br>-I11 FC | JEC           |       |  |  |  |  |
|                               | 01 = The CTN                                                    | VCMPx pin goe                                               | s high when P                     | $OS1CNT \ge QE$                                                                              | EI1GEC                   |               |       |  |  |  |  |
|                               | 00 = Output is                                                  | s disabled                                                  |                                   |                                                                                              |                          |               |       |  |  |  |  |
| bit 8                         | SWPAB: Swa                                                      | ap QEA and QE                                               | B Inputs bit                      |                                                                                              |                          |               |       |  |  |  |  |
|                               | 1 = QEAx and<br>0 = OEAx and                                    | d QEBx are swa<br>d OEBx are not                            | apped prior to swapped            | quadrature dec                                                                               | coder logic              |               |       |  |  |  |  |
| bit 7                         | HOMPOL: HO                                                      | OMEx Input Po                                               | larity Select bit                 | ł                                                                                            |                          |               |       |  |  |  |  |
|                               | 1 = Input is in                                                 | verted                                                      |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               | 0 = Input is no                                                 | ot inverted                                                 |                                   |                                                                                              |                          |               |       |  |  |  |  |
| bit 6                         | IDXPOL: IND                                                     | Xx Input Polari                                             | ty Select bit                     |                                                                                              |                          |               |       |  |  |  |  |
|                               | 1 = Input is in                                                 | verted                                                      |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               |                                                                 | ot inverted                                                 |                                   |                                                                                              |                          |               |       |  |  |  |  |
| DIT 5                         | QEBPOL: QE                                                      | EBX Input Polar                                             | ity Select bit                    |                                                                                              |                          |               |       |  |  |  |  |
|                               | 0 = Input is in                                                 | ot inverted                                                 |                                   |                                                                                              |                          |               |       |  |  |  |  |
|                               |                                                                 |                                                             |                                   |                                                                                              |                          |               |       |  |  |  |  |
| bit 4                         | QEAPOL: QE                                                      | Ax Input Polar                                              | ity Select bit                    |                                                                                              |                          |               |       |  |  |  |  |
| bit 4                         | <b>QEAPOL:</b> QE<br>1 = Input is in                            | EAx Input Polar                                             | ity Select bit                    |                                                                                              |                          |               |       |  |  |  |  |
| bit 4                         | <b>QEAPOL:</b> QE<br>1 = Input is ir<br>0 = Input is n          | EAx Input Polar<br>overted<br>ot inverted                   | ity Select bit                    |                                                                                              |                          |               |       |  |  |  |  |
| bit 4<br>bit 3                | QEAPOL: QE<br>1 = Input is ir<br>0 = Input is n<br>HOME: Status | EAx Input Polar<br>nverted<br>ot inverted<br>s of HOMEx Inp | ity Select bit<br>out Pin After P | olarity Control                                                                              |                          |               |       |  |  |  |  |

## REGISTER 17-2: QEI1IOC: QEI1 I/O CONTROL REGISTER

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

## REGISTER 21-13: CxBUFPNT2: ECANx FILTER 4-7 BUFFER POINTER REGISTER 2

| R/W-0                              | R/W-0                                    | R/W-0          | R/W-0               | R/W-0         | R/W-0           | R/W-0    | R/W-0 |
|------------------------------------|------------------------------------------|----------------|---------------------|---------------|-----------------|----------|-------|
|                                    | F7BP                                     | <3:0>          |                     |               | F6BI            | ><3:0>   |       |
| bit 15                             |                                          |                |                     |               |                 |          | bit 8 |
|                                    |                                          |                |                     |               |                 |          |       |
| R/W-0                              | R/W-0                                    | R/W-0          | R/W-0               | R/W-0         | R/W-0           | R/W-0    | R/W-0 |
|                                    | F5BP                                     | <3:0>          |                     |               | F4BI            | ><3:0>   |       |
| bit 7                              |                                          |                |                     |               |                 |          | bit 0 |
| Legend:                            |                                          |                |                     |               |                 |          |       |
| R = Readable                       | bit                                      | W = Writable   | bit                 | U = Unimpleme | nted bit, rea   | d as '0' |       |
| -n = Value at POR '1' = Bit is set |                                          |                | '0' = Bit is cleare | ed            | x = Bit is unkr | nown     |       |
| bit 15-12                          | <b>F7BP&lt;3:0&gt;:</b><br>1111 = Filter | RX Buffer Masl | k for Filter 7 b    | its<br>ffer   |                 |          |       |

| 1110 = Filter hits received in RX Buffer 14                                              |
|------------------------------------------------------------------------------------------|
| •                                                                                        |
| •                                                                                        |
| 0001 = Filter hits received in RX Buffer 1<br>0000 = Filter hits received in RX Buffer 0 |
| F6BP<3:0>: RX Buffer Mask for Filter 6 bits (same values as bits<15:12>)                 |
| F5BP<3:0>: RX Buffer Mask for Filter 5 bits (same values as bits<15:12>)                 |
| F4BP<3:0>: RX Buffer Mask for Filter 4 bits (same values as bits<15:12>)                 |
|                                                                                          |

#### REGISTER 21-14: CxBUFPNT3: ECANx FILTER 8-11 BUFFER POINTER REGISTER 3

| R/W-0                             | R/W-0                                                                                         | R/W-0                                                                                         | R/W-0                                                                              | R/W-0                                   | R/W-0                             | R/W-0         | R/W-0  |
|-----------------------------------|-----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------|---------------|--------|
|                                   | F11BF                                                                                         | P<3:0>                                                                                        |                                                                                    |                                         | F10B                              | P<3:0>        |        |
| bit 15                            | bit 15                                                                                        |                                                                                               |                                                                                    |                                         |                                   |               | bit 8  |
| R/W_0                             | R/M-0                                                                                         | R/M/-0                                                                                        | R/M-0                                                                              | R/\\/_0                                 | R/W/-0                            | R/M/-0        | R/\/_0 |
| 10,00-0                           | F9BP                                                                                          | >                                                                                             | 1000-0                                                                             | 10,00-0                                 | F8B                               | P<3:0>        | 1477-0 |
| bit 7                             |                                                                                               |                                                                                               |                                                                                    |                                         |                                   |               | bit 0  |
| Legend:                           |                                                                                               |                                                                                               |                                                                                    |                                         |                                   |               |        |
| R = Readable bit W = Writable bit |                                                                                               |                                                                                               | U = Unimpler                                                                       | nented bit, rea                         | d as '0'                          |               |        |
| -n = Value at                     | POR                                                                                           | '1' = Bit is set                                                                              |                                                                                    | '0' = Bit is cleared x = Bit is unknown |                                   |               | nown   |
| bit 15-12                         | F11BP<3:0><br>1111 = Filter<br>1110 = Filter<br>•<br>•<br>•<br>0001 = Filter<br>0000 = Filter | RX Buffer Mar<br>hits received ir<br>hits received ir<br>hits received ir<br>hits received ir | sk for Filter 1<br>n RX FIFO bu<br>n RX Buffer 1<br>n RX Buffer 1<br>n RX Buffer 0 | 1 bits<br>iffer<br>4                    |                                   |               |        |
| bit 11-8<br>bit 7-4               | F10BP<3:0><br>F9BP<3:0>:                                                                      | RX Buffer Ma                                                                                  | sk for Filter 1<br>k for Filter 9 t                                                | 0 bits (same val<br>bits (same value    | lues as bits<15<br>s as bits<15:1 | 5:12>)<br>2>) |        |
| bit 3-0                           | F8BP<3:0>:                                                                                    | RX Buffer Mas                                                                                 | k for Filter 8 k                                                                   | oits (same value                        | s as bits<15:1                    | 2>)           |        |

© 2011-2013 Microchip Technology Inc.

## 21.5 ECAN Message Buffers

ECAN Message Buffers are part of RAM memory. They are not ECAN Special Function Registers. The user application must directly write into the RAM area that is configured for ECAN Message Buffers. The location and size of the buffer area is defined by the user application.

#### BUFFER 21-1: ECAN™ MESSAGE BUFFER WORD 0

| U-0             | U-0                       | U-0              | R/W-x         | R/W-x                                   | R/W-x | R/W-x | R/W-x |  |  |  |
|-----------------|---------------------------|------------------|---------------|-----------------------------------------|-------|-------|-------|--|--|--|
| _               | _                         | _                | SID10         | SID9                                    | SID8  | SID7  | SID6  |  |  |  |
| bit 15          |                           |                  |               |                                         |       |       | bit 8 |  |  |  |
|                 |                           |                  |               |                                         |       |       |       |  |  |  |
| R/W-x           | R/W-x                     | R/W-x            | R/W-x         | R/W-x                                   | R/W-x | R/W-x | R/W-x |  |  |  |
| SID5            | SID4                      | SID3             | SID2          | SID1                                    | SID0  | SRR   | IDE   |  |  |  |
| bit 7           |                           |                  |               |                                         |       |       | bit 0 |  |  |  |
|                 |                           |                  |               |                                         |       |       |       |  |  |  |
| Legend:         |                           |                  |               |                                         |       |       |       |  |  |  |
| R = Readable I  | bit                       | W = Writable     | bit           | U = Unimplemented bit, read as '0'      |       |       |       |  |  |  |
| -n = Value at P | OR                        | '1' = Bit is set |               | '0' = Bit is cleared x = Bit is unknown |       |       |       |  |  |  |
|                 |                           |                  |               |                                         |       |       |       |  |  |  |
| bit 15-13       | Unimplemen                | ted: Read as '   | 0'            |                                         |       |       |       |  |  |  |
| bit 12-2        | <b>SID&lt;10:0&gt;:</b> S | tandard Identif  | ier bits      |                                         |       |       |       |  |  |  |
| bit 1           | SRR: Substitu             | ute Remote Re    | quest bit     |                                         |       |       |       |  |  |  |
|                 | When IDE = 0              | <u>):</u>        |               |                                         |       |       |       |  |  |  |
|                 | 1 = Message               | will request rea | mote transmis | ssion                                   |       |       |       |  |  |  |
|                 | 0 = Normal m              | lessage          |               |                                         |       |       |       |  |  |  |
|                 | When IDE = 1              | L <u>:</u>       |               |                                         |       |       |       |  |  |  |
|                 | The SRR bit r             | nust be set to ' | 1'.           |                                         |       |       |       |  |  |  |
| bit 0           | IDE: Extende              | d Identifier bit |               |                                         |       |       |       |  |  |  |
|                 | 1 = Message               | will transmit Ex | ktended Ident | ifier                                   |       |       |       |  |  |  |
|                 | 0 = Message               | will transmit St | andard Identi | fier                                    |       |       |       |  |  |  |

#### BUFFER 21-2: ECAN™ MESSAGE BUFFER WORD 1

| U-0                                | U-0   | U-0   | U-0   | R/W-x                              | V-x R/W-x R/W |                 | R/W-x |  |
|------------------------------------|-------|-------|-------|------------------------------------|---------------|-----------------|-------|--|
| —                                  | —     | —     |       | EID17                              | EID16         | EID15           | EID14 |  |
| bit 15                             |       |       |       |                                    |               |                 | bit 8 |  |
|                                    |       |       |       |                                    |               |                 |       |  |
| R/W-x                              | R/W-x | R/W-x | R/W-x | R/W-x                              | R/W-x         | R/W-x           | R/W-x |  |
| EID13                              | EID12 | EID11 | EID10 | EID9                               | EID8          | EID7            | EID6  |  |
| bit 7                              |       |       |       |                                    |               | bit 0           |       |  |
|                                    |       |       |       |                                    |               |                 |       |  |
| Legend:                            |       |       |       |                                    |               |                 |       |  |
| R = Readable bit W = Writable bit  |       |       |       | U = Unimplemented bit, read as '0' |               |                 |       |  |
| -n = Value at POR (1' = Bit is set |       |       |       | '0' = Bit is cle                   | ared          | x = Bit is unkr | nown  |  |
|                                    |       |       |       |                                    |               |                 |       |  |

bit 15-12 Unimplemented: Read as '0'

bit 11-0 EID<17:6>: Extended Identifier bits

## 25.0 OP AMP/COMPARATOR MODULE

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Op Amp/Comparator" (DS70357) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices contain up to four comparators, which can be configured in various ways. Comparators, CMP1, CMP2 and CMP3, also have the option to be configured as op amps, with the output being brought to an external pin for gain/filtering connections. As shown in Figure 25-1, individual comparator options are specified by the comparator module's Special Function Register (SFR) control bits.

Note: Op Amp/Comparator 3 is not available on the dsPIC33EPXXXGP502/MC502/MC202 and PIC24EP256GP/MC202 (28-pin) devices.

These options allow users to:

- · Select the edge for trigger and interrupt generation
- · Configure the comparator voltage reference
- · Configure output blanking and masking
- Configure as a comparator or op amp (CMP1, CMP2 and CMP3 only)

Note: Not all op amp/comparator input/output connections are available on all devices. See the "Pin Diagrams" section for available connections.

## FIGURE 25-1: OP AMP/COMPARATOR x MODULE BLOCK DIAGRAM (MODULES 1, 2 AND 3)



# TABLE 30-47:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |              |                     |      |       |                                |
|--------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|------|-------|--------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                                                                                                                                                                                                                                                         | Min.         | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70   | FscP                  | Maximum SCK1 Input Frequency                                                                                                                                                                                                                                                          | —            | —                   | 15   | MHz   | (Note 3)                       |
| SP72   | TscF                  | SCK1 Input Fall Time                                                                                                                                                                                                                                                                  | —            | -                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP73   | TscR                  | SCK1 Input Rise Time                                                                                                                                                                                                                                                                  | _            | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                  | SDO1 Data Output Fall Time                                                                                                                                                                                                                                                            |              |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31   | TdoR                  | SDO1 Data Output Rise Time                                                                                                                                                                                                                                                            | —            | -                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge                                                                                                                                                                                                                                             | —            | 6                   | 20   | ns    |                                |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge                                                                                                                                                                                                                                          | 30           | _                   | _    | ns    |                                |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge                                                                                                                                                                                                                                            | 30           | _                   | _    | ns    |                                |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge                                                                                                                                                                                                                                             | 30           | —                   | _    | ns    |                                |
| SP50   | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input                                                                                                                                                                                                                                       | 120          |                     | —    | ns    |                                |
| SP51   | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance                                                                                                                                                                                                                                                | 10           | —                   | 50   | ns    | (Note 4)                       |
| SP52   | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                                                                                                                                                                                                                                                                 | 1.5 Tcy + 40 | —                   | _    | ns    | (Note 4)                       |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 66.7 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X



#### FIGURE 30-36: ADC CONVERSION (12-BIT MODE) TIMING CHARACTERISTICS (ASAM = 0, SSRC<2:0> = 000, SSRCG = 0)



1:128

70

## 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





|                          | N        | MILLIMETERS |           |      |  |  |
|--------------------------|----------|-------------|-----------|------|--|--|
| Dimension                | l Limits | MIN         | NOM       | MAX  |  |  |
| Number of Pins           | N        |             | 28        |      |  |  |
| Pitch                    | е        |             | 1.27 BSC  |      |  |  |
| Overall Height           | Α        | -           | -         | 2.65 |  |  |
| Molded Package Thickness | A2       | 2.05        | -         | -    |  |  |
| Standoff §               | A1       | 0.10        | -         | 0.30 |  |  |
| Overall Width            | E        |             | 10.30 BSC |      |  |  |
| Molded Package Width     | E1       | 7.50 BSC    |           |      |  |  |
| Overall Length           | D        | 17.90 BSC   |           |      |  |  |
| Chamfer (Optional)       | h        | 0.25        | -         | 0.75 |  |  |
| Foot Length              | L        | 0.40        | -         | 1.27 |  |  |
| Footprint                | L1       | 1.40 REF    |           |      |  |  |
| Lead Angle               | Θ        | 0°          | -         | -    |  |  |
| Foot Angle               | φ        | 0°          | -         | 8°   |  |  |
| Lead Thickness           | С        | 0.18        | -         | 0.33 |  |  |
| Lead Width               | b        | 0.31        | -         | 0.51 |  |  |
| Mold Draft Angle Top     | α        | 5°          | -         | 15°  |  |  |
| Mold Draft Angle Bottom  | β        | 5°          | -         | 15°  |  |  |

#### Notes:

- 1. Pin 1 visual index feature may vary, but must be located within the hatched area.
- 2. § Significant Characteristic
- 3. Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side.
- 4. Dimensioning and tolerancing per ASME Y14.5M
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances. REF: Reference Dimension, usually without tolerance, for information purposes only.
- 5. Datums A & B to be determined at Datum H.

Microchip Technology Drawing C04-052C Sheet 2 of 2