

Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XE

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | I²C, IrDA, LINbus, QEI, SPI, UART/USART                                          |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 35                                                                               |
| Program Memory Size        | 512KB (170K x 24)                                                                |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 24K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 9x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 44-TQFP                                                                          |
| Supplier Device Package    | 44-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc204-e-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X PRODUCT FAMILIES

The device names, pin counts, memory sizes and peripheral availability of each device are listed in Table 1 (General Purpose Families) and Table 2 (Motor Control Families). Their pinout diagrams appear on the following pages.

|                   | s)                            | es)                        |             |                      | Rei           | mappa          | ble Pe | eriphe             | rals             |                                    |      |               | ~                           |                     |      |     |          |      |                       |
|-------------------|-------------------------------|----------------------------|-------------|----------------------|---------------|----------------|--------|--------------------|------------------|------------------------------------|------|---------------|-----------------------------|---------------------|------|-----|----------|------|-----------------------|
| Device            | Page Erase Size (Instruction: | Program Flash Memory (Kbyt | RAM (Kbyte) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | UART   | SPI <sup>(2)</sup> | ECAN™ Technology | External Interrupts <sup>(3)</sup> | I²C™ | CRC Generator | 10-Bit/12-Bit ADC (Channels | Op Amps/Comparators | CTMU | РТС | I/O Pins | Pins | Packages              |
| PIC24EP32GP202    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| PIC24EP64GP202    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | SPDIP,                |
| PIC24EP128GP202   | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  |                  | 3                                  | 2    | 1             | 6                           | 2/3(1)              | Yes  | Yes | 21       | 28   | SOIC,                 |
| PIC24EP256GP202   | 1024                          | 256                        | 32          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | OFN-S                 |
| PIC24EP512GP202   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | Q. 11 0               |
| PIC24EP32GP203    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| PIC24EP64GP203    | 1024                          | 64                         | 8           | 5                    | 4             | 4              | 2      | 2                  | —                | 3                                  | 2    | 1             | 8                           | 3/4                 | Yes  | Yes | 25       | 36   | VTLA                  |
| PIC24EP32GP204    | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| PIC24EP64GP204    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | VTLA <sup>(4)</sup> , |
| PIC24EP128GP204   | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | _                | 3                                  | 2    | 1             | 9                           | 3/4                 | Yes  | Yes | 35       | 44/  | TQFP,                 |
| PIC24EP256GP204   | 1024                          | 256                        | 32          |                      |               |                |        |                    |                  |                                    |      |               | -                           |                     |      |     |          | 48   | QEN,<br>UOEN          |
| PIC24EP512GP204   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | OQIN                  |
| PIC24EP64GP206    | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| PIC24EP128GP206   | 1024                          | 128                        | 16          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | TOFP                  |
| PIC24EP256GP206   | 1024                          | 256                        | 32          | 5                    | 4             | 4              | 2      | 2                  | —                | 3                                  | 2    | 1             | 16                          | 3/4                 | Yes  | Yes | 53       | 64   | QFN                   |
| PIC24EP512GP206   | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| dsPIC33EP32GP502  | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| dsPIC33EP64GP502  | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | SPDIP,                |
| dsPIC33EP128GP502 | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 6                           | 2/3(1)              | Yes  | Yes | 21       | 28   | SOIC,                 |
| dsPIC33EP256GP502 | 1024                          | 256                        | 32          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | OFN-S                 |
| dsPIC33EP512GP502 | 1024                          | 512                        | 48          |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | Q. 11 0               |
| dsPIC33EP32GP503  | 512                           | 32                         | 4           |                      |               |                | _      | _                  |                  |                                    | _    |               | _                           |                     |      |     |          |      |                       |
| dsPIC33EP64GP503  | 1024                          | 64                         | 8           | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 8                           | 3/4                 | Yes  | Yes | 25       | 36   | VTLA                  |
| dsPIC33EP32GP504  | 512                           | 32                         | 4           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| dsPIC33EP64GP504  | 1024                          | 64                         | 8           |                      |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | VTLA <sup>(4)</sup> , |
| dsPIC33EP128GP504 | 1024                          | 128                        | 16          | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 9                           | 3/4                 | Yes  | Yes | 35       | 44/  | TQFP,                 |
| dsPIC33EP256GP504 | 1024                          | 256                        | 32          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          | 48   | UQFN,                 |
| dsPIC33EP512GP504 | 1024                          | 512                        | 48          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |
| dsPIC33EP64GP506  | 1024                          | 64                         | 8           |                      |               | Ì              |        |                    |                  |                                    |      | Ì             |                             | 1                   |      |     |          | Ì    |                       |
| dsPIC33EP128GP506 | 1024                          | 128                        | 16          |                      |               | Ι.             |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      | TQFP.                 |
| dsPIC33EP256GP506 | 1024                          | 256                        | 32          | 5                    | 4             | 4              | 2      | 2                  | 1                | 3                                  | 2    | 1             | 16                          | 3/4                 | Yes  | Yes | 53       | 64   | QFN                   |
| dsPIC33EP512GP506 | 1024                          | 512                        | 48          | 1                    |               |                |        |                    |                  |                                    |      |               |                             |                     |      |     |          |      |                       |

### TABLE 1: dsPIC33EPXXXGP50X and PIC24EPXXXGP20X GENERAL PURPOSE FAMILIES

Note 1: On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details.

Only SPI2 is remappable.
 INT0 is not remappable.

4: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory.

### 3.7 CPU Control Registers

| R/W-0               | ) R/W-0                                                                  | R/W-0                                                                 | R/W-0                       | R/C-0                    | R/C-0              | R-0               | R/W-0           |  |  |  |
|---------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------------|--------------------------|--------------------|-------------------|-----------------|--|--|--|
| 0A <sup>(1)</sup>   | OB <sup>(1)</sup>                                                        | SA <sup>(1,4)</sup>                                                   | SB <sup>(1,4)</sup>         | OAB <sup>(1)</sup>       | SAB <sup>(1)</sup> | DA <sup>(1)</sup> | DC              |  |  |  |
| bit 15              |                                                                          |                                                                       |                             |                          |                    |                   | bit 8           |  |  |  |
|                     |                                                                          |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| R/W-0 <sup>(2</sup> | R/W-0 <sup>(2,3)</sup>                                                   | R/W-0 <sup>(2,3)</sup>                                                | R-0                         | R/W-0                    | R/W-0              | R/W-0             | R/W-0           |  |  |  |
| IPL2                | IPL1                                                                     | IPL0                                                                  | RA                          | N                        | OV                 | Z                 | С               |  |  |  |
| bit 7               |                                                                          |                                                                       |                             |                          |                    |                   | bit 0           |  |  |  |
|                     |                                                                          |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| Legend:             |                                                                          | C = Clearable                                                         | bit                         |                          |                    |                   |                 |  |  |  |
| R = Reada           | able bit                                                                 | W = Writable                                                          | bit                         | U = Unimpler             | mented bit, read   | l as '0'          |                 |  |  |  |
| -n = Value          | e at POR                                                                 | '1'= Bit is set                                                       |                             | '0' = Bit is cle         | ared               | x = Bit is unkr   | nown            |  |  |  |
|                     |                                                                          |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| bit 15              | OA: Accumu                                                               | lator A Overflow                                                      | v Status bit <sup>(1)</sup> |                          |                    |                   |                 |  |  |  |
|                     | 1 = Accumula                                                             | ator A has over                                                       | flowed                      |                          |                    |                   |                 |  |  |  |
|                     | 0 = Accumula                                                             | ator A has not c                                                      | verflowed                   |                          |                    |                   |                 |  |  |  |
| bit 14              | <b>OB:</b> Accumulator B Overflow Status bit <sup>(1)</sup>              |                                                                       |                             |                          |                    |                   |                 |  |  |  |
|                     | 1 = Accumulator B has overflowed<br>0 = Accumulator B has not overflowed |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| hit 13              | SA: Accumulator A Saturation 'Sticky' Status bit <sup>(1,4)</sup>        |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| DIL 15              | $1 = \Delta c cumula$                                                    | <b>5A:</b> Accumulator A Saturated or has been saturated at some time |                             |                          |                    |                   |                 |  |  |  |
|                     | 0 = Accumula                                                             | 0 = Accumulator A is saturated or has been saturated at some time     |                             |                          |                    |                   |                 |  |  |  |
| bit 12              | SB: Accumu                                                               | lator B Saturatio                                                     | on 'Sticky' Sta             | tus bit <sup>(1,4)</sup> |                    |                   |                 |  |  |  |
|                     | 1 = Accumula                                                             | ator B is satura                                                      | ed or has bee               | en saturated at          | some time          |                   |                 |  |  |  |
|                     | 0 = Accumula                                                             | ator B is not sat                                                     | urated                      |                          |                    |                   |                 |  |  |  |
| bit 11              | <b>OAB:</b> OA    (                                                      | OB Combined A                                                         | ccumulator O                | verflow Status           | bit <sup>(1)</sup> |                   |                 |  |  |  |
|                     | 1 = Accumula                                                             | ators A or B have                                                     | ve overflowed               |                          |                    |                   |                 |  |  |  |
|                     | 0 = Neither A                                                            | Accumulators A                                                        | or B have ove               | erflowed                 | (1)                |                   |                 |  |  |  |
| bit 10              | SAB: SA    S                                                             | B Combined A                                                          | cumulator 'Si               | icky Status bit          |                    | <b>1</b>          |                 |  |  |  |
|                     | 1 = Accumula  0 = Neither A                                              | ators A or B are                                                      | or B are satur              | nave been sat            | urated at some     | time              |                 |  |  |  |
| hit 9               |                                                                          | Active hit(1)                                                         |                             | alou                     |                    |                   |                 |  |  |  |
| bit 0               | 1 = DO loop is                                                           | s in progress                                                         |                             |                          |                    |                   |                 |  |  |  |
|                     | 0 = DO loop is                                                           | s not in progres                                                      | S                           |                          |                    |                   |                 |  |  |  |
| bit 8               | DC: MCU AL                                                               | U Half Carry/Bo                                                       | orrow bit                   |                          |                    |                   |                 |  |  |  |
|                     | 1 = A carry-o                                                            | out from the 4th                                                      | low-order bit (             | for byte-sized o         | data) or 8th low-  | order bit (for wo | ord-sized data) |  |  |  |
|                     | of the re                                                                | sult occurred                                                         |                             |                          |                    |                   |                 |  |  |  |
|                     | 0 = No carry                                                             | -out from the 4                                                       | th low-order t              | bit (for byte-siz        | ed data) or 8th    | low-order bit (1  | for word-sized  |  |  |  |
|                     | uala) U                                                                  |                                                                       |                             |                          |                    |                   |                 |  |  |  |
| Note 1:             | This bit is availabl                                                     | e on dsPIC33E                                                         | PXXXMC20X                   | /50X and dsPl            | C33EPXXXGP         | 50X devices on    | ly.             |  |  |  |
| 2:                  | The IPL<2:0> bits                                                        | are concatenat                                                        | ed with the IF              | PL<3> bit (COR           | RCON<3>) to fo     | rm the CPU Inte   | errupt Priority |  |  |  |
|                     | Level. The value I<br>IPL< $3 > = 1$ .                                   | n parentheses i                                                       | naicates the I              | PL, IT IPL<3> =          | = ⊥. User interru  | ipts are disable  | a wnen          |  |  |  |

### REGISTER 3-1: SR: CPU STATUS REGISTER

- 3: The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.
- **4:** A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.

### TABLE 4-39: PMD REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4                                | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------------------------------------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | —      | —     | —     | I2C1MD | U2MD  | U1MD  | SPI2MD                               | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD | IC1MD | _      | _     | _     | _                                    | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _     | _     | CRCMD  | _     | _     | _                                    | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | _      | _      | _      | _     | 0000          |
| PMD7         | 076C  |        | _      |        |        | _      |        | _     |       | _      | _     |       | DMA0MD<br>DMA1MD<br>DMA2MD<br>DMA3MD | PTGMD  | _      | _      | _     | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-40: PMD REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | —     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | —     | _      | —      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | —      | _      | _     | —     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | —     | _      | —      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTOMD  |        |        |       |               |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | DMA2MD | PIGMD  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD | ]      |        |        |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 95

| Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment          | Peripheral Pin<br>Select Input<br>Register Value | Input/<br>Output | Pin Assignment |
|--------------------------------------------------|------------------|-------------------------|--------------------------------------------------|------------------|----------------|
| 000 0000                                         | I                | Vss                     | 010 1101                                         | I                | RPI45          |
| 000 0001                                         | I                | C1OUT <sup>(1)</sup>    | 010 1110                                         | I                | RPI46          |
| 000 0010                                         | I                | C2OUT <sup>(1)</sup>    | 010 1111                                         | I                | RPI47          |
| 000 0011                                         | I                | C3OUT <sup>(1)</sup>    | 011 0000                                         | _                | _              |
| 000 0100                                         | I                | C4OUT <sup>(1)</sup>    | 011 0001                                         |                  | —              |
| 000 0101                                         | _                | _                       | 011 0010                                         |                  | _              |
| 000 0110                                         | I                | PTGO30 <sup>(1)</sup>   | 011 0011                                         | I                | RPI51          |
| 000 0111                                         | I                | PTGO31 <sup>(1)</sup>   | 011 0100                                         | I                | RPI52          |
| 000 1000                                         | I                | FINDX1 <sup>(1,2)</sup> | 011 0101                                         | I                | RPI53          |
| 000 1001                                         | I                | FHOME1 <sup>(1,2)</sup> | 011 0110                                         | I/O              | RP54           |
| 000 1010                                         | —                | —                       | 011 0111                                         | I/O              | RP55           |
| 000 1011                                         | _                | —                       | 011 1000                                         | I/O              | RP56           |
| 000 1100                                         | _                | —                       | 011 1001                                         | I/O              | RP57           |
| 000 1101                                         |                  | —                       | 011 1010                                         | I                | RPI58          |
| 000 1110                                         | _                | —                       | 011 1011                                         | —                | —              |
| 000 1111                                         | _                | —                       | 011 1100                                         | _                | —              |
| 001 0000                                         |                  | —                       | 011 1101                                         |                  | —              |
| 001 0001                                         |                  | _                       | 011 1110                                         | _                | _              |
| 001 0010                                         |                  | _                       | 011 1111                                         | —                | _              |
| 001 0011                                         |                  | —                       | 100 0000                                         |                  | —              |
| 001 0100                                         | I/O              | RP20                    | 100 0001                                         | _                | —              |
| 001 0101                                         | _                | —                       | 100 0010                                         | _                | —              |
| 001 0110                                         | —                | —                       | 100 0011                                         | —                | _              |
| 001 0111                                         | —                | —                       | 100 0100                                         | _                | —              |
| 001 1000                                         | I                | RPI24                   | 100 0101                                         | —                | —              |
| 001 1001                                         | I                | RPI25                   | 100 0110                                         | —                | —              |
| 001 1010                                         |                  |                         | 100 0111                                         |                  | —              |
| 001 1011                                         | I                | RPI27                   | 100 1000                                         | _                | —              |
| 001 1100                                         | I                | RPI28                   | 100 1001                                         | —                | —              |
| 001 1101                                         | —                | —                       | 100 1010                                         | _                | —              |
| 001 1110                                         | _                | —                       | 100 1011                                         | _                | —              |
| 001 1111                                         | —                | —                       | 100 1100                                         | —                | —              |
| 010 0000                                         | I                | RPI32                   | 100 1101                                         |                  | —              |
| 010 0001                                         | I                | RPI33                   | 100 1110                                         | _                | —              |
| 010 0010                                         | I                | RPI34                   | 100 1111                                         | —                | —              |
| 010 0011                                         | I/O              | RP35                    | 101 0000                                         |                  |                |
| 010 0100                                         | I/O              | RP36                    | 101 0001                                         | _                | _              |
| 010 0101                                         | I/O              | RP37                    | 101 0010                                         | —                | —              |
| 010 0110                                         | I/O              | RP38                    | 101 0011                                         |                  | —              |
| 010 0111                                         | I/O              | RP39                    | 101 0100                                         | _                | —              |

### TABLE 11-2: INPUT PIN SELECTION FOR SELECTABLE INPUT SOURCES

Legend: Shaded rows indicate PPS Input register values that are unimplemented.

Note 1: See Section 11.4.4.1 "Virtual Connections" for more information on selecting this pin assignment.

2: These inputs are available on dsPIC33EPXXXGP/MC50X devices only.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0   | U-0   | U-0   | U-0        | U-0   | U-0   | U-0   |
|---------|-------|-------|-------|------------|-------|-------|-------|
| —       | —     | -     | _     | _          | —     | _     | —     |
| bit 15  |       |       |       |            |       |       | bit 8 |
|         |       |       |       |            |       |       |       |
| U-0     | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
| —       |       |       |       | OCFAR<6:0> | >     |       |       |
| bit 7   | -     |       |       |            |       |       | bit 0 |
|         |       |       |       |            |       |       |       |
| Legend: |       |       |       |            |       |       |       |

### REGISTER 11-6: RPINR11: PERIPHERAL PIN SELECT INPUT REGISTER 11

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-7 Unimplemented: Read as '0'

bit 6-0 OCFAR<6:0>: Assign Output Compare Fault A (OCFA) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121

> . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss



#### **FIGURE 13-3:** TYPE B/TYPE C TIMER PAIR BLOCK DIAGRAM (32-BIT TIMER)

3: Timery is a Type C timer (y = 3 and 5).

#### **Timerx/y Resources** 13.1

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/                   |
|       | wwwproducts/Devices.aspx?d                  |
|       | DocName=en555464                            |

#### **KEY RESOURCES** 13.1.1

- "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual"
- · Code Samples
- Application Notes
- · Software Libraries
- · Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 16.3 PWMx Control Registers

### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER

| R/W-0  | U-0 | R/W-0  | HS/HC-0 | R/W-0 | R/W-0               | R/W-0                  | R/W-0                  |
|--------|-----|--------|---------|-------|---------------------|------------------------|------------------------|
| PTEN   | —   | PTSIDL | SESTAT  | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> |
| bit 15 |     |        |         |       |                     |                        | bit 8                  |

| R/W-0                 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0      | R/W-0                  | R/W-0                  | R/W-0                  |
|-----------------------|-------------------------|-------------------------|-------------------------|------------|------------------------|------------------------|------------------------|
| SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3(1) | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> |
| bit 7                 |                         |                         |                         |            |                        |                        | bit 0                  |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, re  | ad as '0'          |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15  | PTEN: PWMx Module Enable bit                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = PWMx module is enabled</li> <li>0 = PWMx module is disabled</li> </ul>                                                              |
| bit 14  | Unimplemented: Read as '0'                                                                                                                       |
| bit 13  | PTSIDL: PWMx Time Base Stop in Idle Mode bit                                                                                                     |
|         | <ul> <li>1 = PWMx time base halts in CPU Idle mode</li> <li>0 = PWMx time base runs in CPU Idle mode</li> </ul>                                  |
| bit 12  | SESTAT: Special Event Interrupt Status bit                                                                                                       |
|         | <ul> <li>1 = Special event interrupt is pending</li> <li>0 = Special event interrupt is not pending</li> </ul>                                   |
| bit 11  | SEIEN: Special Event Interrupt Enable bit                                                                                                        |
|         | 1 = Special event interrupt is enabled                                                                                                           |
|         | 0 = Special event interrupt is disabled                                                                                                          |
| bit 10  | EIPU: Enable Immediate Period Updates bit <sup>(1)</sup>                                                                                         |
|         | <ul> <li>1 = Active Period register is updated immediately</li> <li>0 = Active Period register updates occur on PWMx cycle boundaries</li> </ul> |
| bit 9   | SYNCPOL: Synchronize Input and Output Polarity bit <sup>(1)</sup>                                                                                |
|         | 1 = SYNCI1/SYNCO1 polarity is inverted (active-low)                                                                                              |
|         | 0 = SYNCI1/SYNCO1 is active-high                                                                                                                 |
| bit 8   | SYNCOEN: Primary Time Base Sync Enable bit <sup>(1)</sup>                                                                                        |
|         | 1 = SYNCO1 output is enabled                                                                                                                     |
| L:1 7   | 0 = SYNCOT output is disabled                                                                                                                    |
| DIT /   | SYNCEN: External Time Base Synchronization Enable bit                                                                                            |
|         | 1 = External synchronization of primary time base is enabled                                                                                     |
|         |                                                                                                                                                  |
| Note 1: | These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user                                            |
|         | application must program the period register with a value that is slightly larger than the expected period of                                    |

the external synchronization input signal.

2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

| ·               |                               |                                      |                            |                                |                      |                 |        |
|-----------------|-------------------------------|--------------------------------------|----------------------------|--------------------------------|----------------------|-----------------|--------|
| R/W-1           | R/W-1                         | R/W-0                                | R/W-0                      | R/W-0                          | R/W-0                | R/W-0           | R/W-0  |
| PENH            | PENL                          | POLH                                 | POLL                       | PMOD1 <sup>(1)</sup>           | PMOD0 <sup>(1)</sup> | OVRENH          | OVRENL |
| bit 15          |                               |                                      |                            |                                |                      |                 | bit 8  |
|                 |                               |                                      |                            |                                |                      |                 |        |
| R/W-0           | R/W-0                         | R/W-0                                | R/W-0                      | R/W-0                          | R/W-0                | R/W-0           | R/W-0  |
| OVRDAT1         | OVRDAT0                       | FLTDAT1                              | FLTDAT0                    | CLDAT1                         | CLDAT0               | SWAP            | OSYNC  |
| bit 7           |                               |                                      |                            |                                |                      |                 | bit 0  |
|                 |                               |                                      |                            |                                |                      |                 |        |
| Legend:         |                               |                                      |                            |                                |                      |                 |        |
| R = Readable    | bit                           | W = Writable                         | bit                        | U = Unimplei                   | mented bit, read     | l as '0'        |        |
| -n = Value at F | POR                           | '1' = Bit is set                     |                            | '0' = Bit is cle               | eared                | x = Bit is unkr | nown   |
|                 |                               |                                      |                            |                                |                      |                 |        |
| bit 15          | PENH: PWM                     | (H Output Pin (                      | Ownership bit              |                                |                      |                 |        |
|                 | 1 = PWMx mc                   | dule controls I                      | PWMxH pin<br>WMx⊟ pin      |                                |                      |                 |        |
| hit 11          |                               |                                      |                            |                                |                      |                 |        |
| DIL 14          | 1 = DM/Mx mc                  | adula controla l                     |                            |                                |                      |                 |        |
|                 | 1 = PWWX IIIC<br>0 = GPIO mod | dule controls P                      | WMxL pin                   |                                |                      |                 |        |
| hit 13          |                               | H Output Pin I                       | Polarity bit               |                                |                      |                 |        |
|                 | 1 = PWMxH r                   | in is active-low                     | /                          |                                |                      |                 |        |
|                 | 0 = PWMxH p                   | oin is active-hig                    | h                          |                                |                      |                 |        |
| bit 12          | POLL: PWMx                    | L Output Pin F                       | olarity bit                |                                |                      |                 |        |
|                 | 1 = PWMxL p                   | in is active-low                     | ,                          |                                |                      |                 |        |
|                 | 0 = PWMxL p                   | in is active-hig                     | h                          |                                |                      |                 |        |
| bit 11-10       | PMOD<1:0>:                    | PWMx # I/O P                         | in Mode bits <sup>(1</sup> | )                              |                      |                 |        |
|                 | 11 = Reserve                  | d; do not use                        |                            |                                |                      |                 |        |
|                 | 10 = PWMx I/                  | O pin pair is in                     | the Push-Pul               | I Output mode                  |                      |                 |        |
|                 | 01 = PWWx I/<br>00 = PWMx I/  | O pin pair is in<br>O pin pair is in | the Complem                | nt Output mod<br>entary Output | mode                 |                 |        |
| hit 9           | OVRENH: Ov                    | erride Enable i                      | for PWMxH P                | in bit                         | mouo                 |                 |        |
| bit o           | 1 = OVRDAT                    | <1> controls or                      | itput on PWM               | xH nin                         |                      |                 |        |
|                 | 0 = PWMx ge                   | nerator control                      | s PWMxH pin                |                                |                      |                 |        |
| bit 8           | OVRENL: Ov                    | erride Enable f                      | or PWMxL Pi                | n bit                          |                      |                 |        |
|                 | 1 = OVRDAT                    | <0> controls ou                      | Itput on PWM               | xL pin                         |                      |                 |        |
|                 | 0 = PWMx ge                   | nerator control                      | s PWMxL pin                |                                |                      |                 |        |
| bit 7-6         | OVRDAT<1:0                    | >: Data for PW                       | /MxH, PWMxl                | L Pins if Overr                | ide is Enabled b     | its             |        |
|                 | If OVERENH                    | = 1, PWMxH is                        | s driven to the            | state specifie                 | d by OVRDAT<         | 1>.             |        |
|                 | If OVERENL :                  | = 1, PWMxL is                        | driven to the              | state specified                | l by OVRDAT<0        | >.              |        |
| bit 5-4         | FLTDAT<1:0>                   | Data for PW                          | MxH and PWI                | MxL Pins if FL                 | TMOD is Enable       | ed bits         |        |
|                 | If Fault is activ             | ve, PWMxH is                         | driven to the s            | state specified                | by FLTDAT<1>         |                 |        |
| hit 2 0         |                               | VE, FVVIVIXL IS (                    |                            |                                | UY FLIDAISUS.        | hita            |        |
| UIL 3-2         | LUAI <1:0>                    | is active DIM                        |                            | IXL PILIS IT ULN               |                      |                 |        |
|                 | If current-limit              | is active. PWN                       | /IxL is driven t           | the state sp                   | ecified by CLDA      | T<0>.           |        |
|                 |                               |                                      |                            |                                |                      |                 |        |
| Note 1: The     | ese bits should i             | not be changed                       | d after the PW             | Mx module is                   | enabled (PTEN        | = 1).           |        |

## REGISTER 16-13: IOCONx: PWMx I/O CONTROL REGISTER<sup>(2)</sup>

2: If the PWMLOCK Configuration bit (FOSCSEL<6>) is a '1', the IOCONx register can only be written after the unlock sequence has been executed.

| R/W-0           | R/W-0                                 | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | U-0               | U-0           |
|-----------------|---------------------------------------|-------------------------------------|-----------------------------------|-------------------------|----------------------|-------------------|---------------|
| PHR             | PHF                                   | PLR                                 | PLF                               | FLTLEBEN                | CLLEBEN              | _                 | _             |
| bit 15          | 1                                     |                                     | 1                                 |                         | 1                    |                   | bit 8         |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| U-0             | U-0                                   | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | R/W-0             | R/W-0         |
| —               | —                                     | BCH(")                              | BCL                               | BPHH                    | BPHL                 | BPLH              | BPLL          |
| bit 7           |                                       |                                     |                                   |                         |                      |                   | bit 0         |
| Legend:         |                                       |                                     |                                   |                         |                      |                   |               |
| R = Readable    | bit                                   | W = Writable                        | bit                               | U = Unimpler            | mented bit, read     | as '0'            |               |
| -n = Value at F | POR                                   | '1' = Bit is set                    |                                   | '0' = Bit is cle        | ared                 | x = Bit is unkr   | nown          |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| bit 15          | PHR: PWMxH                            | Rising Edge                         | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | $\perp$ = Rising edg<br>0 = Leading-E | ge of PyvivixH v<br>Edge Blanking i | anores risina                     | edge of PWM             | anking counter<br>kH |                   |               |
| bit 14          | PHF: PWMxH                            | Falling Edge                        | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxH                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | хH                   |                   |               |
| bit 13          | PLR: PWMxL                            | . Rising Edge T                     | rigger Enable                     | e bit<br>oding Edgo Blo | nking countor        |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores rising                     | edge of PWM             | kL                   |                   |               |
| bit 12          | PLF: PWMxL                            | Falling Edge T                      | rigger Enable                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxL                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | xL                   |                   |               |
| bit 11          | 1 = Leading-F                         | -ault Input Lea<br>Edge Blanking i  | ding-Edge Bla                     | anking Enable           | bit                  |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | s not applied                     | to selected Fa          | ult input            |                   |               |
| bit 10          | CLLEBEN: C                            | urrent-Limit Le                     | ading-Edge E                      | Blanking Enable         | e bit                |                   |               |
|                 | 1 = Leading-E                         | Edge Blanking i                     | s applied to s                    | selected curren         | t-limit input        |                   |               |
| hit 0.6         | 0 = Leading-E                         | tode Blanking I                     | s not applied                     | to selected cul         | rrent-limit input    |                   |               |
| bit 5           | BCH Blankin                           | a in Selected F                     | J<br>Blanking Sign                | al High Enable          | hit(1)               |                   |               |
| bit 5           | 1 = State blan                        | kina (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when seled     | ted blanking s    | ianal is hiah |
|                 | 0 = No blankii                        | ng when select                      | ed blanking s                     | signal is high          | ,                    | 5                 | 0 0           |
| bit 4           | BCL: Blanking                         | g in Selected B                     | lanking Signa                     | al Low Enable I         | bit <sup>(1)</sup>   |                   |               |
|                 | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when seled     | cted blanking s   | ignal is low  |
| bit 3           | BPHH: Blanki                          | ing in PWMxH                        | High Enable                       | hit                     |                      |                   |               |
| bit o           | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when PWN       | /IxH output is h  | igh           |
|                 | 0 <b>= No blanki</b>                  | ng when PWM                         | xH output is h                    | nigh                    |                      |                   | -             |
| bit 2           | BPHL: Blanki                          | ng in PWMxH                         | Low Enable b                      | pit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xH output is le | Fault input sigr<br>ow  | nals) when PWN       | IxH output is lo  | W             |
| bit 1           | BPLH: Blanki                          | ng in PWMxL I                       | High Enable b                     | oit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xL output is h  | Fault input sigr<br>igh | nals) when PWN       | /IxL output is hi | igh           |
| bit 0           | BPLL: Blanki                          | ng in PWMxL L                       | ow Enable b                       | it                      |                      |                   |               |
|                 | 1 = State blan                        | king (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when PWN       | IxL output is lo  | W             |
|                 | v = i N o diankii                     |                                     | x∟ output is io                   | JVV                     |                      |                   |               |

### REGISTER 16-16: LEBCONX: PWMx LEADING-EDGE BLANKING CONTROL REGISTER

Note 1: The blanking signal is selected via the BLANKSELx bits in the AUXCONx register.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0                        | U-0   | U-0              | U-0   | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |
|----------------------------|-------|------------------|-------|-----------------------------------------|-------|--------|-------|
| —                          | —     | —                | _     |                                         | LEB   | <11:8> |       |
| bit 15                     |       |                  |       |                                         |       |        | bit 8 |
|                            |       |                  |       |                                         |       |        |       |
| R/W-0                      | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0  | R/W-0 |
|                            |       |                  | LEE   | 3<7:0>                                  |       |        |       |
| bit 7                      |       |                  |       |                                         |       |        | bit 0 |
|                            |       |                  |       |                                         |       |        |       |
| Legend:                    |       |                  |       |                                         |       |        |       |
| R = Readable bit W = Writa |       |                  | bit   | U = Unimplemented bit, read as '0'      |       |        |       |
| -n = Value at F            | POR   | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       |        | nown  |
|                            |       |                  |       |                                         |       |        |       |
|                            |       |                  |       |                                         |       |        |       |

### REGISTER 16-17: LEBDLYx: PWMx LEADING-EDGE BLANKING DELAY REGISTER

bit 15-12 Unimplemented: Read as '0'

bit 11-0 LEB<11:0>: Leading-Edge Blanking Delay for Current-Limit and Fault Inputs bits

| U-0    | U-0   | U-0   | U-0   | U-0   | U-0   | R/W-0 | R/W-0 |
|--------|-------|-------|-------|-------|-------|-------|-------|
| —      | —     | —     | —     |       | —     | AMSK9 | AMSK8 |
| bit 15 |       |       |       |       |       |       | bit 8 |
|        |       |       |       |       |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| AMSK7  | AMSK6 | AMSK5 | AMSK4 | AMSK3 | AMSK2 | AMSK1 | AMSK0 |
| bit 7  |       |       |       |       |       |       | bit 0 |

### REGISTER 19-3: I2CxMSK: I2Cx SLAVE MODE ADDRESS MASK REGISTER

| r                 |                  |                       |                    |
|-------------------|------------------|-----------------------|--------------------|
| Legend:           |                  |                       |                    |
| R = Readable bit  | W = Writable bit | U = Unimplemented bit | t, read as '0'     |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-10 Unimplemented: Read as '0'

bit 9-0

AMSK<9:0>: Address Mask Select bits

For 10-Bit Address:

1 = Enables masking for bit Ax of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax; bit match is required in this position

For 7-Bit Address (I2CxMSK<6:0> only):

1 = Enables masking for bit Ax + 1 of incoming message address; bit match is not required in this position

0 = Disables masking for bit Ax + 1; bit match is required in this position

NOTES:

# REGISTER 25-5: CMxMSKCON: COMPARATOR x MASK GATING CONTROL REGISTER (CONTINUED)

bit 3 ABEN: AND Gate B Input Enable bit 1 = MBI is connected to AND gate 0 = MBI is not connected to AND gate bit 2 ABNEN: AND Gate B Input Inverted Enable bit 1 = Inverted MBI is connected to AND gate 0 = Inverted MBI is not connected to AND gate bit 1 AAEN: AND Gate A Input Enable bit 1 = MAI is connected to AND gate 0 = MAI is not connected to AND gate bit 0 AANEN: AND Gate A Input Inverted Enable bit 1 = Inverted MAI is connected to AND gate 0 = Inverted MAI is not connected to AND gate

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax                        | Description                               | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|--------|----------------------------------------|-------------------------------------------|---------------|-------------------------------|--------------------------|
| 46                 | MOV                  | MOV    | f,Wn                                   | Move f to Wn                              | 1             | 1                             | None                     |
|                    |                      | MOV    | f                                      | Move f to f                               | 1             | 1                             | None                     |
|                    |                      | MOV    | f,WREG                                 | Move f to WREG                            | 1             | 1                             | None                     |
|                    |                      | MOV    | #lit16,Wn                              | Move 16-bit literal to Wn                 | 1             | 1                             | None                     |
|                    |                      | MOV.b  | #lit8,Wn                               | Move 8-bit literal to Wn                  | 1             | 1                             | None                     |
|                    |                      | MOV    | Wn,f                                   | Move Wn to f                              | 1             | 1                             | None                     |
|                    |                      | MOV    | Wso,Wdo                                | Move Ws to Wd                             | 1             | 1                             | None                     |
|                    |                      | MOV    | WREG, f                                | Move WREG to f                            | 1             | 1                             | None                     |
|                    |                      | MOV.D  | Wns,Wd                                 | Move Double from W(ns):W(ns + 1) to<br>Wd | 1             | 2                             | None                     |
|                    |                      | MOV.D  | Ws , Wnd                               | Move Double from Ws to W(nd +<br>1):W(nd) | 1             | 2                             | None                     |
| 47                 | MOVPAG               | MOVPAG | #lit10,DSRPAG                          | Move 10-bit literal to DSRPAG             | 1             | 1                             | None                     |
|                    |                      | MOVPAG | #lit9,DSWPAG                           | Move 9-bit literal to DSWPAG              | 1             | 1                             | None                     |
|                    |                      | MOVPAG | #lit8,TBLPAG                           | Move 8-bit literal to TBLPAG              | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, DSRPAG                             | Move Ws<9:0> to DSRPAG                    | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, DSWPAG                             | Move Ws<8:0> to DSWPAG                    | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, TBLPAG                             | Move Ws<7:0> to TBLPAG                    | 1             | 1                             | None                     |
| 48                 | MOVSAC               | MOVSAC | Acc,Wx,Wxd,Wy,Wyd,AWB <sup>(1)</sup>   | Prefetch and store accumulator            | 1             | 1                             | None                     |
| 49                 | MPY                  | MPY    | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup> | Multiply Wm by Wn to Accumulator          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MPY    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup> | Square Wm to Accumulator                  | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 50                 | MPY.N                | MPY.N  | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd(1)             | -(Multiply Wm by Wn) to Accumulator       | 1             | 1                             | None                     |
| 51                 | MSC                  | MSC    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd,AWB(1)         | Multiply and Subtract from Accumulator    | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |

### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

| Base<br>Instr<br># | Assembly<br>Mnemonic | Assembly Syntax |                             | Description                                       | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|-----------------|-----------------------------|---------------------------------------------------|---------------|-------------------------------|--------------------------|
| 53                 | NEG                  | NEG             | Acc(1)                      | Negate Accumulator                                | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | NEG             | f                           | $f = \overline{f} + 1$                            | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | NEG             | f,WREG                      | WREG = $\overline{f}$ + 1                         | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | NEG             | Ws,Wd                       | Wd = Ws + 1                                       | 1             | 1                             | C,DC,N,OV,Z              |
| 54                 | NOP                  | NOP             |                             | No Operation                                      | 1             | 1                             | None                     |
|                    |                      | NOPR            |                             | No Operation                                      | 1             | 1                             | None                     |
| 55                 | POP                  | POP             | f                           | Pop f from Top-of-Stack (TOS)                     | 1             | 1                             | None                     |
|                    |                      | POP             | Wdo                         | Pop from Top-of-Stack (TOS) to Wdo                | 1             | 1                             | None                     |
|                    |                      | POP.D           | Wnd                         | Pop from Top-of-Stack (TOS) to<br>W(nd):W(nd + 1) | 1             | 2                             | None                     |
|                    |                      | POP.S           |                             | Pop Shadow Registers                              | 1             | 1                             | All                      |
| 56                 | PUSH                 | PUSH            | f                           | Push f to Top-of-Stack (TOS)                      | 1             | 1                             | None                     |
|                    |                      | PUSH            | Wso                         | Push Wso to Top-of-Stack (TOS)                    | 1             | 1                             | None                     |
|                    |                      | PUSH.D          | Wns                         | Push W(ns):W(ns + 1) to Top-of-Stack<br>(TOS)     | 1             | 2                             | None                     |
|                    |                      | PUSH.S          |                             | Push Shadow Registers                             | 1             | 1                             | None                     |
| 57                 | PWRSAV               | PWRSAV          | #lit1                       | Go into Sleep or Idle mode                        | 1             | 1                             | WDTO,Sleep               |
| 58                 | RCALL                | RCALL           | Expr                        | Relative Call                                     | 1             | 4                             | SFA                      |
|                    |                      | RCALL           | Wn                          | Computed Call                                     | 1             | 4                             | SFA                      |
| 59                 | REPEAT               | REPEAT          | #lit15                      | Repeat Next Instruction lit15 + 1 times           | 1             | 1                             | None                     |
|                    |                      | REPEAT          | Wn                          | Repeat Next Instruction (Wn) + 1 times            | 1             | 1                             | None                     |
| 60                 | RESET                | RESET           |                             | Software device Reset                             | 1             | 1                             | None                     |
| 61                 | RETFIE               | RETFIE          |                             | Return from interrupt                             | 1             | 6 (5)                         | SFA                      |
| 62                 | RETLW                | RETLW           | #lit10,Wn                   | Return with literal in Wn                         | 1             | 6 (5)                         | SFA                      |
| 63                 | RETURN               | RETURN          |                             | Return from Subroutine                            | 1             | 6 (5)                         | SFA                      |
| 64                 | RLC                  | RLC             | f                           | f = Rotate Left through Carry f                   | 1             | 1                             | C,N,Z                    |
|                    |                      | RLC             | f,WREG                      | WREG = Rotate Left through Carry f                | 1             | 1                             | C,N,Z                    |
|                    |                      | RLC             | Ws,Wd                       | Wd = Rotate Left through Carry Ws                 | 1             | 1                             | C,N,Z                    |
| 65                 | RLNC                 | RLNC            | f                           | f = Rotate Left (No Carry) f                      | 1             | 1                             | N,Z                      |
|                    |                      | RLNC            | f,WREG                      | WREG = Rotate Left (No Carry) f                   | 1             | 1                             | N,Z                      |
|                    |                      | RLNC            | Ws,Wd                       | Wd = Rotate Left (No Carry) Ws                    | 1             | 1                             | N,Z                      |
| 66                 | RRC                  | RRC             | f                           | f = Rotate Right through Carry f                  | 1             | 1                             | C,N,Z                    |
|                    |                      | RRC             | f,WREG                      | WREG = Rotate Right through Carry f               | 1             | 1                             | C,N,Z                    |
|                    |                      | RRC             | Ws,Wd                       | Wd = Rotate Right through Carry Ws                | 1             | 1                             | C,N,Z                    |
| 67                 | RRNC                 | RRNC            | f                           | f = Rotate Right (No Carry) f                     | 1             | 1                             | N,Z                      |
|                    |                      | RRNC            | f,WREG                      | WREG = Rotate Right (No Carry) f                  | 1             | 1                             | N,Z                      |
|                    |                      | RRNC            | Ws,Wd                       | Wd = Rotate Right (No Carry) Ws                   | 1             | 1                             | N,Z                      |
| 68                 | SAC                  | SAC             | Acc,#Slit4,Wdo()            | Store Accumulator                                 | 1             | 1                             | None                     |
|                    |                      | SAC.R           | Acc,#Slit4,Wdo\''           | Store Rounded Accumulator                         | 1             | 1                             | None                     |
| 69                 | SE                   | SE              | Ws,Wnd                      | Wnd = sign-extended Ws                            | 1             | 1                             | C,N,Z                    |
| 10                 | SEIM                 | SEIM            | I                           |                                                   | 1             | 1                             | None                     |
|                    |                      | SEIM            | WREG                        |                                                   | 1             | 1                             | None                     |
| 71                 | SFTAC                | SETM            | ws<br>Acc,Wn <sup>(1)</sup> | Arithmetic Shift Accumulator by (Wn)              | 1             | 1                             | OA,OB,OAB,               |
|                    |                      | SFTAC           | Acc,#Slit6 <sup>(1)</sup>   | Arithmetic Shift Accumulator by Slit6             | 1             | 1                             | OA,OB,OAB,               |

### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

| DC CHARACTER  | RISTICS |      | Standard Oper<br>(unless otherw<br>Operating temp | ating Conditions: 3.0V t<br>rise stated)<br>perature $-40^{\circ}C \le TA \le +8$<br>$-40^{\circ}C \le TA \le +7$ | <b>o 3.6V</b><br>35°C for Industrial<br>125°C for Extended |  |  |
|---------------|---------|------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--|--|
| Parameter No. | Тур.    | Max. | Units                                             | its Conditions                                                                                                    |                                                            |  |  |
| DC61d         | 8       |      | μΑ                                                | -40°C                                                                                                             |                                                            |  |  |
| DC61a         | 10      | —    | μA                                                | +25°C                                                                                                             | 2.21/                                                      |  |  |
| DC61b         | 12      | _    | μA                                                | +85°C 3.3V                                                                                                        |                                                            |  |  |
| DC61c         | 13      |      | μA                                                | +125°C                                                                                                            |                                                            |  |  |

### TABLE 30-9: DC CHARACTERISTICS: WATCHDOG TIMER DELTA CURRENT ( $\Delta$ Iwdt)<sup>(1)</sup>

**Note 1:** The  $\triangle$ IwDT current is the additional current consumed when the module is enabled. This current should be added to the base IPD current. All parameters are characterized but not tested during manufacturing.

### TABLE 30-10: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARACTER         | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |       |       |      |         |       |                 |  |
|----------------------|-------------------------------------------------------|-------|-------|------|---------|-------|-----------------|--|
| Parameter No.        | Doze<br>Ratio                                         | Units |       | Cond | ditions |       |                 |  |
| Doze Current (IDC    | Doze Current (IDOZE) <sup>(1)</sup>                   |       |       |      |         |       |                 |  |
| DC73a <sup>(2)</sup> | 35                                                    | _     | 1:2   | mA   | 40°C    | 3 3// | Ecco - 140 MHz  |  |
| DC73g                | 20                                                    | 30    | 1:128 | mA   | -40 C   | 5.5V  | FUSC - 140 WI12 |  |
| DC70a <sup>(2)</sup> | 35                                                    | —     | 1:2   | mA   | +25%    | 2 21/ | E000 - 140 MH7  |  |
| DC70g                | 20                                                    | 30    | 1:128 | mA   | 720 C   | 3.3V  | FUSC - 140 MINZ |  |
| DC71a <sup>(2)</sup> | 35                                                    | —     | 1:2   | mA   | +95°C   | 2 21/ | E000 - 140 MHz  |  |
| DC71g                | 20                                                    | 30    | 1:128 | mA   | +05 C   | 3.3V  | FOSC = 140 MHZ  |  |
| DC72a <sup>(2)</sup> | 28                                                    | _     | 1:2   | mA   | ±125°C  | 3 3// | Ecco - 120 MHz  |  |
| DC72g                | 15                                                    | 30    | 1:128 | mA   | +120 C  | 3.3V  | FOSC = 120  MHz |  |

**Note 1:** IDOZE is primarily a function of the operating voltage and frequency. Other factors, such as I/O pin loading and switching rate, oscillator type, internal code execution pattern and temperature, also have an impact on the current consumption. The test conditions for all IDOZE measurements are as follows:

- Oscillator is configured in EC mode and external clock is active, OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)</li>
- CLKO is configured as an I/O input pin in the Configuration Word
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD, WDT and FSCM are disabled
- CPU, SRAM, program memory and data memory are operational
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- CPU is executing while(1) statement
- · JTAG is disabled
- 2: Parameter is characterized but not tested in manufacturing.



#### **FIGURE 30-3: I/O TIMING CHARACTERISTICS**

### TABLE 30-21: I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                   |                                                | d Operat<br>otherwis<br>g tempera | ing Cond<br>e stated<br>ature -40°<br>-40° | ditions: 3<br>)<br>C ≤ Ta ≤<br>°C ≤ Ta ≤ | 3.0V to 3.6V<br>+85°C for Industrial<br>+125°C for Extended |
|--------------------|--------|-----------------------------------|------------------------------------------------|-----------------------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic                    | Min. Typ. <sup>(1)</sup> Max. Units Conditions |                                   |                                            | Conditions                               |                                                             |
| DO31               | TIOR   | Port Output Rise Time             | _                                              | 5                                 | 10                                         | ns                                       |                                                             |
| DO32               | TIOF   | Port Output Fall Time             | —                                              | 5                                 | 10                                         | ns                                       |                                                             |
| DI35               | TINP   | INTx Pin High or Low Time (input) | 20                                             | _                                 |                                            | ns                                       |                                                             |
| DI40               | TRBP   | CNx High or Low Time (input)      | 2                                              |                                   | _                                          | TCY                                      |                                                             |

Note 1: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

#### FIGURE 30-4: BOR AND MASTER CLEAR RESET TIMING CHARACTERISTICS





### FIGURE 30-27: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

NOTES:

### TABLE A-1:MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                       |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 30.0 "Electrical<br>Characteristics" | Removed Voltage on VCAP with respect to Vss and added Note 5 in Absolute Maximum Ratings <sup>(1)</sup> .                                                                |
|                                              | Removed Parameter DC18 (VCORE) and Note 3 from the DC Temperature and Voltage Specifications (see Table 30-4).                                                           |
|                                              | Updated Note 1 in the DC Characteristics: Operating Current (IDD) (see Table 30-6).                                                                                      |
|                                              | Updated Note 1 in the DC Characteristics: Idle Current (IIDLE) (see Table 30-7).                                                                                         |
|                                              | Changed the Typical values for Parameters DC60a-DC60d and updated Note 1 in the DC Characteristics: Power-down Current (IPD) (see Table 30-8).                           |
|                                              | Updated Note 1 in the DC Characteristics: Doze Current (IDOZE) (see Table 30-9).                                                                                         |
|                                              | Updated Note 2 in the Electrical Characteristics: BOR (see Table 30-12).                                                                                                 |
|                                              | Updated Parameters CM20 and CM31, and added Parameters CM44 and CM45 in the AC/DC Characteristics: Op amp/Comparator (see Table 30-14).                                  |
|                                              | Added the Op amp/Comparator Reference Voltage Settling Time Specifications (see Table 30-15).                                                                            |
|                                              | Added Op amp/Comparator Voltage Reference DC Specifications (see Table 30-16).                                                                                           |
|                                              | Updated Internal FRC Accuracy Parameter F20a (see Table 30-21).                                                                                                          |
|                                              | Updated the Typical value and Units for Parameter CTMUI1, and added Parameters CTMUI4, CTMUFV1, and CTMUFV2 to the CTMU Current Source Specifications (see Table 30-55). |
| Section 31.0 "Packaging<br>Information"      | Updated packages by replacing references of VLAP with TLA.                                                                                                               |
| "Product Identification<br>System"           | Changed VLAP to TLA.                                                                                                                                                     |