

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Obsolete                                                                          |
|----------------------------|-----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                             |
| Core Size                  | 16-Bit                                                                            |
| Speed                      | 60 MIPs                                                                           |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                              |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                     |
| Number of I/O              | 35                                                                                |
| Program Memory Size        | 512KB (170K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                             |
| EEPROM Size                | -                                                                                 |
| RAM Size                   | 24K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                         |
| Data Converters            | A/D 9x10b/12b                                                                     |
| Oscillator Type            | Internal                                                                          |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                     |
| Package / Case             | 44-VQFN Exposed Pad                                                               |
| Supplier Device Package    | 44-QFN (8x8)                                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc204t-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### FIGURE 2-5: SINGLE-PHASE SYNCHRONOUS BUCK CONVERTER







## 4.2 Data Address Space

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a separate 16-bit-wide data memory space. The Data Space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory maps, which are presented by device family and memory size, are shown in Figure 4-7 through Figure 4-16.

All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the Data Space. This arrangement gives a base Data Space address range of 64 Kbytes (32K words).

The base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space, which has a total address range of 16 Mbytes.

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement up to 52 Kbytes of data memory (4 Kbytes of data memory for Special Function Registers and up to 48 Kbytes of data memory for RAM). If an EA points to a location outside of this area, an all-zero word or byte is returned.

## 4.2.1 DATA SPACE WIDTH

The data memory space is organized in byteaddressable, 16-bit-wide blocks. Data is aligned in data memory and registers as 16-bit words, but all Data Space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses.

## 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT

To maintain backward compatibility with PIC<sup>®</sup> MCU devices and improve Data Space memory usage efficiency, the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] results in a value of Ws + 1 for byte operations and Ws + 2 for word operations.

A data byte read, reads the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault.

All byte loads into any W register are loaded into the LSB. The MSB is not modified.

A Sign-Extend (SE) instruction is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address.

## 4.2.3 SFR SPACE

The first 4 Kbytes of the Near Data Space, from 0x0000 to 0x0FFF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X core and peripheral modules for controlling the operation of the device.

SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'.

**Note:** The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information.

## 4.2.4 NEAR DATA SPACE

The 8-Kbyte area, between 0x0000 and 0x1FFF, is referred to as the Near Data Space. Locations in this space are directly addressable through a 13-bit absolute address field within all memory direct instructions. Additionally, the whole Data Space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer.

| File Name       | Addr. | Bit 15      | Bit 14                                | Bit 13  | Bit 12  | Bit 11  | Bit 10     | Bit 9       | Bit 8    | Bit 7       | Bit 6  | Bit 5 | Bit 4  | Bit 3  | Bit 2    | Bit 1    | Bit 0  | All<br>Resets |
|-----------------|-------|-------------|---------------------------------------|---------|---------|---------|------------|-------------|----------|-------------|--------|-------|--------|--------|----------|----------|--------|---------------|
| PTGCST          | 0AC0  | PTGEN       |                                       | PTGSIDL | PTGTOGL | _       | PTGSWT     | PTGSSEN     | PTGIVIS  | PTGSTRT     | PTGWTO | _     | _      | —      | —        | PTGIT    | M<1:0> | 0000          |
| PTGCON          | 0AC2  | F           | PTGCLK<2                              | :0>     |         | F       | PTGDIV<4:0 | >           |          | PTGPWD<3:0> |        |       |        | _      | P        | TGWDT<2: | 0>     | 0000          |
| PTGBTE          | 0AC4  |             | ADCTS<4:1> IC4TSS IC3TSS IC2TSS IC1TS |         |         |         |            | IC1TSS      | OC4CS    | OC3CS       | OC2CS  | OC1CS | OC4TSS | OC3TSS | OC2TSS   | OC1TSS   | 0000   |               |
| PTGHOLD         | 0AC6  |             | PTGHC                                 |         |         |         |            |             | PTGHOLD  | )<15:0>     |        |       |        |        |          |          | 0000   |               |
| <b>PTGT0LIM</b> | 0AC8  |             | PTGT0L                                |         |         |         |            |             |          | 1<15:0>     |        |       |        |        |          |          |        | 0000          |
| PTGT1LIM        | 0ACA  |             | PTGT1LI                               |         |         |         |            |             |          | 1<15:0>     |        |       |        |        |          |          |        | 0000          |
| PTGSDLIM        | 0ACC  |             | PTGSDLI                               |         |         |         |            |             |          | A<15:0>     |        |       |        |        |          |          | 0000   |               |
| PTGC0LIM        | 0ACE  |             | PTGC0L                                |         |         |         |            |             | PTGC0LIN | 1<15:0>     |        |       |        |        |          |          |        | 0000          |
| PTGC1LIM        | 0AD0  |             | PTGC1L                                |         |         |         |            |             | PTGC1LIN | 1<15:0>     |        |       |        |        |          |          |        | 0000          |
| PTGADJ          | 0AD2  |             |                                       |         |         |         |            |             | PTGADJ•  | <15:0>      |        |       |        |        |          |          |        | 0000          |
| PTGL0           | 0AD4  |             |                                       |         |         |         |            |             | PTGL0<   | :15:0>      |        |       |        |        |          |          | 0000   |               |
| PTGQPTR         | 0AD6  | _           | _                                     | _       | _       | _       | _          | _           | _        | _           | _      | _     |        | P      | TGQPTR<4 | 4:0>     |        | 0000          |
| PTGQUE0         | 0AD8  |             |                                       |         | STEP    | 21<7:0> |            |             |          | STEP0<7:0>  |        |       |        |        |          |          | 0000   |               |
| PTGQUE1         | 0ADA  |             |                                       |         | STEP    | 93<7:0> |            |             |          | STEP2<7:0>  |        |       |        |        |          |          | 0000   |               |
| PTGQUE2         | 0ADC  |             |                                       |         | STEP    | 95<7:0> |            |             |          |             |        |       | STEP4  | <7:0>  |          |          |        | 0000          |
| PTGQUE3         | 0ADE  |             | STEP7<7:0>                            |         |         |         |            |             |          |             |        |       | STEP6  | 6<7:0> |          |          |        | 0000          |
| PTGQUE4         | 0AE0  | STEP9<7:0>  |                                       |         |         |         |            | STEP8<7:0>  |          |             |        |       |        | 0000   |          |          |        |               |
| PTGQUE5         | 0AE2  | STEP11<7:0> |                                       |         |         |         |            | STEP10<7:0> |          |             |        |       |        |        | 0000     |          |        |               |
| PTGQUE6         | 0AE4  |             | STEP13<7:0>                           |         |         |         |            |             |          | STEP12<7:0> |        |       |        |        |          |          | 0000   |               |
| PTGQUE7         | 0AE6  |             | STEP15<7:0>                           |         |         |         |            |             |          | STEP14<7:0> |        |       |        |        |          | 0000     |        |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 78

|              |       |        | TABLE 4-29. FERIFIERAL FIN SELECT INFOT REGISTER MAP FOR FIC24EFAAAMC20A DEVICES ONLT |            |        |            |        |       |       |              |             |       |           |            |       |       |       |               |
|--------------|-------|--------|---------------------------------------------------------------------------------------|------------|--------|------------|--------|-------|-------|--------------|-------------|-------|-----------|------------|-------|-------|-------|---------------|
| File<br>Name | Addr. | Bit 15 | Bit 14                                                                                | Bit 13     | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7        | Bit 6       | Bit 5 | Bit 4     | Bit 3      | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| RPINR0       | 06A0  | _      |                                                                                       |            |        | INT1R<6:0> | >      |       |       | —            |             |       |           |            |       | —     | 0000  |               |
| RPINR1       | 06A2  | _      | _                                                                                     | _          | _      | _          | —      | _     | —     | _            | INT2R<6:0>  |       |           |            |       |       | 0000  |               |
| RPINR3       | 06A6  | _      | _                                                                                     |            |        |            |        |       | —     | _            | T2CKR<6:0>  |       |           |            |       |       | 0000  |               |
| RPINR7       | 06AE  | _      |                                                                                       | IC2R<6:0>  |        |            |        |       |       |              | IC1R<6:0>   |       |           |            |       |       | 0000  |               |
| RPINR8       | 06B0  |        |                                                                                       | IC4R<6:0>  |        |            |        |       |       | _            |             |       |           | IC3R<6:0>  |       |       |       | 0000          |
| RPINR11      | 06B6  | _      |                                                                                       |            |        |            |        | —     | _     | OCFAR<6:0>   |             |       |           |            |       | 0000  |       |               |
| RPINR12      | 06B8  | _      |                                                                                       | FLT2R<6:0> |        |            |        |       |       | _            |             |       |           | FLT1R<6:0> | >     |       |       | 0000          |
| RPINR14      | 06BC  | _      |                                                                                       |            | (      | QEB1R<6:0  | >      |       |       | _            |             |       | (         | QEA1R<6:0  | >     |       |       | 0000          |
| RPINR15      | 06BE  |        |                                                                                       |            | Н      | OME1R<6:0  | 0>     |       |       | _            | INDX1R<6:0> |       |           |            |       |       | 0000  |               |
| RPINR18      | 06C4  |        | _                                                                                     | _          | _      | _          | —      | _     | _     | _            | U1RXR<6:0>  |       |           |            |       |       | 0000  |               |
| RPINR19      | 06C6  |        | _                                                                                     | _          | _      | _          | —      | _     | _     | _            |             |       | ι         | J2RXR<6:0  | >     |       |       | 0000          |
| RPINR22      | 06CC  |        |                                                                                       |            | S      | CK2INR<6:  | 0>     |       |       | _            |             |       |           | SDI2R<6:0> | •     |       |       | 0000          |
| RPINR23      | 06CE  |        |                                                                                       |            |        |            |        | _     | _     |              |             |       | SS2R<6:0> |            |       |       | 0000  |               |
| RPINR26      | 06D4  |        | _                                                                                     | _          | _      | _          | —      | _     | _     | _            | _           | _     | _         | _          | _     | _     | _     | 0000          |
| RPINR37      | 06EA  |        | SYNCI1R<6:0>                                                                          |            |        |            |        | _     | _     | _            | _           | _     | _         | _          | _     | 0000  |       |               |
| RPINR38      | 06EC  | _      | DTCMP1R<6:0>                                                                          |            |        |            |        | _     |       |              |             |       |           | 0000       |       |       |       |               |
| RPINR39      | 06EE  | _      | DTCMP3R<6:0>                                                                          |            |        |            |        |       | _     | DTCMP2R<6:0> |             |       |           | 0000       |       |       |       |               |

## TABLE 4-29: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR PIC24EPXXXMC20X DEVICES ONLY

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-30: PERIPHERAL PIN SELECT INPUT REGISTER MAP FOR PIC24EPXXXGP20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14    | Bit 13 | Bit 12 | Bit 11     | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6        | Bit 5 | Bit 4 | Bit 3     | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
|--------------|-------|--------|-----------|--------|--------|------------|--------|-------|-------|-------|--------------|-------|-------|-----------|-------|-------|-------|---------------|
| RPINR0       | 06A0  | —      |           |        |        | INT1R<6:0> | •      |       |       | _     | —            | —     | —     | _         | —     | —     |       | 0000          |
| RPINR1       | 06A2  | —      | _         | _      | —      | _          | —      | —     | —     | _     | — INT2R<6:0> |       |       |           |       | 0000  |       |               |
| RPINR3       | 06A6  | —      | _         | _      | —      | _          | _      | —     | —     | _     | T2CKR<6:0>   |       |       |           |       | 0000  |       |               |
| RPINR7       | 06AE  | —      | IC2R<6:0> |        |        |            |        |       |       | _     | IC1R<6:0>    |       |       |           |       |       | 0000  |               |
| RPINR8       | 06B0  | _      |           |        |        | IC4R<6:0>  |        |       |       | _     |              |       |       | IC3R<6:0> |       |       |       | 0000          |
| RPINR11      | 06B6  | _      | _         | _      | _      | _          | _      | _     | _     | _     |              |       | (     | DCFAR<6:0 | >     |       |       | 0000          |
| RPINR18      | 06C4  | _      | _         | _      | _      | _          | _      | _     | _     | _     |              |       | ι     | J1RXR<6:0 | >     |       |       | 0000          |
| RPINR19      | 06C6  | _      | _         | _      | _      | _          | _      | _     | _     | _     | U2RXR<6:0>   |       |       |           |       | 0000  |       |               |
| RPINR22      | 06CC  | —      |           |        | S      | CK2INR<6:0 | )>     |       |       | _     | SDI2R<6:0    |       |       |           | >     |       |       | 0000          |
| RPINR23      | 06CE  | _      | _         | _      | _      | —          | _      | _     | _     | _     | SS2R<6:0>    |       |       |           | 0000  |       |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## 4.4.4 SOFTWARE STACK

The W15 register serves as a dedicated Software Stack Pointer (SSP) and is automatically modified by exception processing, subroutine calls and returns; however, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies reading, writing and manipulating of the Stack Pointer (for example, creating stack frames).

| Note: | То   | protec | t | agains | st | misal | lign | ed  | st | ack |
|-------|------|--------|---|--------|----|-------|------|-----|----|-----|
|       | acc  | esses, | W | 15<0>  | is | fixed | to   | '0' | by | the |
|       | hard | dware. |   |        |    |       |      |     |    |     |

W15 is initialized to 0x1000 during all Resets. This address ensures that the SSP points to valid RAM in all dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, and permits stack availability for non-maskable trap exceptions. These can occur before the SSP is initialized by the user software. You can reprogram the SSP during initialization to any location within Data Space.

The Software Stack Pointer always points to the first available free word and fills the software stack working from lower toward higher addresses. Figure 4-19 illustrates how it pre-decrements for a stack pop (read) and post-increments for a stack push (writes).

When the PC is pushed onto the stack, PC<15:0> are pushed onto the first available stack word, then PC<22:16> are pushed into the second available stack location. For a PC push during any CALL instruction, the MSB of the PC is zero-extended before the push, as shown in Figure 4-19. During exception processing, the MSB of the PC is concatenated with the lower 8 bits of the CPU STATUS Register, SR. This allows the contents of SRL to be preserved automatically during interrupt processing.

- **Note 1:** To maintain system Stack Pointer (W15) coherency, W15 is never subject to (EDS) paging, and is therefore restricted to an address range of 0x0000 to 0xFFFF. The same applies to the W14 when used as a Stack Frame Pointer (SFA = 1).
  - 2: As the stack can be placed in, and can access X and Y spaces, care must be taken regarding its use, particularly with regard to local automatic variables in a C development environment

FIGURE 4-19: CALL STACK FRAME



- g) The TRISx registers control only the digital I/O output buffer. Any other dedicated or remappable active "output" will automatically override the TRIS setting. The TRISx register does not control the digital logic "input" buffer. Remappable digital "inputs" do not automatically override TRIS settings, which means that the TRISx bit must be set to input for pins with only remappable input function(s) assigned
- h) All analog pins are enabled by default after any Reset and the corresponding digital input buffer on the pin has been disabled. Only the Analog Pin Select registers control the digital input buffer, *not* the TRISx register. The user must disable the analog function on a pin using the Analog Pin Select registers in order to use any "digital input(s)" on a corresponding pin, no exceptions.

## 11.6 I/O Ports Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

## 11.6.1 KEY RESOURCES

- "I/O Ports" (DS70598) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 12.2 Timer1 Control Register

| R/W-0              | U-0                                      | R/W-0                               | U-0                         | U-0                              | U-0                       | U-0                | U-0         |
|--------------------|------------------------------------------|-------------------------------------|-----------------------------|----------------------------------|---------------------------|--------------------|-------------|
| TON <sup>(1)</sup> | —                                        | TSIDL                               | —                           | _                                | —                         | —                  | —           |
| bit 15             |                                          |                                     |                             |                                  |                           |                    | bit 8       |
|                    |                                          |                                     |                             |                                  |                           |                    |             |
| U-0                | R/W-0                                    | R/W-0                               | R/W-0                       | U-0                              | R/W-0                     | R/W-0              | U-0         |
|                    | TGATE                                    | TCKPS1                              | TCKPS0                      |                                  | TSYNC <sup>(1)</sup>      | TCS <sup>(1)</sup> | —           |
| bit 7              |                                          |                                     |                             |                                  |                           |                    | bit 0       |
|                    |                                          |                                     |                             |                                  |                           |                    |             |
| Legend:            |                                          |                                     |                             |                                  |                           |                    |             |
| R = Readab         | ole bit                                  | W = Writable                        | bit                         | U = Unimpler                     | mented bit, read          | as '0'             |             |
| -n = Value a       | at POR                                   | '1' = Bit is set                    |                             | '0' = Bit is cle                 | ared                      | x = Bit is unkn    | own         |
|                    |                                          | (1)                                 |                             |                                  |                           |                    |             |
| bit 15             | TON: Timer1                              | On bit <sup>(1)</sup>               |                             |                                  |                           |                    |             |
|                    | 1 = Starts 16-                           | bit Limer1<br>bit Timer1            |                             |                                  |                           |                    |             |
| bit 1/             | Unimplement                              | ted: Pead as '                      | ı'                          |                                  |                           |                    |             |
| bit 13             |                                          | 1 Stop in Idle N                    | lode hit                    |                                  |                           |                    |             |
| DIC 15             | 1 = Discontinu                           | i stop in lae k                     | eration when a              | device enters l                  | dle mode                  |                    |             |
|                    | 0 = Continues                            | module opera                        | tion in Idle mo             | ode                              |                           |                    |             |
| bit 12-7           | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| bit 6              | TGATE: Time                              | r1 Gated Time                       | Accumulation                | Enable bit                       |                           |                    |             |
|                    | When TCS =                               | <u>1:</u><br>prod                   |                             |                                  |                           |                    |             |
|                    | When TCS =                               | 0.<br>0.                            |                             |                                  |                           |                    |             |
|                    | 1 = Gated tim                            | <u>e</u> accumulatior               | n is enabled                |                                  |                           |                    |             |
|                    | 0 = Gated tim                            | e accumulatior                      | n is disabled               |                                  |                           |                    |             |
| bit 5-4            | TCKPS<1:0>                               | : Timer1 Input                      | Clock Prescal               | e Select bits                    |                           |                    |             |
|                    | 11 = 1:256                               |                                     |                             |                                  |                           |                    |             |
|                    | 10 = 1:64<br>01 = 1:8                    |                                     |                             |                                  |                           |                    |             |
|                    | 01 = 1.0<br>00 = 1.1                     |                                     |                             |                                  |                           |                    |             |
| bit 3              | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| bit 2              | TSYNC: Time                              | er1 External Clo                    | ock Input Sync              | chronization Se                  | elect bit <sup>(1)</sup>  |                    |             |
|                    | When TCS =                               | 1:                                  |                             |                                  |                           |                    |             |
|                    | 1 = Synchroni                            | izes external cl                    | ock input                   |                                  |                           |                    |             |
|                    | 0 = Does not                             | synchronize ex                      | ternal clock in             | nput                             |                           |                    |             |
|                    | This bit is jand                         | <u>ored</u> .                       |                             |                                  |                           |                    |             |
| bit 1              | TCS: Timer1 (                            | Clock Source S                      | Select bit <sup>(1)</sup>   |                                  |                           |                    |             |
|                    | 1 = External c                           | lock is from pir                    | n, T1CK (on th              | ne rising edge)                  |                           |                    |             |
|                    | 0 = Internal cl                          | ock (FP)                            |                             | 5 5-7                            |                           |                    |             |
| bit 0              | Unimplement                              | ted: Read as '                      | )'                          |                                  |                           |                    |             |
| Note 1: \          | When Timer1 is en<br>attempts by user so | abled in Exterr<br>oftware to write | al Synchrono<br>to the TMR1 | us Counter mo<br>register are ig | ode (TCS = 1, T<br>nored. | SYNC = 1, TO       | N = 1), any |

## REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

© 2011-2013 Microchip Technology Inc.

## REGISTER 14-2: ICxCON2: INPUT CAPTURE x CONTROL REGISTER 2 (CONTINUED)

- bit 4-0 SYNCSEL<4:0>: Input Source Select for Synchronization and Trigger Operation bits<sup>(4)</sup>
  - 11111 = No Sync or Trigger source for ICx
  - 11110 = Reserved
  - 11101 = Reserved
  - 11100 = CTMU module synchronizes or triggers ICx
  - 11011 = ADC1 module synchronizes or triggers  $ICx^{(5)}$
  - 11010 = CMP3 module synchronizes or triggers  $ICx^{(5)}$
  - $11001 = CMP2 \text{ module synchronizes or triggers ICx}^{(5)}$
  - 11000 = CMP1 module synchronizes or triggers  $ICx^{(5)}$
  - 10111 = Reserved
  - 10110 = Reserved
  - 10101 = Reserved
  - 10100 = Reserved
  - 10011 = IC4 module synchronizes or triggers ICx
  - 10010 = IC3 module synchronizes or triggers ICx
  - 10001 = IC2 module synchronizes or triggers ICx
  - 10000 = IC1 module synchronizes or triggers ICx
  - 01111 = Timer5 synchronizes or triggers ICx
  - 01110 = Timer4 synchronizes or triggers ICx
  - 01101 = Timer3 synchronizes or triggers ICx (default)
  - 01100 = Timer2 synchronizes or triggers ICx
  - 01011 = Timer1 synchronizes or triggers ICx
  - 01010 = PTGOx module synchronizes or triggers  $ICx^{(6)}$
  - 01001 = Reserved
  - 01000 = Reserved
  - 00111 = Reserved
  - 00110 = Reserved
  - 00101 = Reserved
  - 00100 = OC4 module synchronizes or triggers ICx
  - 00011 = OC3 module synchronizes or triggers ICx
  - 00010 = OC2 module synchronizes or triggers ICx
  - 00001 = OC1 module synchronizes or triggers ICx
  - 00000 = No Sync or Trigger source for ICx
- **Note 1:** The IC32 bit in both the Odd and Even IC must be set to enable Cascade mode.
  - 2: The input source is selected by the SYNCSEL<4:0> bits of the ICxCON2 register.
  - **3:** This bit is set by the selected input source (selected by SYNCSEL<4:0> bits). It can be read, set and cleared in software.
  - 4: Do not use the ICx module as its own Sync or Trigger source.
  - 5: This option should only be selected as a trigger source and not as a synchronization source.
  - Each Input Capture x (ICx) module has one PTG input source. See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for more information.
     PTGO8 = IC1

PTGO9 = IC2 PTGO10 = IC3 PTGO11 = IC4

| U-0             | U-0   | U-0              | U-0   | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
| —               | —     | —                | _     |                  | LEB             | <11:8>          |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | LEE   | 3<7:0>           |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable    | bit   | W = Writable     | bit   | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at F | POR   | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |
|                 |       |                  |       |                  |                 |                 |       |
|                 |       |                  |       |                  |                 |                 |       |

## REGISTER 16-17: LEBDLYx: PWMx LEADING-EDGE BLANKING DELAY REGISTER

bit 15-12 Unimplemented: Read as '0'

bit 11-0 LEB<11:0>: Leading-Edge Blanking Delay for Current-Limit and Fault Inputs bits

## REGISTER 17-17: INT1TMRH: INTERVAL 1 TIMER HIGH WORD REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0            | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|-------------------|------------------|-----------------|-------|
|                 |       |                  | INTTM | R<31:24>          |                  |                 |       |
| bit 15          |       |                  |       |                   |                  |                 | bit 8 |
|                 |       |                  |       |                   |                  |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0            | R/W-0           | R/W-0 |
|                 |       |                  | INTTM | R<23:16>          |                  |                 |       |
| bit 7           |       |                  |       |                   |                  |                 | bit 0 |
|                 |       |                  |       |                   |                  |                 |       |
| Legend:         |       |                  |       |                   |                  |                 |       |
| R = Readable b  | bit   | W = Writable bi  | it    | U = Unimplem      | nented bit, read | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is clea | ared             | x = Bit is unkr | nown  |

bit 15-0 INTTMR<31:16>: High Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

## REGISTER 17-18: INT1TMRL: INTERVAL 1 TIMER LOW WORD REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|------------------|-----------------|-------|
|                 |       |                  | INTTM | 1R<15:8>         |                  |                 |       |
| bit 15          |       |                  |       |                  |                  |                 | bit 8 |
|                 |       |                  |       |                  |                  |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|                 |       |                  | INTT  | /IR<7:0>         |                  |                 |       |
| bit 7           |       |                  |       |                  |                  |                 | bit 0 |
|                 |       |                  |       |                  |                  |                 |       |
| Legend:         |       |                  |       |                  |                  |                 |       |
| R = Readable I  | bit   | W = Writable b   | bit   | U = Unimplen     | nented bit, read | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared             | x = Bit is unkr | nown  |

bit 15-0 INTTMR<15:0>: Low Word Used to Form 32-Bit Interval Timer Register (INT1TMR) bits

## 20.0 UNIVERSAL ASYNCHRONOUS RECEIVER TRANSMITTER (UART)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "UART" (DS70582) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices contains two UART modules.

The Universal Asynchronous Receiver Transmitter (UART) module is one of the serial I/O modules available in the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X device family. The UART is a full-duplex, asynchronous system that can communicate with peripheral devices, such as personal computers, LIN/J2602, RS-232 and RS-485 interfaces. The module also supports a hardware flow control option with the UxCTS and UxRTS pins, and also includes an IrDA<sup>®</sup> encoder and decoder.

Note: <u>Hardware</u> flow control using UxRTS and UxCTS is not available on all pin count devices. See the "**Pin Diagrams**" section for availability.

The primary features of the UARTx module are:

- Full-Duplex, 8 or 9-Bit Data Transmission through the UxTX and UxRX Pins
- Even, Odd or No Parity Options (for 8-bit data)
- · One or Two Stop bits
- Hardware Flow Control Option with UxCTS and UxRTS Pins
- Fully Integrated Baud Rate Generator with 16-Bit Prescaler
- Baud Rates Ranging from 4.375 Mbps to 67 bps at 16x mode at 70 MIPS
- Baud Rates Ranging from 17.5 Mbps to 267 bps at 4x mode at 70 MIPS
- 4-Deep First-In First-Out (FIFO) Transmit Data Buffer
- 4-Deep FIFO Receive Data Buffer
- Parity, Framing and Buffer Overrun Error Detection
- Support for 9-bit mode with Address Detect (9th bit = 1)
- · Transmit and Receive Interrupts
- A Separate Interrupt for all UARTx Error Conditions
- · Loopback mode for Diagnostic Support
- · Support for Sync and Break Characters
- Support for Automatic Baud Rate Detection
- IrDA<sup>®</sup> Encoder and Decoder Logic
- 16x Baud Clock Output for IrDA Support

A simplified block diagram of the UARTx module is shown in Figure 20-1. The UARTx module consists of these key hardware elements:

- · Baud Rate Generator
- · Asynchronous Transmitter
- Asynchronous Receiver

## FIGURE 20-1: UARTx SIMPLIFIED BLOCK DIAGRAM



© 2011-2013 Microchip Technology Inc.

| R/W-0        | R/W-0    | R/W-0          | U-0             | R/W-0, HC     | R/W-0                | R-0      | R-1   |
|--------------|----------|----------------|-----------------|---------------|----------------------|----------|-------|
| UTXISEL1     | UTXINV   | UTXISEL0       | —               | UTXBRK        | UTXEN <sup>(1)</sup> | UTXBF    | TRMT  |
| bit 15       |          |                |                 |               |                      |          | bit 8 |
|              |          |                |                 |               |                      |          |       |
| R/W-0        | R/W-0    | R/W-0          | R-1             | R-0           | R-0                  | R/C-0    | R-0   |
| URXISEL1     | URXISEL0 | ADDEN          | RIDLE           | PERR          | FERR                 | OERR     | URXDA |
| bit 7        |          |                |                 |               |                      |          | bit 0 |
|              |          |                |                 |               |                      |          |       |
| Legend:      |          | HC = Hardwar   | e Clearable bit | C = Clearable | e bit                |          |       |
| R = Readable | bit      | W = Writable b | bit             | U = Unimpler  | mented bit, read     | d as '0' |       |

## REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | d as '0'           |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15,13 UTXISEL<1:0>: UARTx Transmission Interrupt Mode Selection bits

- 11 = Reserved; do not use
- 10 = Interrupt when a character is transferred to the Transmit Shift Register (TSR) and as a result, the transmit buffer becomes empty
- 01 = Interrupt when the last character is shifted out of the Transmit Shift Register; all transmit operations are completed
- 00 = Interrupt when a character is transferred to the Transmit Shift Register (this implies there is at least one character open in the transmit buffer)
- bit 14 UTXINV: UARTx Transmit Polarity Inversion bit
  - $\frac{\text{If IREN = 0:}}{1 = \text{UxTX Idle state is '0'}}$ 
    - 0 = UxTX Idle state is '1'
    - If IREN = 1:
  - 1 = IrDA encoded, UxTX Idle state is '1'
  - 0 = IrDA encoded, UxTX Idle state is '0'
- bit 12 Unimplemented: Read as '0'
- bit 11 UTXBRK: UARTx Transmit Break bit
  - 1 = Sends Sync Break on next transmission Start bit, followed by twelve '0' bits, followed by Stop bit; cleared by hardware upon completion
  - 0 = Sync Break transmission is disabled or completed
- bit 10 UTXEN: UARTx Transmit Enable bit<sup>(1)</sup> 1 = Transmit is enabled, UxTX pin is controlled by UARTx
  - 0 = Transmit is disabled, any pending transmission is aborted and buffer is reset; UxTX pin is controlled by the PORT
- bit 9 UTXBF: UARTx Transmit Buffer Full Status bit (read-only)
  - 1 = Transmit buffer is full
  - 0 = Transmit buffer is not full, at least one more character can be written
- bit 8 TRMT: Transmit Shift Register Empty bit (read-only)
  - 1 = Transmit Shift Register is empty and transmit buffer is empty (the last transmission has completed)
  - 0 = Transmit Shift Register is not empty, a transmission is in progress or queued
- bit 7-6 URXISEL<1:0>: UARTx Receive Interrupt Mode Selection bits
  - 11 = Interrupt is set on UxRSR transfer, making the receive buffer full (i.e., has 4 data characters)
  - 10 = Interrupt is set on UxRSR transfer, making the receive buffer 3/4 full (i.e., has 3 data characters)
  - 0x = Interrupt is set when any character is received and transferred from the UxRSR to the receive buffer; receive buffer has one or more characters
- **Note 1:** Refer to the "**UART**" (DS70582) section in the "*dsPIC33/PIC24 Family Reference Manual*" for information on enabling the UARTx module for transmit operation.

| R/W-0                            | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R/W-0            | U-0   | U-0              | U-0              | U-0             | U-0   |  |  |  |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------|------------------|------------------|-----------------|-------|--|--|--|
| DMABS2                           | DMABS1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | DMABS0           | —     | _                | _                | _               | —     |  |  |  |
| bit 15                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |       |                  |                  |                 | bit 8 |  |  |  |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |       |                  |                  |                 |       |  |  |  |
| U-0                              | U-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | U-0              | R/W-0 | R/W-0            | R/W-0            | R/W-0           | R/W-0 |  |  |  |
| —                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —                | FSA4  | FSA3             | FSA2             | FSA1            | FSA0  |  |  |  |
| bit 7 bit 0                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |       |                  |                  |                 |       |  |  |  |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |       |                  |                  |                 |       |  |  |  |
| Legend:                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  |       |                  |                  |                 |       |  |  |  |
| R = Readable                     | bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | W = Writable I   | bit   | U = Unimple      | mented bit, read | d as '0'        |       |  |  |  |
| -n = Value at P                  | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | '1' = Bit is set |       | '0' = Bit is cle | eared            | x = Bit is unkr | nown  |  |  |  |
| bit 15-13<br>bit 12-5<br>bit 4-0 | <ul> <li>5-13 DMABS&lt;2:0&gt;: DMA Buffer Size bits</li> <li>111 = Reserved</li> <li>100 = 32 buffers in RAM</li> <li>101 = 24 buffers in RAM</li> <li>100 = 16 buffers in RAM</li> <li>011 = 12 buffers in RAM</li> <li>010 = 8 buffers in RAM</li> <li>001 = 6 buffers in RAM</li> <li>000 = 4 buffers in RAM</li> <li>2-5 Unimplemented: Read as '0'</li> <li>-0 FSA&lt;4:0&gt;: FIFO Area Starts with Buffer bits</li> <li>11111 = Read Buffer RB31</li> <li>11110 = Read Buffer RB30</li> <li>.</li> <li>.</li></ul> |                  |       |                  |                  |                 |       |  |  |  |

## REGISTER 21-4: CxFCTRL: ECANx FIFO CONTROL REGISTER



| U-0        | R/W-0                          | U-0                                  | U-0                  | U-0                       | R/W-0                        | U-0              | U-0   |
|------------|--------------------------------|--------------------------------------|----------------------|---------------------------|------------------------------|------------------|-------|
| _          | CVR2OE <sup>(1)</sup>          | —                                    | _                    | —                         | VREFSEL                      | —                | —     |
| bit 15     |                                |                                      |                      |                           |                              |                  | bit 8 |
|            |                                |                                      |                      |                           |                              |                  |       |
| R/W-0      | D R/W-0                        | R/W-0                                | R/W-0                | R/W-0                     | R/W-0                        | R/W-0            | R/W-0 |
| CVRE       | N CVR10E <sup>(1)</sup>        | CVRR                                 | CVRSS <sup>(2)</sup> | CVR3                      | CVR2                         | CVR1             | CVR0  |
| bit 7      |                                |                                      |                      |                           |                              |                  | bit 0 |
|            |                                |                                      |                      |                           |                              |                  |       |
| Legend:    |                                |                                      |                      |                           |                              |                  |       |
| R = Read   | able bit                       | W = Writable                         | bit                  | U = Unimple               | mented bit, read             | as '0'           |       |
| -n = Value | e at POR                       | '1' = Bit is set                     | t                    | '0' = Bit is cle          | eared                        | x = Bit is unkr  | Iown  |
|            |                                |                                      |                      |                           |                              |                  |       |
| bit 15     | Unimplemen                     | ted: Read as '                       | 0'                   |                           | (1)                          |                  |       |
| bit 14     | CVR2OE: Co                     | mparator Volta                       | ige Reference        | 2 Output Ena              | ble bit(")                   |                  |       |
|            | 1 = (AVDD - A<br>0 = (AVDD - A | AVSS)/2 is conr<br>AVSS)/2 is disce  | nected to the C      | VREF20 pin<br>the CVREF20 | pin                          |                  |       |
| bit 13-11  | Unimplemen                     | ted: Read as '                       | 0'                   |                           |                              |                  |       |
| bit 10     | VREFSEL: C                     | omparator Voli                       | age Reference        | e Select bit              |                              |                  |       |
|            | 1 = CVREFIN :                  | = VREF+                              | -                    |                           |                              |                  |       |
|            | 0 = CVREFIN i                  | is generated by                      | y the resistor n     | etwork                    |                              |                  |       |
| bit 9-8    | Unimplemen                     | ted: Read as '                       | 0'                   |                           |                              |                  |       |
| bit 7      | CVREN: Con                     | nparator Voltag                      | e Reference E        | nable bit                 |                              |                  |       |
|            | 1 = Compara                    | tor voltage refe                     | erence circuit is    | s powered on              | MD                           |                  |       |
| bit 6      | CVR1OF: Co                     | mparator Volta                       | ae Reference         | 1 Output Ena              | ible bit(1)                  |                  |       |
| bito       | 1 = Voltage le                 | evel is output o                     | n the CVRFF10        |                           |                              |                  |       |
|            | 0 = Voltage le                 | evel is disconne                     | ected from the       | n CVREF10 pi              | n                            |                  |       |
| bit 5      | CVRR: Comp                     | parator Voltage                      | Reference Ra         | inge Selectior            | n bit                        |                  |       |
|            | 1 = CVRSRC/2                   | 24 step-size                         |                      |                           |                              |                  |       |
|            | 0 = CVRSRC/3                   | 32 step-size                         |                      |                           |                              |                  |       |
| bit 4      | CVRSS: Com                     | nparator Voltag                      | e Reference S        | ource Selecti             | on bit <sup>(2)</sup>        |                  |       |
|            | 1 = Compara<br>0 = Compara     | tor voltage refe<br>tor voltage refe | erence source,       | CVRSRC = (V CVRSRC = A)   | REF+) – (AVSS)<br>/DD – AVSS |                  |       |
| bit 3-0    | <b>CVR&lt;3:0&gt;</b> Co       | omparator Volt                       | age Reference        | Value Select              | ion $0 \leq CVR < 3$ :       | $0> \le 15$ bits |       |
|            | When CVRR                      | = 1:                                 |                      |                           |                              |                  |       |
|            | CVREFIN = (C                   | VR<3:0>/24) •                        | (CVRSRC)             |                           |                              |                  |       |
|            | When CVRR                      | = 0:                                 |                      |                           |                              |                  |       |
|            | CVREFIN = (C                   | VRSRC/4) + (C                        | VR<3:0>/32) •        | (CVRSRC)                  |                              |                  |       |
| Note 1:    | CVRxOE overrides               | s the TRISx an                       | d the ANSELx         | bit settings.             |                              |                  |       |

## REGISTER 25-7: CVRCON: COMPARATOR VOLTAGE REFERENCE CONTROL REGISTER

- 2: In order to operate with CVRSS = 1, at least one of the comparator modules must be enabled.

| DC CHARACTI       | ERISTICS            |      | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |            |       |           |  |  |  |
|-------------------|---------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-----------|--|--|--|
| Parameter<br>No.  | Тур.                | Max. | Units                                                                                                                                                                                                                                                                                   | Conditions |       |           |  |  |  |
| Idle Current (III | dle) <sup>(1)</sup> |      |                                                                                                                                                                                                                                                                                         |            |       |           |  |  |  |
| DC40d             | 3                   | 8    | mA                                                                                                                                                                                                                                                                                      | -40°C      |       |           |  |  |  |
| DC40a             | 3                   | 8    | mA                                                                                                                                                                                                                                                                                      | +25°C      | 2 21/ |           |  |  |  |
| DC40b             | 3                   | 8    | mA                                                                                                                                                                                                                                                                                      | +85°C      | 3.3V  | 10 1011-5 |  |  |  |
| DC40c             | 3                   | 8    | mA                                                                                                                                                                                                                                                                                      | +125°C     |       |           |  |  |  |
| DC42d             | 6                   | 12   | mA                                                                                                                                                                                                                                                                                      | -40°C      |       |           |  |  |  |
| DC42a             | 6                   | 12   | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3 3\/ | 20 MIPS   |  |  |  |
| DC42b             | 6                   | 12   | mA                                                                                                                                                                                                                                                                                      | +85°C      | 5.5 V | 20 1011 0 |  |  |  |
| DC42c             | 6                   | 12   | mA                                                                                                                                                                                                                                                                                      | +125°C     |       |           |  |  |  |
| DC44d             | 11                  | 18   | mA                                                                                                                                                                                                                                                                                      | -40°C      |       | 40 MIPS   |  |  |  |
| DC44a             | 11                  | 18   | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3 3\/ |           |  |  |  |
| DC44b             | 11                  | 18   | mA                                                                                                                                                                                                                                                                                      | +85°C      | 5.5 V |           |  |  |  |
| DC44c             | 11                  | 18   | mA                                                                                                                                                                                                                                                                                      | +125°C     |       |           |  |  |  |
| DC45d             | 17                  | 27   | mA                                                                                                                                                                                                                                                                                      | -40°C      |       |           |  |  |  |
| DC45a             | 17                  | 27   | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3 3\/ | 60 MIRS   |  |  |  |
| DC45b             | 17                  | 27   | mA                                                                                                                                                                                                                                                                                      | +85°C      | 5.5V  | 00 1011-3 |  |  |  |
| DC45c             | 17                  | 27   | mA                                                                                                                                                                                                                                                                                      | +125°C     |       |           |  |  |  |
| DC46d             | 20                  | 35   | mA                                                                                                                                                                                                                                                                                      | -40°C      |       |           |  |  |  |
| DC46a             | 20                  | 35   | mA                                                                                                                                                                                                                                                                                      | +25°C      | 3.3V  | 70 MIPS   |  |  |  |
| DC46b             | 20                  | 35   | mA                                                                                                                                                                                                                                                                                      | +85°C      |       |           |  |  |  |

## TABLE 30-7: DC CHARACTERISTICS: IDLE CURRENT (lidle)

**Note 1:** Base Idle current (IIDLE) is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock is active; OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration Word
- All I/O pins are configured as inputs and pulled to Vss
- $\overline{\text{MCLR}}$  = VDD, WDT and FSCM are disabled
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- The NVMSIDL bit (NVMCON<12>) = 1 (i.e., Flash regulator is set to standby while the device is in Idle mode)
- The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode)
- JTAG is disabled



#### **FIGURE 30-3: I/O TIMING CHARACTERISTICS**

## TABLE 30-21: I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                   | Standar<br>(unless<br>Operatin                 | d Operat<br>otherwis<br>g tempera | ing Cond<br>e stated<br>ature -40°<br>-40° | ditions: 3<br>)<br>C ≤ Ta ≤<br>°C ≤ Ta ≤ | 3.0V to 3.6V<br>+85°C for Industrial<br>+125°C for Extended |
|--------------------|--------|-----------------------------------|------------------------------------------------|-----------------------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic                    | Min. Typ. <sup>(1)</sup> Max. Units Conditions |                                   |                                            |                                          | Conditions                                                  |
| DO31               | TIOR   | Port Output Rise Time             | _                                              | 5                                 | 10                                         | ns                                       |                                                             |
| DO32               | TIOF   | Port Output Fall Time             | —                                              | 5                                 | 10                                         | ns                                       |                                                             |
| DI35               | TINP   | INTx Pin High or Low Time (input) | 20                                             | _                                 |                                            | ns                                       |                                                             |
| DI40               | TRBP   | CNx High or Low Time (input)      | 2                                              |                                   | _                                          | TCY                                      |                                                             |

Note 1: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

#### FIGURE 30-4: BOR AND MASTER CLEAR RESET TIMING CHARACTERISTICS



# TABLE 30-46:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | TICS                                            | Standard Op<br>(unless othe<br>Operating ter | erating<br>erwise st<br>mperatu | Condition<br>ated)<br>re -40°C<br>-40°C | s: 3.0V 1<br>≤ Ta ≤ +<br>≤ Ta ≤ + | <b>to 3.6V</b><br>85°C for Industrial<br>125°C for Extended |
|--------|-----------------------|-------------------------------------------------|----------------------------------------------|---------------------------------|-----------------------------------------|-----------------------------------|-------------------------------------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                         | Typ. <sup>(2)</sup>             | Max.                                    | Units                             | Conditions                                                  |
| SP70   | FscP                  | Maximum SCK1 Input<br>Frequency                 | —                                            | —                               | Lesserof<br>FP or 11                    | MHz                               | (Note 3)                                                    |
| SP72   | TscF                  | SCK1 Input Fall Time                            | —                                            | _                               | _                                       | ns                                | See Parameter DO32<br>(Note 4)                              |
| SP73   | TscR                  | SCK1 Input Rise Time                            | —                                            | _                               | _                                       | ns                                | See Parameter DO31<br>(Note 4)                              |
| SP30   | TdoF                  | SDO1 Data Output Fall Time                      | —                                            | —                               | —                                       | ns                                | See Parameter DO32 (Note 4)                                 |
| SP31   | TdoR                  | SDO1 Data Output Rise Time                      | —                                            | -                               | —                                       | ns                                | See Parameter DO31<br>(Note 4)                              |
| SP35   | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                            | 6                               | 20                                      | ns                                |                                                             |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                           | —                               | —                                       | ns                                |                                                             |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                           | -                               | —                                       | ns                                |                                                             |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                           | -                               | —                                       | ns                                |                                                             |
| SP50   | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                          | —                               | —                                       | ns                                |                                                             |
| SP51   | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                           | —                               | 50                                      | ns                                | (Note 4)                                                    |
| SP52   | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                 | —                               | —                                       | ns                                | (Note 4)                                                    |
| SP60   | TssL2doV              | SDO1 Data Output Valid after<br>SS1 Edge        | —                                            | —                               | 50                                      | ns                                |                                                             |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

# TABLE 30-48:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |                     |      |       |                                |
|--------------------|-----------------------|-------------------------------------------------|-------------------------------------------------------|---------------------|------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                  | Тур. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK1 Input Frequency                    |                                                       | _                   | 11   | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK1 Input Fall Time                            | _                                                     |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK1 Input Rise Time                            | —                                                     | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                      |                                                       |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                      | —                                                     | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                                     | 6                   | 20   | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                                    | _                   | _    | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                                    | _                   | _    | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                                    | _                   | _    | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                                   | Ι                   | —    | ns    |                                |
| SP51               | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                                    | —                   | 50   | ns    | (Note 4)                       |
| SP52               | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                          | —                   | _    | ns    | (Note 4)                       |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

| АС СНА       | ARACTER | ISTICS                          |                           | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^\circ C \leq TA \leq +85^\circ C \mbox{ for Industrial} \\ & -40^\circ C \leq TA \leq +125^\circ C \mbox{ for Extended} \end{array}$ |      |       |                        |  |
|--------------|---------|---------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------------------------|--|
| Param<br>No. | Symbol  | Characteristic <sup>(4)</sup>   |                           | Min. <sup>(1)</sup>                                                                                                                                                                                                                                                                 | Max. | Units | Conditions             |  |
| IM10         | TLO:SCL | Clock Low Time                  | 100 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     | —    | μS    |                        |  |
|              |         |                                 | 400 kHz mode              | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | —    | μS    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    |                        |  |
| IM11         | THI:SCL | Clock High Time                 | 100 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    |                        |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μs    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μs    |                        |  |
| IM20         | TF:SCL  | SDAx and SCLx                   | 100 kHz mode              | _                                                                                                                                                                                                                                                                                   | 300  | ns    | CB is specified to be  |  |
|              |         | Fall Time                       | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                                                                                                         | 300  | ns    | from 10 to 400 pF      |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                                                                                                                   | 100  | ns    |                        |  |
| IM21         | TR:SCL  | SDAx and SCLx                   | 100 kHz mode              | —                                                                                                                                                                                                                                                                                   | 1000 | ns    | CB is specified to be  |  |
|              |         | Rise Time                       | 400 kHz mode              | 20 + 0.1 Св                                                                                                                                                                                                                                                                         | 300  | ns    | from 10 to 400 pF      |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | _                                                                                                                                                                                                                                                                                   | 300  | ns    |                        |  |
| IM25         | TSU:DAT | Data Input                      | 100 kHz mode              | 250                                                                                                                                                                                                                                                                                 |      | ns    |                        |  |
|              |         | Setup Time                      | 400 kHz mode              | 100                                                                                                                                                                                                                                                                                 |      | ns    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 40                                                                                                                                                                                                                                                                                  |      | ns    |                        |  |
| IM26         | THD:DAT | Data Input<br>Hold Time         | 100 kHz mode              | 0                                                                                                                                                                                                                                                                                   |      | μS    |                        |  |
|              |         |                                 | 400 kHz mode              | 0                                                                                                                                                                                                                                                                                   | 0.9  | μS    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 0.2                                                                                                                                                                                                                                                                                 |      | μs    |                        |  |
| IM30         | TSU:STA | A Start Condition<br>Setup Time | 100 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μs    | Only relevant for      |  |
|              |         |                                 | 400 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μs    | Repeated Start         |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μs    | condition              |  |
| IM31         | THD:STA | Start Condition                 | 100 kHz mode              | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    | After this period, the |  |
|              |         | Hold Time                       | 400 kHz mode              | Tcy/2 (BRG +2)                                                                                                                                                                                                                                                                      | _    | μS    | first clock pulse is   |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    | generated              |  |
| IM33         | Tsu:sto | Stop Condition                  | 100 kHz mode              | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    |                        |  |
|              |         | Setup Time                      | 400 kHz mode              | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | —    | μS    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     |      | μS    |                        |  |
| IM34         | THD:STO | Stop Condition                  | 100 kHz mode              | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | _    | μS    |                        |  |
|              |         | Hold Time                       | 400 kHz mode              | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | —    | μS    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | TCY/2 (BRG + 2)                                                                                                                                                                                                                                                                     | —    | μS    |                        |  |
| IM40         | TAA:SCL | Output Valid                    | 100 kHz mode              | —                                                                                                                                                                                                                                                                                   | 3500 | ns    |                        |  |
|              |         | From Clock                      | 400 kHz mode              | —                                                                                                                                                                                                                                                                                   | 1000 | ns    |                        |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | —                                                                                                                                                                                                                                                                                   | 400  | ns    |                        |  |
| IM45         | TBF:SDA | Bus Free Time                   | 100 kHz mode              | 4.7                                                                                                                                                                                                                                                                                 |      | μS    | Time the bus must be   |  |
|              |         |                                 | 400 kHz mode              | 1.3                                                                                                                                                                                                                                                                                 |      | μS    | free before a new      |  |
|              |         |                                 | 1 MHz mode <sup>(2)</sup> | 0.5                                                                                                                                                                                                                                                                                 |      | μS    | transmission can start |  |
| IM50         | Св      | Bus Capacitive L                | oading                    | —                                                                                                                                                                                                                                                                                   | 400  | pF    |                        |  |
| IM51         | TPGD    | Pulse Gobbler De                | elay                      | 65                                                                                                                                                                                                                                                                                  | 390  | ns    | (Note 3)               |  |

## TABLE 30-49: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE)

Note 1: BRG is the value of the l<sup>2</sup>C<sup>™</sup> Baud Rate Generator. Refer to "Inter-Integrated Circuit (l<sup>2</sup>C<sup>™</sup>)" (DS70330) in the "dsPIC33/PIC24 Family Reference Manual". Please see the Microchip web site for the latest family reference manual sections.

- 2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only).
- **3:** Typical value for this parameter is 130 ns.
- 4: These parameters are characterized, but not tested in manufacturing.