



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 60 MIPs                                                                          |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                             |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 53                                                                               |
| Program Memory Size        | 512KB (170K x 24)                                                                |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 24K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 16x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 64-TQFP                                                                          |
| Supplier Device Package    | 64-TQFP (10x10)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc206-h-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# FIGURE 4-7: DATA MEMORY MAP FOR dsPIC33EP32MC20X/50X AND dsPIC33EP32GP50X DEVICES





| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8  | Bit 7 | Bit 6        | Bit 5        | Bit 4         | Bit 3  | Bit 2        | Bit 1        | Bit 0         | All<br>Resets |
|--------------|-------|--------|--------|------------|--------|--------|--------|------------|--------|-------|--------------|--------------|---------------|--------|--------------|--------------|---------------|---------------|
| IFS0         | 0800  | —      | DMA1IF | AD1IF      | U1TXIF | U1RXIF | SPI1IF | SPI1EIF    | T3IF   | T2IF  | OC2IF        | IC2IF        | DMA0IF        | T1IF   | OC1IF        | IC1IF        | <b>INT0IF</b> | 0000          |
| IFS1         | 0802  | U2TXIF | U2RXIF | INT2IF     | T5IF   | T4IF   | OC4IF  | OC3IF      | DMA2IF | _     | —            | —            | INT1IF        | CNIF   | CMIF         | MI2C1IF      | SI2C1IF       | 0000          |
| IFS2         | 0804  | —      | —      |            | —      |        | _      | —          | —      | -     | IC4IF        | IC3IF        | DMA3IF        | C1IF   | C1RXIF       | SPI2IF       | SPI2EIF       | 0000          |
| IFS3         | 0806  | —      | _      |            | —      |        | QEI1IF | PSEMIF     | —      |       | —            |              | —             |        | MI2C2IF      | SI2C2IF      |               | 0000          |
| IFS4         | 0808  | _      | -      | CTMUIF     | _      |        | —      | _          | _      |       | C1TXIF       |              | _             | CRCIF  | U2EIF        | U1EIF        |               | 0000          |
| IFS5         | 080A  | PWM2IF | PWM1IF | —          | —      | —      | —      | —          | —      | _     | —            | —            | —             | _      | —            | —            | _             | 0000          |
| IFS6         | 080C  | —      | —      | —          | —      | —      | —      | —          | —      | _     | —            | —            | —             | _      | —            | —            | PWM3IF        | 0000          |
| IFS8         | 0810  | JTAGIF | ICDIF  |            | _      |        | —      | _          | _      |       | _            |              | _             |        | —            | —            |               | 0000          |
| IFS9         | 0812  | _      | -      |            | _      |        | —      | _          | _      |       | PTG3IF       | PTG2IF       | PTG1IF        | PTG0IF | PTGWDTIF     | PTGSTEPIF    |               | 0000          |
| IEC0         | 0820  | —      | DMA1IE | AD1IE      | U1TXIE | U1RXIE | SPI1IE | SPI1EIE    | T3IE   | T2IE  | OC2IE        | IC2IE        | DMA0IE        | T1IE   | OC1IE        | IC1IE        | INT0IE        | 0000          |
| IEC1         | 0822  | U2TXIE | U2RXIE | INT2IE     | T5IE   | T4IE   | OC4IE  | OC3IE      | DMA2IE | _     | —            | —            | INT1IE        | CNIE   | CMIE         | MI2C1IE      | SI2C1IE       | 0000          |
| IEC2         | 0824  | —      | —      | —          | —      | —      | —      | —          | —      | _     | IC4IE        | IC3IE        | <b>DMA3IE</b> | C1IE   | C1RXIE       | SPI2IE       | SPI2EIE       | 0000          |
| IEC3         | 0826  | —      | —      | —          | —      | —      | QEI1IE | PSEMIE     | —      | _     | —            | —            | —             | _      | MI2C2IE      | SI2C2IE      | _             | 0000          |
| IEC4         | 0828  | —      | —      | CTMUIE     | —      | —      | —      | —          | —      | _     | C1TXIE       | —            | —             | CRCIE  | U2EIE        | U1EIE        | _             | 0000          |
| IEC5         | 082A  | PWM2IE | PWM1IE | _          | —      | _      | —      | —          | —      | _     | —            | _            | —             | _      | _            | —            | _             | 0000          |
| IEC6         | 082C  | —      | —      | _          | —      | _      | —      | —          | —      | _     | —            | _            | —             | _      | _            | —            | PWM3IE        | 0000          |
| IEC7         | 082E  | —      | —      | _          | —      | _      | —      | —          | —      | _     | —            | _            | —             | _      | —            | —            | _             | 0000          |
| IEC8         | 0830  | JTAGIE | ICDIE  | _          | —      | _      | —      | —          | —      | _     | —            | _            | —             | _      | —            | —            | _             | 0000          |
| IEC9         | 0832  | —      | —      | _          | —      | _      | —      |            | —      | _     | PTG3IE       | PTG2IE       | PTG1IE        | PTG0IE | PTGWDTIE     | PTGSTEPIE    | _             | 0000          |
| IPC0         | 0840  | —      |        | T1IP<2:0>  |        | _      |        | OC1IP<2:0  | )>     | _     |              | IC1IP<2:0> — |               |        | INT0IP<2:0>  |              | 4444          |               |
| IPC1         | 0842  | —      |        | T2IP<2:0>  |        | _      |        | OC2IP<2:0  | )>     | _     |              | IC2IP<2:0>   |               | _      | 1            | DMA0IP<2:0>  |               | 4444          |
| IPC2         | 0844  | —      |        | U1RXIP<2:0 | )>     | _      |        | SPI1IP<2:0 | )>     | _     |              | SPI1EIP<2:0  | >             | _      |              | T3IP<2:0>    |               | 4444          |
| IPC3         | 0846  | —      | —      | _          | —      | _      | 0      | )MA1IP<2:  | 0>     | _     |              | AD1IP<2:0>   |               | _      |              | U1TXIP<2:0>  |               | 0444          |
| IPC4         | 0848  |        |        | CNIP<2:0>  |        | _      |        | CMIP<2:0   | >      |       |              | MI2C1IP<2:0  | >             | _      | :            | SI2C1IP<2:0> |               | 4444          |
| IPC5         | 084A  | —      | —      | _          | —      | _      | —      |            | —      | _     | —            | _            | —             | _      |              | INT1IP<2:0>  |               | 0004          |
| IPC6         | 084C  | —      |        | T4IP<2:0>  |        | _      |        | OC4IP<2:0  | )>     | _     |              | OC3IP<2:0>   |               | _      | 1            | DMA2IP<2:0>  |               | 4444          |
| IPC7         | 084E  | —      |        | U2TXIP<2:0 | >      | _      | ι      | J2RXIP<2:( | 0>     | _     |              | INT2IP<2:0>  |               | _      |              | T5IP<2:0>    |               | 4444          |
| IPC8         | 0850  | —      |        | C1IP<2:0>  | -      | _      | 0      | C1RXIP<2:( | 0>     | _     | SPI2IP<2:0>  |              | _             |        | SPI2EIP<2:0> |              | 4444          |               |
| IPC9         | 0852  | —      | —      | _          | —      | _      |        | IC4IP<2:0  | >      | _     | IC3IP<2:0>   |              | _             | 1      | DMA3IP<2:0>  |              | 0444          |               |
| IPC12        | 0858  | —      | —      | _          | —      | _      | N      | 112C2IP<2: | 0>     | _     | SI2C2IP<2:0> |              | _             | —      | —            | _            | 0440          |               |
| IPC14        | 085C  | —      | _      | —          | —      | —      | (      | QEI1IP<2:0 | )>     | _     | PSEMIP<2:0>  |              | —             | —      | —            | —            | 0440          |               |
| IPC16        | 0860  | _      |        | CRCIP<2:0  | >      | _      |        | U2EIP<2:0  | >      | _     | U1EIP<2:0>   |              | _             | _      | _            | _            | 4440          |               |
| IPC17        | 0862  | _      | —      | _          | —      | _      | (      | C1TXIP<2:0 | 0>     | _     | —            | —            | —             | _      | _            | _            | _             | 0400          |
| IPC19        | 0866  | —      | —      | _          | —      | _      | —      | —          | —      | _     |              | CTMUIP<2:0   | >             | _      | —            | —            | _             | 0040          |

#### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

DS70000657H-page 73

| File Name         Addr.         Bit 15         Bit 14         Bit 12         Bit 11         Bit 10         Bit 9         Bit 8         Bit 7         Bit 6         Bit 5         Bit 4         Bit 3         Bit 2         Bit 1         Bit 00         All<br>Reset           OC1CON1         0900         —         —         OCSIDL         CCTSEL<2.0>         —         ENFLT8         ENFLT8         —         OCFIT8         OCFIT8<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           | +- I U. | 001    | FULC                                |          |        | CUGII    | OUTFU  |       |             | KE013       |              | F      |        |          |           |          |       |               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|--------|-------------------------------------|----------|--------|----------|--------|-------|-------------|-------------|--------------|--------|--------|----------|-----------|----------|-------|---------------|
| OC1CON1         0900         —         —         ENFLTB         ENFLTB         ENFLTB         OCFLTB         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         0000           OC1CON2         9902         FLTMD         FLTOUT         FLTRIEN         OCINV         —         —         —         OC32         OCTRIG         TRIGSTAT         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         0000           OC100N2         9902         FLTMD         FLTRIEN         OCINV         —         —         —         OC32         OCTRIG         TRIGSTAT         OCTRIS         SYNCSEL         0000           OC100N2         9906         —         —         Output Compare 1 Beotondary Register          \$xxxx           OC2001         9906         —         —         OLTME 1 Register          \$xxxx           OC2001         9904         —         —         OC32         OCTRIG         TRIGSTAT         OCTRIS         SYNCSEL         \$0000           OC2001         9906         —         TITMEVALUE 1 Register         OCTRIS         SYNCSEL         \$0000         \$00000           OC22001         9900         —         —         OLTUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | File Name | Addr.   | Bit 15 | Bit 14                              | Bit 13   | Bit 12 | Bit 11   | Bit 10 | Bit 9 | Bit 8       | Bit 7       | Bit 6        | Bit 5  | Bit 4  | Bit 3    | Bit 2     | Bit 1    | Bit 0 | All<br>Resets |
| OC1CON2       0902       FLTMD       FLTNIEN       OCINV       —       —       OC22       OCTRIG       TRIGSTAT       OCTRIS       SYNCSEL4:0>       0000         OC1RN       0906                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OC1CON1   | 0900    | _      | —                                   | OCSIDL   | C      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> | •     | 0000          |
| 0C1RS       0904                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | OC1CON2   | 0902    | FLTMD  | FLTOUT                              | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC1R       096                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | OC1RS     | 0904    |        |                                     |          |        |          |        | Outp  | out Compare | e 1 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| 0C1TMR       0908                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC1R      | 0906    |        |                                     |          |        |          |        |       | Output Co   | mpare 1 Re  | egister      |        |        |          |           |          |       | xxxx          |
| OC2CON1         090A         —         OCSIDL         C_TSEL<2:>         —         ENFLTB         ENFLTB         M         OCFLTB         OCFLTA         TRIGMODE         OCM         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OC1TMR    | 0908    |        |                                     |          |        |          |        |       | Timer V     | alue 1 Regi | ster         |        |        |          |           |          |       | xxxx          |
| OC2CON2       0900       FLTMU       FLTMU FLTNIEN       OCINV       -       -       OC32       OCTRIG       TRIGSTAT       OCTRIS       SYNCSEL4:0>       OOD         OC2R       0906       -       -       OC4       Corras       SYNCSEL4:0>       OOD       OOD       OC2R       OOD       Corras       SYNCSEL4:0>       OOD       OO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | OC2CON1   | 090A    |        | —                                   | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC2RS       0906       Image: Second Windows Condows  | OC2CON2   | 090C    | FLTMD  | FLTOUT                              | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC2R       0910       UNIC UNIC UNIC UNIC UNIC UNIC UNIC UNIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC2RS     | 090E    |        |                                     |          |        |          |        | Outp  | out Compare | e 2 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| OC2TMR       0912       Image: Second | OC2R      | 0910    |        |                                     |          |        |          |        |       | Output Co   | mpare 2 Re  | egister      |        |        |          |           |          |       | xxxx          |
| OC3CON1       0914       —       —       OCSIDL       OCTSEL<2:>       —       ENFLTB       ENFLTA       —       OCFLTB       OCFLTA       TRIGMODE       OCM<2:>>       000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC2TMR    | 0912    |        |                                     |          |        |          |        |       | Timer V     | alue 2 Regi | ster         |        |        |          |           |          |       | xxxx          |
| OC3CON20916FLTMDFLTOUTFLTRIENOCINV———OC32OCTRIGTRIGSTATOCTRISSYNCSEL4:0>0000OC3RS09180918                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OC3CON1   | 0914    |        | —                                   | OCSIDL   | 0      | CTSEL<2: | 0>     | —     | ENFLTB      | ENFLTA      | _            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC3Rs       0918       Output Compare 3 Secondary Register       xxxx         OC3R       091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | OC3CON2   | 0916    | FLTMD  | FLTOUT                              | FLTTRIEN | OCINV  | —        | —      | —     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC3R       091A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OC3RS     | 0918    |        |                                     |          |        |          |        | Outp  | out Compare | e 3 Seconda | ary Register |        |        |          |           |          |       | xxxx          |
| OC3TMR       091C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | OC3R      | 091A    |        |                                     |          |        |          |        |       | Output Co   | mpare 3 Re  | egister      |        |        |          |           |          |       | xxxx          |
| OC4CON1         091E         —         OCSIDL         OCTSEL<2:···         —         ENFLTB         ENFLTB         OCFLTB         OCFLTB         OCFLTA         TRIGMODE         OCM<2:0>         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | OC3TMR    | 091C    |        |                                     |          |        |          |        |       | Timer V     | alue 3 Regi | ster         |        |        |          |           |          |       | xxxx          |
| OC4CON2         0920         FLTMD         FLTRIEN         OCINV         —         —         OC32         OCTRIG         TRIGSTAT         OCTRIS         SYNCSEL<4:0>         000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OC4CON1   | 091E    | —      | —                                   | OCSIDL   | 0      | CTSEL<2: | 0>     | _     | ENFLTB      | ENFLTA      | —            | OCFLTB | OCFLTA | TRIGMODE |           | OCM<2:0> |       | 0000          |
| OC4Rs0922Output Compare 4 Secondary RegisterxxxxOC4R0924Output Compare 4 RegisterxxxxOC4TMR0926Timer Value 4 Registerxxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OC4CON2   | 0920    | FLTMD  | FLTOUT                              | FLTTRIEN | OCINV  | _        | _      | _     | OC32        | OCTRIG      | TRIGSTAT     | OCTRIS |        | SYN      | NCSEL<4:0 | )>       |       | 000C          |
| OC4R         0924         Output Compare 4 Register         xxxx           OC4TMR         0926         Timer Value 4 Register         xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | OC4RS     | 0922    |        | Output Compare 4 Secondary Register |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |
| OC4TMR 0926 Timer Value 4 Register xxxx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | OC4R      | 0924    |        |                                     |          |        |          |        |       | Output Co   | mpare 4 Re  | egister      |        |        |          |           |          |       | xxxx          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | OC4TMR    | 0926    |        | Timer Value 4 Register              |          |        |          |        |       |             | xxxx        |              |        |        |          |           |          |       |               |

## TABLE 4-10: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 4 REGISTER MAP

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-39: PMD REGISTER MAP FOR dsPIC33EPXXXGP50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4                                | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------------------------------------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | —      | —     | —     | I2C1MD | U2MD  | U1MD  | SPI2MD                               | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD | IC1MD | _      | _     | _     | _                                    | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _     | _     | CRCMD  | _     | _     | _                                    | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _                                    | _      | _      | _      | _     | 0000          |
| PMD7         | 076C  |        | _      |        |        | _      |        | _     |       | _      | _     |       | DMA0MD<br>DMA1MD<br>DMA2MD<br>DMA3MD | PTGMD  | _      | _      | _     | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-40: PMD REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|--------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD   | SPI2MD | SPI1MD | —      | C1MD   | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | —      | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | —      | _      | —      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | —      | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | —      | _      | —      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |        | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |        | DMA1MD | DTOMD  |        |        |       |               |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _      | DMA2MD | PIGMD  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       | DMA3MD | ]      |        |        |        |       |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 95

# 4.4.3 DATA MEMORY ARBITRATION AND BUS MASTER PRIORITY

EDS accesses from bus masters in the system are arbitrated.

The arbiter for data memory (including EDS) arbitrates between the CPU, the DMA and the ICD module. In the event of coincidental access to a bus by the bus masters, the arbiter determines which bus master access has the highest priority. The other bus masters are suspended and processed after the access of the bus by the bus master with the highest priority.

By default, the CPU is Bus Master 0 (M0) with the highest priority and the ICD is Bus Master 4 (M4) with the lowest priority. The remaining bus master (DMA Controller) is allocated to M3 (M1 and M2 are reserved and cannot be used). The user application may raise or lower the priority of the DMA Controller to be above that of the CPU by setting the appropriate bits in the EDS Bus Master Priority Control (MSTRPR) register. All bus masters with raised priorities will maintain the same priority relationship relative to each other (i.e., M1 being highest and M3 being lowest, with M2 in between). Also, all the bus masters with priorities below

### FIGURE 4-18: ARBITER ARCHITECTURE

that of the CPU maintain the same priority relationship relative to each other. The priority schemes for bus masters with different MSTRPR values are tabulated in Table 4-62.

This bus master priority control allows the user application to manipulate the real-time response of the system, either statically during initialization or dynamically in response to real-time events.

| TABLE 4-62: | DATA MEMORY BUS  |
|-------------|------------------|
|             | ARBITER PRIORITY |

| Briority     | MSTRPR<15:0> Bit Setting <sup>(1)</sup> |          |  |  |  |  |  |
|--------------|-----------------------------------------|----------|--|--|--|--|--|
| Phoney       | 0x0000                                  | 0x0020   |  |  |  |  |  |
| M0 (highest) | CPU                                     | DMA      |  |  |  |  |  |
| M1           | Reserved                                | CPU      |  |  |  |  |  |
| M2           | Reserved                                | Reserved |  |  |  |  |  |
| M3           | DMA                                     | Reserved |  |  |  |  |  |
| M4 (lowest)  | ICD                                     | ICD      |  |  |  |  |  |

**Note 1:** All other values of MSTRPR<15:0> are reserved.



# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0               | U-0          | U-0              | U-0             | U-0              | U-0              | U-0             | R/W-0   |
|-------------------|--------------|------------------|-----------------|------------------|------------------|-----------------|---------|
|                   |              | _                | _               | _                | _                | _               | PLLDIV8 |
| bit 15            |              | ·                |                 |                  |                  |                 | bit 8   |
|                   |              |                  |                 |                  |                  |                 |         |
| R/W-0             | R/W-0        | R/W-1            | R/W-1           | R/W-0            | R/W-0            | R/W-0           | R/W-0   |
| PLLDIV7           | PLLDIV6      | PLLDIV5          | PLLDIV4         | PLLDIV3          | PLLDIV2          | PLLDIV1         | PLLDIV0 |
| bit 7             |              | ·                |                 |                  |                  |                 | bit 0   |
|                   |              |                  |                 |                  |                  |                 |         |
| Legend:           |              |                  |                 |                  |                  |                 |         |
| R = Readable      | bit          | W = Writable     | bit             | U = Unimpler     | mented bit, read | l as '0'        |         |
| -n = Value at POR |              | '1' = Bit is set |                 | '0' = Bit is cle | ared             | x = Bit is unki | nown    |
|                   |              |                  |                 |                  |                  |                 |         |
| bit 15-9          | Unimplemen   | ted: Read as '   | 0'              |                  |                  |                 |         |
| bit 8-0           | PLLDIV<8:0   | >: PLL Feedba    | ck Divisor bits | (also denoted    | as 'M', PLL mu   | ltiplier)       |         |
|                   | 111111111    | = 513            |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | 000110000:   | = 50 (default)   |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | •            |                  |                 |                  |                  |                 |         |
|                   | 00000010:    | = 4              |                 |                  |                  |                 |         |
|                   | 000000001    | = 3<br>= 2       |                 |                  |                  |                 |         |
|                   | 000000000000 | -                |                 |                  |                  |                 |         |

#### REGISTER 9-3: PLLFBD: PLL FEEDBACK DIVISOR REGISTER

#### 15.1 Output Compare Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 15.1.1 KEY RESOURCES

- "Output Compare" (DS70358) in the "dsPIC33/ PIC24 Family Reference Manual"
- · Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools



FIGURE 19-1: I2Cx BLOCK DIAGRAM (X = 1 OR 2)

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

## REGISTER 21-13: CxBUFPNT2: ECANx FILTER 4-7 BUFFER POINTER REGISTER 2

| R/W-0                             | R/W-0                                    | R/W-0          | R/W-0            | R/W-0               | R/W-0         | R/W-0           | R/W-0 |  |  |  |
|-----------------------------------|------------------------------------------|----------------|------------------|---------------------|---------------|-----------------|-------|--|--|--|
|                                   | F7BP                                     | <3:0>          |                  | F6BP<3:0>           |               |                 |       |  |  |  |
| bit 15                            |                                          |                |                  |                     |               |                 | bit 8 |  |  |  |
|                                   |                                          |                |                  |                     |               |                 |       |  |  |  |
| R/W-0                             | R/W-0                                    | R/W-0          | R/W-0            | R/W-0               | R/W-0         | R/W-0           | R/W-0 |  |  |  |
|                                   | F5BP                                     | <3:0>          |                  | F4BP<3:0>           |               |                 |       |  |  |  |
| bit 7                             |                                          |                |                  |                     |               |                 | bit 0 |  |  |  |
| Legend:                           |                                          |                |                  |                     |               |                 |       |  |  |  |
| R = Readable                      | bit                                      | W = Writable   | bit              | U = Unimpleme       | nted bit, rea | d as '0'        |       |  |  |  |
| n = Value at POR '1' = Bit is set |                                          |                |                  | '0' = Bit is cleare | ed            | x = Bit is unkr | nown  |  |  |  |
| bit 15-12                         | <b>F7BP&lt;3:0&gt;:</b><br>1111 = Filter | RX Buffer Masl | k for Filter 7 b | its<br>ffer         |               |                 |       |  |  |  |

| 1110 = Filter hits received in RX Buffer 14                                              |
|------------------------------------------------------------------------------------------|
| •                                                                                        |
| •                                                                                        |
| 0001 = Filter hits received in RX Buffer 1<br>0000 = Filter hits received in RX Buffer 0 |
| F6BP<3:0>: RX Buffer Mask for Filter 6 bits (same values as bits<15:12>)                 |
| F5BP<3:0>: RX Buffer Mask for Filter 5 bits (same values as bits<15:12>)                 |
| F4BP<3:0>: RX Buffer Mask for Filter 4 bits (same values as bits<15:12>)                 |
|                                                                                          |

#### REGISTER 21-14: CxBUFPNT3: ECANx FILTER 8-11 BUFFER POINTER REGISTER 3

| R/W-0               | R/W-0                                                                                                                                                                                                         | R/W-0                                                                                         | R/W-0                                                                              | R/W-0                | R/W-0           | R/W-0           | R/W-0  |  |  |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------|-----------------|-----------------|--------|--|--|--|
|                     | F11BF                                                                                                                                                                                                         | P<3:0>                                                                                        |                                                                                    |                      | F10B            | P<3:0>          |        |  |  |  |
| bit 15              |                                                                                                                                                                                                               |                                                                                               |                                                                                    |                      |                 |                 | bit 8  |  |  |  |
| R/W_0               | R/M-0                                                                                                                                                                                                         | R/M/-0                                                                                        | R/M-0                                                                              | R/\\/_0              | R/W/-0          | R/M/-0          | R/\/_0 |  |  |  |
| 10,00-0             | F9BP                                                                                                                                                                                                          | >                                                                                             | 1000-0                                                                             | 10,00-0              | F8B             | P<3:0>          | 1477-0 |  |  |  |
| bit 7               |                                                                                                                                                                                                               |                                                                                               |                                                                                    |                      |                 |                 | bit 0  |  |  |  |
| Legend:             |                                                                                                                                                                                                               |                                                                                               |                                                                                    |                      |                 |                 |        |  |  |  |
| R = Readable        | e bit                                                                                                                                                                                                         | W = Writable                                                                                  | bit                                                                                | U = Unimpler         | nented bit, rea | d as '0'        |        |  |  |  |
| -n = Value at       | POR                                                                                                                                                                                                           | '1' = Bit is set                                                                              |                                                                                    | '0' = Bit is cle     | ared            | x = Bit is unkr | nown   |  |  |  |
| bit 15-12           | F11BP<3:0><br>1111 = Filter<br>1110 = Filter<br>•<br>•<br>•<br>0001 = Filter<br>0000 = Filter                                                                                                                 | RX Buffer Mar<br>hits received ir<br>hits received ir<br>hits received ir<br>hits received ir | sk for Filter 1<br>n RX FIFO bu<br>n RX Buffer 1<br>n RX Buffer 1<br>n RX Buffer 0 | 1 bits<br>iffer<br>4 |                 |                 |        |  |  |  |
| bit 11-8<br>bit 7-4 | <ul> <li>-8 F10BP&lt;3:0&gt;: RX Buffer Mask for Filter 10 bits (same values as bits&lt;15:12&gt;)</li> <li>4 F9BP&lt;3:0&gt;: RX Buffer Mask for Filter 9 bits (same values as bits&lt;15:12&gt;)</li> </ul> |                                                                                               |                                                                                    |                      |                 |                 |        |  |  |  |
| bit 3-0             | F8BP<3:0>:                                                                                                                                                                                                    | RX Buffer Mas                                                                                 | k for Filter 8 k                                                                   | oits (same value     | s as bits<15:1  | 2>)             |        |  |  |  |

© 2011-2013 Microchip Technology Inc.

# 23.0 10-BIT/12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

- **Note 1:** This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. То complement the information in this data sheet. refer to "Analog-to-Digital Converter (ADC)" (DS70621) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have one ADC module. The ADC module supports up to 16 analog input channels.

On ADC1, the AD12B bit (AD1CON1<10>) allows the ADC module to be configured by the user as either a 10-bit, 4 Sample-and-Hold (S&H) ADC (default configuration) or a 12-bit, 1 S&H ADC.

Note: The ADC module needs to be disabled before modifying the AD12B bit.

## 23.1 Key Features

#### 23.1.1 10-BIT ADC CONFIGURATION

The 10-bit ADC configuration has the following key features:

- Successive Approximation (SAR) conversion
- · Conversion speeds of up to 1.1 Msps
- · Up to 16 analog input pins
- Connections to three internal op amps
- Connections to the Charge Time Measurement Unit (CTMU) and temperature measurement diode
- Channel selection and triggering can be controlled by the Peripheral Trigger Generator (PTG)
- External voltage reference input pins
- · Simultaneous sampling of:
  - Up to four analog input pins
  - Three op amp outputs
  - Combinations of analog inputs and op amp outputs
- Automatic Channel Scan mode
- Selectable conversion Trigger source
- · Selectable Buffer Fill modes
- Four result alignment options (signed/unsigned, fractional/integer)
- Operation during CPU Sleep and Idle modes

#### 23.1.2 12-BIT ADC CONFIGURATION

The 12-bit ADC configuration supports all the features listed above, with the exception of the following:

- In the 12-bit configuration, conversion speeds of up to 500 ksps are supported
- There is only one S&H amplifier in the 12-bit configuration; therefore, simultaneous sampling of multiple channels is not supported.

Depending on the particular device pinout, the ADC can have up to 16 analog input pins, designated AN0 through AN15. These analog inputs are shared with op amp inputs and outputs, comparator inputs, and external voltage references. When op amp/comparator functionality is enabled, or an external voltage reference is used, the analog input that shares that pin is no longer available. The actual number of analog input pins, op amps and external voltage reference input configuration depends on the specific device.

A block diagram of the ADC module is shown in Figure 23-1. Figure 23-2 provides a diagram of the ADC conversion clock period.

## 23.2 ADC Helpful Tips

- 1. The SMPIx control bits in the AD1CON2 register:
  - a) Determine when the ADC interrupt flag is set and an interrupt is generated, if enabled.
  - b) When the CSCNA bit in the AD1CON2 registers is set to '1', this determines when the ADC analog scan channel list, defined in the AD1CSSL/AD1CSSH registers, starts over from the beginning.
  - c) When the DMA peripheral is not used (ADDMAEN = 0), this determines when the ADC Result Buffer Pointer to ADC1BUF0-ADC1BUFF gets reset back to the beginning at ADC1BUF0.
  - d) When the DMA peripheral is used (ADDMAEN = 1), this determines when the DMA Address Pointer is incremented after a sample/conversion operation. ADC1BUF0 is the only ADC buffer used in this mode. The ADC Result Buffer Pointer to ADC1BUF0-ADC1BUFF gets reset back to the beginning at ADC1BUF0. The DMA address is incremented after completion of every 32nd sample/conversion operation. Conversion results are stored in the ADC1BUF0 register for transfer to RAM using DMA.
- 2. When the DMA module is disabled (ADDMAEN = 0), the ADC has 16 result buffers. ADC conversion results are stored sequentially in ADC1BUF0-ADC1BUFF, regardless of which analog inputs are being used subject to the SMPIx bits and the condition described in 1c) above. There is no relationship between the ANx input being measured and which ADC buffer (ADC1BUF0-ADC1BUFF) that the conversion results will be placed in.
- 3. When the DMA module is enabled (ADDMAEN = 1), the ADC module has only 1 ADC result buffer (i.e., ADC1BUF0) per ADC peripheral and the ADC conversion result must be read, either by the CPU or DMA Controller, before the next ADC conversion is complete to avoid overwriting the previous value.
- 4. The DONE bit (AD1CON1<0>) is only cleared at the start of each conversion and is set at the completion of the conversion, but remains set indefinitely, even through the next sample phase until the next conversion begins. If application code is monitoring the DONE bit in any kind of software loop, the user must consider this behavior because the CPU code execution is faster than the ADC. As a result, in Manual Sample mode, particularly where the user's code is setting the SAMP bit (AD1CON1<1>), the DONE bit should also be cleared by the user application just before setting the SAMP bit.

5. Enabling op amps, comparator inputs and external voltage references can limit the availability of analog inputs (ANx pins). For example, when Op Amp 2 is enabled, the pins for ANO, AN1 and AN2 are used by the op amp's inputs and output. This negates the usefulness of Alternate Input mode since the MUXA selections use ANO-AN2. Carefully study the ADC block diagram to determine the configuration that will best suit your application. Configuration examples are available in the "Analog-to-Digital Converter (ADC)" (DS70621) section in the "dsPIC33/ PIC24 Family Reference Manual".

#### 23.3 ADC Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 23.3.1 KEY RESOURCES

- "Analog-to-Digital Converter (ADC)" (DS70621) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

| Bit Field             | Description                                                                                                                                                                                   |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WDTPRE                | Watchdog Timer Prescaler bit<br>1 = 1:128<br>0 = 1:32                                                                                                                                         |
| WDTPOST<3:0>          | Watchdog Timer Postscaler bits<br>1111 = 1:32,768<br>1110 = 1:16,384<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                         |
| WDTWIN<1:0>           | Watchdog Window Select bits<br>11 = WDT window is 25% of WDT period<br>10 = WDT window is 37.5% of WDT period<br>01 = WDT window is 50% of WDT period<br>00 = WDT window is 75% of WDT period |
| ALTI2C1               | Alternate I2C1 pin<br>1 = I2C1 is mapped to the SDA1/SCL1 pins<br>0 = I2C1 is mapped to the ASDA1/ASCL1 pins                                                                                  |
| ALTI2C2               | Alternate I2C2 pin<br>1 = I2C2 is mapped to the SDA2/SCL2 pins<br>0 = I2C2 is mapped to the ASDA2/ASCL2 pins                                                                                  |
| JTAGEN <sup>(2)</sup> | JTAG Enable bit<br>1 = JTAG is enabled<br>0 = JTAG is disabled                                                                                                                                |
| ICS<1:0>              | ICD Communication Channel Select bits<br>11 = Communicate on PGEC1 and PGED1<br>10 = Communicate on PGEC2 and PGED2<br>01 = Communicate on PGEC3 and PGED3<br>00 = Reserved, do not use       |

#### TABLE 27-2: CONFIGURATION BITS DESCRIPTION (CONTINUED)

Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

2: When JTAGEN = 1, an internal pull-up resistor is enabled on the TMS pin. Erased devices default to JTAGEN = 1. Applications requiring I/O pins in a high-impedance state (tri-state) in Reset should use pins other than TMS for this purpose.

| DC CHARACTERISTICS |                   |                                                                  | $\begin{tabular}{ l l l l l l l l l l l l l l l l l l l$ |   |     |      |                 |
|--------------------|-------------------|------------------------------------------------------------------|----------------------------------------------------------|---|-----|------|-----------------|
| Param<br>No.       | Symbol            | Characteristic                                                   | Min. Typ. Max. Units Conditions                          |   |     |      |                 |
| Operati            | Operating Voltage |                                                                  |                                                          |   |     |      |                 |
| DC10               | Vdd               | Supply Voltage                                                   | 3.0                                                      | _ | 3.6 | V    |                 |
| DC16               | VPOR              | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _                                                        | _ | Vss | V    |                 |
| DC17               | Svdd              | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal     | 0.03                                                     | — | —   | V/ms | 0V-1V in 100 ms |

#### TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

#### TABLE 30-5: FILTER CAPACITOR (CEFC) SPECIFICATIONS

| Standard Operating Conditions (unless otherwise stated):Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |        |                                                   |      |      |      |       |                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------|------|------|------|-------|-------------------------------------------------------|
| Param<br>No.                                                                                                                                                                             | Symbol | Characteristics                                   | Min. | Тур. | Max. | Units | Comments                                              |
|                                                                                                                                                                                          | Cefc   | External Filter Capacitor<br>Value <sup>(1)</sup> | 4.7  | 10   | _    | μF    | Capacitor must have a low series resistance (< 1 Ohm) |

**Note 1:** Typical VCAP voltage = 1.8 volts when VDD  $\geq$  VDDMIN.



#### FIGURE 30-21: SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0) TIMING CHARACTERISTICS

# TABLE 30-40:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |              |                     |      |       |                                |
|--------------------|-----------------------|-------------------------------------------------------|--------------|---------------------|------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                         | Min.         | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK2 Input Frequency                          | —            | —                   | 11   | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK2 Input Fall Time                                  | —            | -                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK2 Input Rise Time                                  | _            | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                            |              |                     | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                            | —            | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge             | —            | 6                   | 20   | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge          | 30           | _                   | _    | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge            | 30           | _                   | _    | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge             | 30           | —                   | _    | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS2}$ ↓ to SCK2 ↑ or SCK2 ↓<br>Input       | 120          |                     | —    | ns    |                                |
| SP51               | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance                | 10           | —                   | 50   | ns    | (Note 4)                       |
| SP52               | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                                 | 1.5 Tcy + 40 | —                   |      | ns    | (Note 4)                       |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 91 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

# TABLE 30-48:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |              |                     |      |       |                                |
|--------------------|-----------------------|-------------------------------------------------------|--------------|---------------------|------|-------|--------------------------------|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                         | Min.         | Тур. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP70               | FscP                  | Maximum SCK1 Input Frequency                          |              | _                   | 11   | MHz   | (Note 3)                       |
| SP72               | TscF                  | SCK1 Input Fall Time                                  | _            |                     | —    | ns    | See Parameter DO32<br>(Note 4) |
| SP73               | TscR                  | SCK1 Input Rise Time                                  | —            | —                   | —    | ns    | See Parameter DO31<br>(Note 4) |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                            |              |                     | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                            | —            | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge             | —            | 6                   | 20   | ns    |                                |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge          | 30           | _                   | _    | ns    |                                |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge            | 30           | _                   | _    | ns    |                                |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge             | 30           | _                   | _    | ns    |                                |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input       | 120          |                     | —    | ns    |                                |
| SP51               | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance                | 10           | —                   | 50   | ns    | (Note 4)                       |
| SP52               | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                                 | 1.5 Tcy + 40 | —                   | _    | ns    | (Note 4)                       |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

### 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS |          |      |      |
|----------------------------|-------------|----------|------|------|
| Dimension Limits           |             | MIN      | NOM  | MAX  |
| Contact Pitch E            |             | 0.65 BSC |      |      |
| Optional Center Pad Width  | W2          |          |      | 6.60 |
| Optional Center Pad Length | T2          |          |      | 6.60 |
| Contact Pad Spacing        |             |          | 8.00 |      |
| Contact Pad Spacing        | C2          |          | 8.00 |      |
| Contact Pad Width (X44)    | X1          |          |      | 0.35 |
| Contact Pad Length (X44)   |             |          |      | 0.85 |
| Distance Between Pads G    |             | 0.25     |      |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103B



#### 48-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 6x6x0.5 mm Body [UQFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging

Microchip Technology Drawing C04-153A Sheet 1 of 2

## Revision C (December 2011)

This revision includes typographical and formatting changes throughout the data sheet text.

In addition, where applicable, new sections were added to each peripheral chapter that provide information and links to related resources, as well as helpful tips. For examples, see Section 20.1 "UART Helpful Tips" and Section 3.6 "CPU Resources". All occurrences of TLA were updated to VTLA throughout the document, with the exception of the pin diagrams (updated diagrams were not available at time of publication).

A new chapter, Section 31.0 "DC and AC Device Characteristics Graphs", was added.

All other major changes are referenced by their respective section in Table A-2.

| Section Name                                                                                                                                                            | Update Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| "16-bit Microcontrollers<br>and Digital Signal<br>Controllers (up to<br>256-Kbyte Flash and<br>32-Kbyte SRAM) with High-<br>Speed PWM, Op amps, and<br>Advanced Analog" | The content on the first page of this section was extensively reworked to provide the reader with the key features and functionality of this device family in an "at-a-glance" format.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Section 1.0 "Device<br>Overview"                                                                                                                                        | Updated the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X, and<br>PIC24EPXXXGP/MC20X Block Diagram (see Figure 1-1), which now contains a CPU<br>block and a reference to the CPU diagram.<br>Updated the description and Note references in the Pinout I/O Descriptions for these<br>pins: C1IN2- C2IN2- C3IN2- OA1OUT OA2OUT and OA3OUT (see Table 1-1)                                                                                                                                                                                                                                                                                       |
| Section 2.0 "Guidelines for<br>Getting Started with 16-bit<br>Digital Signal Controllers<br>and Microcontrollers"                                                       | Updated the Recommended Minimum Connection diagram (see Figure 2-1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Section 3.0 "CPU"                                                                                                                                                       | Updated the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X, and<br>PIC24EPXXXGP/MC20X CPU Block Diagram (see Figure 3-1).<br>Updated the Status register definition in the Programmer's Model (see Figure 3-2).                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Section 4.0 "Memory<br>Organization"                                                                                                                                    | Updated the Data Memory Maps (see Figure 4-6 and Figure 4-11).<br>Removed the DCB<1:0> bits from the OC1CON2, OC2CON2, OC3CON2, and<br>OC4CON2 registers in the Output Compare 1 Through Output Compare 4 Register<br>Map (see Table 4-10).<br>Added the TRIG1 and TRGCON1 registers to the PWM Generator 1 Register Map<br>(see Table 4-13).<br>Added the TRIG2 and TRGCON2 registers to the PWM Generator 2 Register Map<br>(see Table 4-14).<br>Added the TRIG3 and TRGCON3 registers to the PWM Generator 3 Register Map<br>(see Table 4-15).<br>Updated the second note in Section 4.7.1 "Bit-Reversed Addressing<br>Implementation". |
| Section 8.0 "Direct Memory<br>Access (DMA)"                                                                                                                             | Updated the DMA Controller diagram (see Figure 8-1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Section 14.0 "Input<br>Capture"                                                                                                                                         | Updated the bit values for the ICx clock source of the ICTSEL<12:10> bits in the ICxCON1 register (see Register 14-1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Section 15.0 "Output<br>Compare"                                                                                                                                        | Updated the bit values for the OCx clock source of the OCTSEL<2:0> bits in the OCxCON1 register (see Register 15-1).<br>Removed the DCB<1:0> bits from the Output Compare x Control Register 2 (see Register 15-2).                                                                                                                                                                                                                                                                                                                                                                                                                        |

#### TABLE A-2: MAJOR SECTION UPDATES