



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Active                                                                           |
|----------------------------------------------------------------------------------|
| dsPIC                                                                            |
| 16-Bit                                                                           |
| 60 MIPs                                                                          |
| CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| 21                                                                               |
| 512KB (170K x 24)                                                                |
| FLASH                                                                            |
| -                                                                                |
| 24K x 16                                                                         |
| 3V ~ 3.6V                                                                        |
| A/D 6x10b/12b                                                                    |
| Internal                                                                         |
| -40°C ~ 150°C (TA)                                                               |
| Through Hole                                                                     |
| 28-DIP (0.300", 7.62mm)                                                          |
| 28-SPDIP                                                                         |
| https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc502-h-sp |
|                                                                                  |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **REGISTER 3-1:** SR: CPU STATUS REGISTER (CONTINUED)

| bit 7-5       | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2,3)</sup><br>111 = CPU Interrupt Priority Level is 7 (15); user interrupts are disabled<br>110 = CPU Interrupt Priority Level is 6 (14)<br>101 = CPU Interrupt Priority Level is 5 (13)<br>100 = CPU Interrupt Priority Level is 4 (12)<br>011 = CPU Interrupt Priority Level is 3 (11)<br>010 = CPU Interrupt Priority Level is 2 (10)<br>001 = CPU Interrupt Priority Level is 1 (9)<br>000 = CPU Interrupt Priority Level is 0 (8) |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4         | RA: REPEAT Loop Active bit<br>1 = REPEAT loop in progress<br>0 = REPEAT loop not in progress                                                                                                                                                                                                                                                                                                                                                                                                    |
| bit 3         | N: MCU ALU Negative bit<br>1 = Result was negative<br>0 = Result was non-negative (zero or positive)                                                                                                                                                                                                                                                                                                                                                                                            |
| bit 2         | <ul> <li>OV: MCU ALU Overflow bit</li> <li>This bit is used for signed arithmetic (2's complement). It indicates an overflow of the magnitude that causes the sign bit to change state.</li> <li>1 = Overflow occurred for signed arithmetic (in this arithmetic operation)</li> <li>0 = No overflow occurred</li> </ul>                                                                                                                                                                        |
| bit 1         | <ul> <li><b>Z:</b> MCU ALU Zero bit</li> <li>1 = An operation that affects the Z bit has set it at some time in the past</li> <li>0 = The most recent operation that affects the Z bit has cleared it (i.e., a non-zero result)</li> </ul>                                                                                                                                                                                                                                                      |
| bit 0         | <b>C:</b> MCU ALU Carry/Borrow bit<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                                                                                                                                                                                                                                                                                                             |
| Note 1:<br>2: | This bit is available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.<br>The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority                                                                                                                                                                                                                                                                                                     |

- Level. The value in parentheses indicates the IPL, if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  3: The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.
- 4: A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.

#### FIGURE 4-2: PROGRAM MEMORY MAP FOR dsPIC33EP64GP50X, dsPIC33EP64MC20X/50X AND PIC24EP64GP/MC20X DEVICES



Note: Memory areas are not shown to scale.





#### 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



#### FIGURE 4-17: EDS MEMORY MAP

# 7.3 Interrupt Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter |
|-------|--------------------------------------------------------------------------------------|
|       | this ORL in your prowser.                                                            |
|       | http://www.microchip.com/wwwproducts/                                                |
|       | Devices.aspx?dDocName=en555464                                                       |

#### 7.3.1 KEY RESOURCES

- "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related *"dsPIC33/PIC24 Family Reference Manual"* Sections
- Development Tools

## 7.4 Interrupt Control and Status Registers

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement the following registers for the interrupt controller:

- INTCON1
- INTCON2
- INTCON3
- INTCON4
- INTTREG

## 7.4.1 INTCON1 THROUGH INTCON4

Global interrupt control functions are controlled from INTCON1, INTCON2, INTCON3 and INTCON4.

INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS), as well as the control and status flags for the processor trap sources.

The INTCON2 register controls external interrupt request signal behavior and also contains the Global Interrupt Enable bit (GIE).

INTCON3 contains the status flags for the DMA and DO stack overflow status trap sources.

The INTCON4 register contains the software generated hard trap status bit (SGHT).

# 7.4.2 IFSx

The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software.

### 7.4.3 IECx

The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals.

#### 7.4.4 IPCx

The IPCx registers are used to set the Interrupt Priority Level (IPL) for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels.

#### 7.4.5 INTTREG

The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt Priority Level, which are latched into the Vector Number bits (VECNUM<7:0>) and Interrupt Priority Level bits (ILR<3:0>) fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt.

The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence as they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having Vector Number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0> and the INT0IP bits in the first position of IPC0 (IPC0<2:0>).

## 7.4.6 STATUS/CONTROL REGISTERS

Although these registers are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. For more information on these registers refer to "**CPU**" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual".

- The CPU STATUS Register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU Interrupt Priority Level. The user software can change the current CPU Interrupt Priority Level by writing to the IPLx bits.
- The CORCON register contains the IPL3 bit which, together with IPL<2:0>, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software.

All Interrupt registers are described in Register 7-3 through Register 7-7 in the following pages.

In addition, DMA transfers can be triggered by timers as well as external interrupts. Each DMA channel is unidirectional. Two DMA channels must be allocated to read and write to a peripheral. If more than one channel receives a request to transfer data, a simple fixed priority scheme based on channel number, dictates which channel completes the transfer and which channel, or channels, are left pending. Each DMA channel moves a block of data, after which, it generates an interrupt to the CPU to indicate that the block is available for processing.

The DMA Controller provides these functional capabilities:

- Four DMA channels
- Register Indirect with Post-Increment Addressing mode
- Register Indirect without Post-Increment Addressing mode

- Peripheral Indirect Addressing mode (peripheral generates destination address)
- CPU interrupt after half or full block transfer complete
- Byte or word transfers
- · Fixed priority channel arbitration
- Manual (software) or automatic (peripheral DMA requests) transfer initiation
- One-Shot or Auto-Repeat Block Transfer modes
- Ping-Pong mode (automatic switch between two SRAM start addresses after each block transfer is complete)
- DMA request for each channel can be selected from any supported interrupt source
- Debug support features

The peripherals that can utilize DMA are listed in Table 8-1.

| Peripheral to DMA Association | DMAxREQ Register<br>IRQSEL<7:0> Bits | DMAxPAD Register<br>(Values to Read from<br>Peripheral) | DMAxPAD Register<br>(Values to Write to<br>Peripheral) |
|-------------------------------|--------------------------------------|---------------------------------------------------------|--------------------------------------------------------|
| INT0 – External Interrupt 0   | 00000000                             | —                                                       | —                                                      |
| IC1 – Input Capture 1         | 0000001                              | 0x0144 (IC1BUF)                                         | —                                                      |
| IC2 – Input Capture 2         | 00000101                             | 0x014C (IC2BUF)                                         | _                                                      |
| IC3 – Input Capture 3         | 00100101                             | 0x0154 (IC3BUF)                                         | —                                                      |
| IC4 – Input Capture 4         | 00100110                             | 0x015C (IC4BUF)                                         | —                                                      |
| OC1 – Output Compare 1        | 00000010                             | _                                                       | 0x0906 (OC1R)<br>0x0904 (OC1RS)                        |
| OC2 – Output Compare 2        | 00000110                             | _                                                       | 0x0910 (OC2R)<br>0x090E (OC2RS)                        |
| OC3 – Output Compare 3        | 00011001                             | _                                                       | 0x091A (OC3R)<br>0x0918 (OC3RS)                        |
| OC4 – Output Compare 4        | 00011010                             | _                                                       | 0x0924 (OC4R)<br>0x0922 (OC4RS)                        |
| TMR2 – Timer2                 | 00000111                             | —                                                       | —                                                      |
| TMR3 – Timer3                 | 00001000                             | -                                                       | —                                                      |
| TMR4 – Timer4                 | 00011011                             | _                                                       | —                                                      |
| TMR5 – Timer5                 | 00011100                             | —                                                       | —                                                      |
| SPI1 Transfer Done            | 00001010                             | 0x0248 (SPI1BUF)                                        | 0x0248 (SPI1BUF)                                       |
| SPI2 Transfer Done            | 00100001                             | 0x0268 (SPI2BUF)                                        | 0x0268 (SPI2BUF)                                       |
| UART1RX – UART1 Receiver      | 00001011                             | 0x0226 (U1RXREG)                                        | —                                                      |
| UART1TX – UART1 Transmitter   | 00001100                             | —                                                       | 0x0224 (U1TXREG)                                       |
| UART2RX – UART2 Receiver      | 00011110                             | 0x0236 (U2RXREG)                                        | —                                                      |
| UART2TX – UART2 Transmitter   | 00011111                             | —                                                       | 0x0234 (U2TXREG)                                       |
| ECAN1 – RX Data Ready         | 00100010                             | 0x0440 (C1RXD)                                          |                                                        |
| ECAN1 – TX Data Request       | 01000110                             | —                                                       | 0x0442 (C1TXD)                                         |
| ADC1 – ADC1 Convert Done      | 00001101                             | 0x0300 (ADC1BUF0)                                       | _                                                      |

#### TABLE 8-1: DMA CHANNEL TO PERIPHERAL ASSOCIATIONS

## REGISTER 11-17: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY)

|              | R/W-0                                                                                                                                                                        | R/W-0                                                    | R/W-0    | R/W-0             | R/W-0           | R/W-0           | R/W-0          |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------|-------------------|-----------------|-----------------|----------------|
| —            |                                                                                                                                                                              |                                                          |          | DTCMP3R<6:0       | )>              |                 |                |
| bit 15       |                                                                                                                                                                              |                                                          |          |                   |                 |                 | bit 8          |
|              |                                                                                                                                                                              |                                                          |          |                   |                 |                 |                |
| U-0          | R/W-0                                                                                                                                                                        | R/W-0                                                    | R/W-0    | R/W-0             | R/W-0           | R/W-0           | R/W-0          |
|              |                                                                                                                                                                              |                                                          |          | DTCMP2R<6:0       | )>              |                 |                |
| bit 7        |                                                                                                                                                                              |                                                          |          |                   |                 |                 | bit 0          |
|              |                                                                                                                                                                              |                                                          |          |                   |                 |                 |                |
| Legend:      |                                                                                                                                                                              |                                                          |          |                   |                 |                 |                |
| R = Readab   | le bit                                                                                                                                                                       | W = Writable I                                           | oit      | U = Unimplen      | nented bit, rea | ad as '0'       |                |
| -n = Value a | t POR                                                                                                                                                                        | '1' = Bit is set                                         |          | '0' = Bit is clea | ared            | x = Bit is unkr | nown           |
| bit 14-8     | DTCMP3R<6:0>: Assign PWM Dead-Time Compensation Input 3 to the Corresponding RPn Pin I<br>(see Table 11-2 for input pin selection numbers)<br>1111001 = Input tied to RPI121 |                                                          |          |                   |                 |                 | g RPn Pin bits |
|              | 0000001 =<br>0000000 =                                                                                                                                                       | nput tied to CMI<br>nput tied to Vss                     | P1       |                   |                 |                 |                |
| bit 7        | 0000001 =<br>0000000 =<br>Unimpleme                                                                                                                                          | nput tied to CMI<br>nput tied to Vss<br>nted: Read as '0 | 21<br>)' |                   |                 |                 |                |

# 16.3 PWMx Control Registers

#### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER

| R/W-0  | U-0 | R/W-0  | HS/HC-0 | R/W-0 | R/W-0               | R/W-0                  | R/W-0                  |
|--------|-----|--------|---------|-------|---------------------|------------------------|------------------------|
| PTEN   | —   | PTSIDL | SESTAT  | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> |
| bit 15 |     |        |         |       |                     |                        | bit 8                  |

| R/W-0                 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0                  | R/W-0                  | R/W-0                  | R/W-0                  |
|-----------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------|
| SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3 <sup>(1)</sup> | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> |
| bit 7                 |                         |                         |                         |                        |                        |                        | bit 0                  |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, re  | ad as '0'          |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15  | PTEN: PWMx Module Enable bit                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = PWMx module is enabled</li> <li>0 = PWMx module is disabled</li> </ul>                                                              |
| bit 14  | Unimplemented: Read as '0'                                                                                                                       |
| bit 13  | PTSIDL: PWMx Time Base Stop in Idle Mode bit                                                                                                     |
|         | <ul> <li>1 = PWMx time base halts in CPU Idle mode</li> <li>0 = PWMx time base runs in CPU Idle mode</li> </ul>                                  |
| bit 12  | SESTAT: Special Event Interrupt Status bit                                                                                                       |
|         | <ul> <li>1 = Special event interrupt is pending</li> <li>0 = Special event interrupt is not pending</li> </ul>                                   |
| bit 11  | SEIEN: Special Event Interrupt Enable bit                                                                                                        |
|         | 1 = Special event interrupt is enabled                                                                                                           |
|         | 0 = Special event interrupt is disabled                                                                                                          |
| bit 10  | EIPU: Enable Immediate Period Updates bit <sup>(1)</sup>                                                                                         |
|         | <ul> <li>1 = Active Period register is updated immediately</li> <li>0 = Active Period register updates occur on PWMx cycle boundaries</li> </ul> |
| bit 9   | SYNCPOL: Synchronize Input and Output Polarity bit <sup>(1)</sup>                                                                                |
|         | 1 = SYNCI1/SYNCO1 polarity is inverted (active-low)                                                                                              |
|         | 0 = SYNCI1/SYNCO1 is active-high                                                                                                                 |
| bit 8   | SYNCOEN: Primary Time Base Sync Enable bit <sup>(1)</sup>                                                                                        |
|         | 1 = SYNCO1 output is enabled                                                                                                                     |
| L:1 7   | 0 = SYNCOT output is disabled                                                                                                                    |
| DIT /   | SYNCEN: External Time Base Synchronization Enable bit                                                                                            |
|         | 1 = External synchronization of primary time base is enabled                                                                                     |
|         |                                                                                                                                                  |
| Note 1: | These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user                                            |
|         | application must program the period register with a value that is slightly larger than the expected period of                                    |

the external synchronization input signal.

2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

| U-0                   | U-0               | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
|-----------------------|-------------------|--------------------|------------------------|------------------|-----------------|-----------------------|----------|
|                       | —                 | PCHEQIRQ           | PCHEQIEN               | PCLEQIRQ         | PCLEQIEN        | POSOVIRQ              | POSOVIEN |
| bit 15                |                   |                    |                        |                  |                 |                       | bit 8    |
|                       |                   |                    |                        |                  |                 |                       |          |
| HS, R/C-0             | R/W-0             | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
| PCIIRQ <sup>(1)</sup> | PCIIEN            | VELOVIRQ           | VELOVIEN               | HOMIRQ           | HOMIEN          | IDXIRQ                | IDXIEN   |
| bit 7                 |                   |                    |                        |                  |                 |                       | bit 0    |
|                       |                   |                    |                        |                  |                 |                       |          |
| Legend:               |                   | HS = Hardware      | e Settable bit         | C = Clearable    | e bit           |                       |          |
| R = Readable          | bit               | W = Writable b     | bit                    | U = Unimpler     | nented bit, rea | d as '0'              |          |
| -n = Value at P       | POR               | '1' = Bit is set   |                        | '0' = Bit is cle | ared            | x = Bit is unkn       | IOWN     |
|                       |                   |                    |                        |                  |                 |                       |          |
| bit 15-14             | Unimplemen        | ted: Read as '0    |                        |                  | 01.1            | .,                    |          |
| DIT 13                |                   |                    | er Greater Tha         | n or Equal Con   | npare Status b  | It                    |          |
|                       | 0 = POS1CN        | T < QEI1GEC        |                        |                  |                 |                       |          |
| bit 12                | PCHEQIEN:         | Position Counte    | r Greater Tha          | n or Equal Con   | npare Interrupt | Enable bit            |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 11                | PCLEQIRQ:         | Position Counte    | r Less Than o          | r Equal Compa    | are Status bit  |                       |          |
|                       | $1 = POS1CN^{-1}$ | $T \leq QEI1LEC$   |                        |                  |                 |                       |          |
| bit 10                |                   | Position Counte    | r Less Than or         | r Equal Compa    | re Interrupt En | able bit              |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 9                 | POSOVIRQ:         | Position Counte    | er Overflow Sta        | atus bit         |                 |                       |          |
|                       | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
| <b>h</b> it 0         |                   | ow has occurred    | )<br>n Overflevv linte | ann at Eachlach  | .:.             |                       |          |
| DIL 8                 | 1 = Interrupt i   | Position Counte    | r Overnow Inte         | errupt Enable b  | nt              |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 7                 | PCIIRQ: Posi      | ition Counter (H   | oming) Initializ       | ation Process    | Complete Stat   | us bit <sup>(1)</sup> |          |
|                       | 1 = POS1CN        | T was reinitialize | ed                     |                  |                 |                       |          |
|                       | $0 = POS1CN^{-1}$ | T was not reiniti  | alized                 |                  |                 |                       |          |
| bit 6                 | PCIIEN: Posit     | tion Counter (He   | oming) Initializ       | ation Process    | Complete inter  | rupt Enable bit       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
| bit 5                 |                   | Velocity Counte    | r Overflow Sta         | tus bit          |                 |                       |          |
| Sit O                 | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
|                       | 0 = No overflo    | ow has not occu    | irred                  |                  |                 |                       |          |
| bit 4                 | VELOVIEN: \       | /elocity Counter   | Overflow Inte          | rrupt Enable bi  | it              |                       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
| <b>L</b> # 0          |                   | s disabled         |                        | ua hit           |                 |                       |          |
| DIL 3                 |                   | at has occurred    | me ⊨vent Stati         | us dil           |                 |                       |          |
|                       | 0 = No Home       | event has occure   | irred                  |                  |                 |                       |          |
|                       |                   |                    |                        |                  |                 |                       |          |

#### REGISTER 17-3: QEI1STAT: QEI1 STATUS REGISTER

**Note 1:** This status bit is only applicable to PIMOD<2:0> modes, '011' and '100'.

## REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <ul> <li>ADDEN: Address Character Detect bit (bit 8 of received data = 1)</li> <li>1 = Address Detect mode is enabled; if 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode is disabled</li> </ul>                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | RIDLE: Receiver Idle bit (read-only)<br>1 = Receiver is Idle<br>0 = Receiver is active                                                                                                                                                                                                           |
| bit 3 | <b>PERR:</b> Parity Error Status bit (read-only) 1 = Parity error has been detected for the current character (character at the top of the receive FIFO) 0 = Parity error has not been detected                                                                                                  |
| bit 2 | <pre>FERR: Framing Error Status bit (read-only) 1 = Framing error has been detected for the current character (character at the top of the receive FIFO) 0 = Framing error has not been detected</pre>                                                                                           |
| bit 1 | <ul> <li>OERR: Receive Buffer Overrun Error Status bit (clear/read-only)</li> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed; clearing a previously set OERR bit (1 → 0 transition) resets the receiver buffer and the UxRSR to the empty state</li> </ul> |
| bit 0 | <ul> <li>URXDA: UARTx Receive Buffer Data Available bit (read-only)</li> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                |

**Note 1:** Refer to the **"UART"** (DS70582) section in the *"dsPIC33/PIC24 Family Reference Manual"* for information on enabling the UARTx module for transmit operation.

# 21.0 ENHANCED CAN (ECAN™) MODULE (dsPIC33EPXXXGP/ MC50X DEVICES ONLY)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Enhanced Controller Area Network (ECAN™)" (DS70353) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

# 21.1 Overview

The Enhanced Controller Area Network (ECAN) module is a serial interface, useful for communicating with other CAN modules or microcontroller devices. This interface/protocol was designed to allow communications within noisy environments. The dsPIC33EPXXXGP/MC50X devices contain one ECAN module.

The ECAN module is a communication controller implementing the CAN 2.0 A/B protocol, as defined in the BOSCH CAN specification. The module supports CAN 1.2, CAN 2.0A, CAN 2.0B Passive and CAN 2.0B Active versions of the protocol. The module implementation is a full CAN system. The CAN specification is not covered within this data sheet. The reader can refer to the BOSCH CAN specification for further details. The ECAN module features are as follows:

- Implementation of the CAN protocol, CAN 1.2, CAN 2.0A and CAN 2.0B
- · Standard and extended data frames
- 0-8 bytes data length
- Programmable bit rate up to 1 Mbit/sec
- Automatic response to remote transmission requests
- Up to eight transmit buffers with application specified prioritization and abort capability (each buffer can contain up to 8 bytes of data)
- Up to 32 receive buffers (each buffer can contain up to 8 bytes of data)
- Up to 16 full (Standard/Extended Identifier) acceptance filters
- Three full acceptance filter masks
- DeviceNet<sup>™</sup> addressing support
- Programmable wake-up functionality with integrated low-pass filter
- Programmable Loopback mode supports self-test operation
- Signaling via interrupt capabilities for all CAN receiver and transmitter error states
- · Programmable clock source
- Programmable link to Input Capture (IC2) module for time-stamping and network synchronization
- · Low-power Sleep and Idle mode

The CAN bus module consists of a protocol engine and message buffering/control. The CAN protocol engine handles all functions for receiving and transmitting messages on the CAN bus. Messages are transmitted by first loading the appropriate data registers. Status and errors can be checked by reading the appropriate registers. Any message detected on the CAN bus is checked for errors and then matched against filters to see if it should be received and stored in one of the receive registers.

# 21.4 ECAN Control Registers

| U-0       | U-0                              | R/W-0                                 | R/W-0                            | R/W-0                              | R/W-1           | R/W-0          | R/W-0  |
|-----------|----------------------------------|---------------------------------------|----------------------------------|------------------------------------|-----------------|----------------|--------|
|           |                                  | CSIDL                                 | ABAT                             | CANCKS                             | REQOP2          | REQOP1         | REQOP0 |
| bit 15    |                                  |                                       |                                  | ·                                  |                 |                | bit 8  |
|           |                                  |                                       |                                  |                                    |                 |                |        |
| R-1       | R-0                              | R-0                                   | U-0                              | R/W-0                              | U-0             | U-0            | R/W-0  |
| OPMODE2   | OPMODE1                          | OPMODE0                               |                                  | CANCAP                             | —               |                | WIN    |
| bit 7     |                                  |                                       |                                  |                                    |                 |                | bit 0  |
|           |                                  |                                       |                                  |                                    |                 |                |        |
| Legena:   | hit                              | M = M/ritabla I                       |                                  | II – Unimplor                      | nonted bit read | L oo 'O'       |        |
|           |                                  | '1' = Bit is set                      | JIL                              | $0^{\circ} = \text{Bit is closed}$ | ared            | v – Bitis unkr |        |
|           |                                  | I - DILIS SEL                         |                                  |                                    | aleu            |                | IOWIT  |
| bit 15-14 | Unimplemen                       | ted: Read as '(                       | )'                               |                                    |                 |                |        |
| bit 13    | CSIDL: ECAN                      | Nx Stop in Idle I                     | Mode bit                         |                                    |                 |                |        |
|           | 1 = Discontin                    | ues module ope                        | eration when                     | device enters I                    | dle mode        |                |        |
|           | 0 = Continues                    | s module opera                        | tion in Idle m                   | ode                                |                 |                |        |
| bit 12    | ABAT: Abort                      | All Pending Tra                       | nsmissions b                     | it                                 |                 |                |        |
|           | 1 = Signals al                   | I transmit buffe                      | rs to abort tra<br>when all tran | ansmission<br>smissions are a      | aborted         |                |        |
| bit 11    |                                  | CANx Module C                         | lock (ECAN) S                    | Source Select b                    | bit             |                |        |
| 2         | 1 = FCAN is e                    | qual to 2 * FP                        |                                  |                                    |                 |                |        |
|           | 0 = FCAN is e                    | qual to FP                            |                                  |                                    |                 |                |        |
| bit 10-8  | REQOP<2:0>                       | Request Ope                           | ration Mode                      | bits                               |                 |                |        |
|           | 111 = Set Lis                    | ten All Messag                        | es mode                          |                                    |                 |                |        |
|           | 101 = Reserv                     | red                                   |                                  |                                    |                 |                |        |
|           | 100 <b>= Set Co</b>              | nfiguration mod                       | le                               |                                    |                 |                |        |
|           | 011 = Set Lis                    | ten Only mode                         |                                  |                                    |                 |                |        |
|           | 001 = Set Dis                    | able mode                             |                                  |                                    |                 |                |        |
|           | 000 <b>= Set No</b>              | rmal Operation                        | mode                             |                                    |                 |                |        |
| bit 7-5   | OPMODE<2:                        | <b>0&gt;</b> : Operation N            | /lode bits                       |                                    |                 |                |        |
|           | 111 = Module                     | e is in Listen All                    | Messages m                       | node                               |                 |                |        |
|           | 110 = Reserv<br>101 = Reserv     | red<br>red                            |                                  |                                    |                 |                |        |
|           | 100 = Module                     | e is in Configura                     | ation mode                       |                                    |                 |                |        |
|           | 011 = Module                     | e is in Listen Or                     | ly mode                          |                                    |                 |                |        |
|           | 010 = Module                     | e is in Loopback<br>s is in Disable n | k mode<br>node                   |                                    |                 |                |        |
|           | 000 = Module                     | e is in Normal C                      | peration mod                     | de                                 |                 |                |        |
| bit 4     | Unimplemen                       | ted: Read as 'd                       | )'                               |                                    |                 |                |        |
| bit 3     | CANCAP: CA                       | AN Message Re                         | eceive Timer                     | Capture Event                      | Enable bit      |                |        |
|           | 1 = Enables in<br>0 = Disables ( | nput capture ba<br>CAN capture        | sed on CAN                       | message recei                      | ive             |                |        |
| bit 2-1   | Unimplemen                       | ted: Read as '(                       | )'                               |                                    |                 |                |        |
| bit 0     | WIN: SFR Ma                      | ap Window Sele                        | ect bit                          |                                    |                 |                |        |
|           | 1 = Uses filter                  | r window                              |                                  |                                    |                 |                |        |
|           | 0 = Uses buff                    | er window                             |                                  |                                    |                 |                |        |

## 22.2 CTMU Control Registers

| REGISTER      | 22-1. CTW     |                   | CONTROL        | REGISTER                           | 1        |                        |        |  |  |
|---------------|---------------|-------------------|----------------|------------------------------------|----------|------------------------|--------|--|--|
| R/W-0         | U-0           | R/W-0             | R/W-0          | R/W-0                              | R/W-0    | R/W-0                  | R/W-0  |  |  |
| CTMUEN        |               | CTMUSIDL          | TGEN           | EDGEN                              | EDGSEQEN | IDISSEN <sup>(1)</sup> | CTTRIG |  |  |
| bit 15        |               |                   |                |                                    |          |                        | bit 8  |  |  |
|               |               |                   |                |                                    |          |                        |        |  |  |
| U-0           | U-0           | U-0               | U-0            | U-0                                | U-0      | U-0                    | U-0    |  |  |
|               | —             | —                 | —              | _                                  |          | _                      | _      |  |  |
| bit 7         |               |                   |                |                                    |          |                        | bit 0  |  |  |
|               |               |                   |                |                                    |          |                        |        |  |  |
| Legend:       |               |                   |                |                                    |          |                        |        |  |  |
| R = Readable  | e bit         | W = Writable b    | it             | U = Unimplemented bit, read as '0' |          |                        |        |  |  |
| -n = Value at | POR           | '1' = Bit is set  |                | '0' = Bit is cle                   | ared     | x = Bit is unknown     |        |  |  |
|               |               |                   |                |                                    |          |                        |        |  |  |
| bit 15        | CTMUEN: C     | TMU Enable bit    |                |                                    |          |                        |        |  |  |
|               | 1 = Module i  | s enabled         |                |                                    |          |                        |        |  |  |
|               | 0 = Module i  | s disabled        |                |                                    |          |                        |        |  |  |
| bit 14        | Unimplemen    | nted: Read as '0' |                |                                    |          |                        |        |  |  |
| bit 13        | CTMUSIDL:     | CTMU Stop in Id   | le Mode bit    |                                    |          |                        |        |  |  |
|               | 1 = Discontir | nues module ope   | eration when a | device enters lo                   | dle mode |                        |        |  |  |
|               | 0 = Continue  | es module operat  | ion in Idle mo | ode                                |          |                        |        |  |  |
| bit 12        | TGEN: Time    | Generation Enab   | ole bit        |                                    |          |                        |        |  |  |
|               | 1 = Enables   | edge delay gene   | eration        |                                    |          |                        |        |  |  |
|               | 0 = Disables  | edge delay gene   | eration        |                                    |          |                        |        |  |  |
| bit 11        | EDGEN: Edg    | e Enable bit      |                |                                    |          |                        |        |  |  |

#### REGISTER 22-1: CTMUCON1: CTMU CONTROL REGISTER 1

1 = Hardware modules are used to trigger edges (TMRx, CTEDx, etc.)

- 0 = Software is used to trigger edges (manual set of EDGxSTAT)
- bit 10 EDGSEQEN: Edge Sequence Enable bit
  - 1 = Edge 1 event must occur before Edge 2 event can occur
  - 0 = No edge sequence is needed
- bit 9 IDISSEN: Analog Current Source Control bit<sup>(1)</sup>
  - 1 = Analog current source output is grounded
  - 0 = Analog current source output is not grounded
- bit 8 CTTRIG: ADC Trigger Control bit
  - 1 = CTMU triggers ADC start of conversion
  - 0 = CTMU does not trigger ADC start of conversion
- bit 7-0 Unimplemented: Read as '0'
- **Note 1:** The ADC module Sample-and-Hold capacitor is not automatically discharged between sample/conversion cycles. Software using the ADC as part of a capacitance measurement must discharge the ADC capacitor before conducting the measurement. The IDISSEN bit, when set to '1', performs this function. The ADC must be sampling while the IDISSEN bit is active to connect the discharge sink to the capacitor array.

## REGISTER 23-6: AD1CHS0: ADC1 INPUT CHANNEL 0 SELECT REGISTER (CONTINUED)

| bit 4-0 | CH0SA<4:0>: Channel 0 Positive Input Select for Sample MUXA bits <sup>(1)</sup>                     |  |  |  |  |  |  |
|---------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
|         | 11111 = Open; use this selection with CTMU capacitive and time measurement                          |  |  |  |  |  |  |
|         | 11110 = Channel 0 positive input is connected to the CTMU temperature measurement diode (CTMU TEMP) |  |  |  |  |  |  |
|         | 11101 - Reserved                                                                                    |  |  |  |  |  |  |
|         | 11011 = Reserved                                                                                    |  |  |  |  |  |  |
|         | 11010 = Channel 0 positive input is the output of OA3/AN6 <sup>(2,3)</sup>                          |  |  |  |  |  |  |
|         | 11001 = Channel 0 positive input is the output of OA2/AN0 <sup>(2)</sup>                            |  |  |  |  |  |  |
|         | 11000 = Channel U positive input is the output of OA1/AN3(*)                                        |  |  |  |  |  |  |
|         | •                                                                                                   |  |  |  |  |  |  |
|         | •                                                                                                   |  |  |  |  |  |  |
|         | •                                                                                                   |  |  |  |  |  |  |
|         | 10000 = Reserved                                                                                    |  |  |  |  |  |  |
|         | 01111 = Channel 0 positive input is AN15 <sup>(1,3)</sup>                                           |  |  |  |  |  |  |
|         | 01110 = Channel 0 positive input is AN14 <sup>(1,3)</sup>                                           |  |  |  |  |  |  |
|         | 01101 = Channel 0 positive input is AN13 <sup>(1,3)</sup>                                           |  |  |  |  |  |  |
|         | •                                                                                                   |  |  |  |  |  |  |
|         | •                                                                                                   |  |  |  |  |  |  |
|         | • (1 2)                                                                                             |  |  |  |  |  |  |
|         | 00010 = Channel 0 positive input is AN2 <sup>(1,3)</sup>                                            |  |  |  |  |  |  |
|         | 00001 = Channel 0 positive input is AN1(1,3)                                                        |  |  |  |  |  |  |
|         | 00000 = Channel 0 positive input is AN0(',3)                                                        |  |  |  |  |  |  |

- **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.
  - 3: See the "Pin Diagrams" section for the available analog channels for each device.

| DC CHARACTERISTICS |        |                                                         | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |     |         |    |                        |  |  |  |
|--------------------|--------|---------------------------------------------------------|-------------------------------------------------------|-----|---------|----|------------------------|--|--|--|
| Param<br>No.       | Symbol | Characteristic                                          | Min. Typ. Max. Units Conditions                       |     |         |    |                        |  |  |  |
|                    | VIL    | Input Low Voltage                                       |                                                       |     |         |    |                        |  |  |  |
| DI10               |        | Any I/O Pin and MCLR                                    | Vss                                                   | _   | 0.2 VDD | V  |                        |  |  |  |
| DI18               |        | I/O Pins with SDAx, SCLx                                | Vss                                                   | _   | 0.3 VDD | V  | SMBus disabled         |  |  |  |
| DI19               |        | I/O Pins with SDAx, SCLx                                | Vss                                                   | _   | 0.8     | V  | SMBus enabled          |  |  |  |
|                    | Vih    | Input High Voltage                                      |                                                       |     |         |    |                        |  |  |  |
| DI20               |        | I/O Pins Not 5V Tolerant                                | 0.8 VDD                                               | —   | Vdd     | V  | (Note 3)               |  |  |  |
|                    |        | I/O Pins 5V Tolerant and MCLR                           | 0.8 VDD                                               | —   | 5.5     | V  | (Note 3)               |  |  |  |
|                    |        | I/O Pins with SDAx, SCLx                                | 0.8 VDD                                               | _   | 5.5     | V  | SMBus disabled         |  |  |  |
|                    |        | I/O Pins with SDAx, SCLx                                | 2.1                                                   | —   | 5.5     | V  | SMBus enabled          |  |  |  |
|                    | ICNPU  | Change Notification Pull-up Current                     |                                                       |     |         |    |                        |  |  |  |
| DI30               |        |                                                         | 150                                                   | 250 | 550     | μA | VDD = 3.3V, VPIN = VSS |  |  |  |
|                    | ICNPD  | Change Notification<br>Pull-Down Current <sup>(4)</sup> |                                                       |     |         |    |                        |  |  |  |
| DI31               |        |                                                         | 20                                                    | 50  | 100     | μA | VDD = 3.3V, VPIN = VDD |  |  |  |

#### TABLE 30-11: DC CHARACTERISTICS: I/O PIN INPUT SPECIFICATIONS

**Note 1:** The leakage current on the MCLR pin is strongly dependent on the applied voltage level. The specified levels represent normal operating conditions. Higher leakage current can be measured at different input voltages.

- 2: Negative current is defined as current sourced by the pin.
- 3: See the "Pin Diagrams" section for the 5V tolerant I/O pins.
- 4: VIL source < (VSS 0.3). Characterized but not tested.

**5:** Non-5V tolerant pins VIH source > (VDD + 0.3), 5V tolerant pins VIH source > 5.5V. Characterized but not tested.

- 6: Digital 5V tolerant pins cannot tolerate any "positive" input injection current from input sources > 5.5V.
- 7: Non-zero injection currents can affect the ADC results by approximately 4-6 counts.
- 8: Any number and/or combination of I/O pins not excluded under IICL or IICH conditions are permitted provided the mathematical "absolute instantaneous" sum of the input injection currents from all pins do not exceed the specified limit. Characterized but not tested.

# 30.2 AC Characteristics and Timing Parameters

This section defines dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X AC characteristics and timing parameters.

### TABLE 30-15: TEMPERATURE AND VOLTAGE SPECIFICATIONS - AC

|                    | Standard Operating Conditions: 3.0V to 3.6V                                 |  |  |  |  |
|--------------------|-----------------------------------------------------------------------------|--|--|--|--|
|                    | (unless otherwise stated)                                                   |  |  |  |  |
|                    | Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial |  |  |  |  |
| AC CHARACTERISTICS | $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended                        |  |  |  |  |
|                    | Operating voltage VDD range as described in Section 30.1 "DC                |  |  |  |  |
|                    | Characteristics".                                                           |  |  |  |  |

## FIGURE 30-1: LOAD CONDITIONS FOR DEVICE TIMING SPECIFICATIONS



## TABLE 30-16: CAPACITIVE LOADING REQUIREMENTS ON OUTPUT PINS

| Param<br>No. | Symbol | Characteristic        | Min. | Тур. | Max. | Units | Conditions                                                          |
|--------------|--------|-----------------------|------|------|------|-------|---------------------------------------------------------------------|
| DO50         | Cosco  | OSC2 Pin              | _    | —    | 15   | pF    | In XT and HS modes, when<br>external clock is used to drive<br>OSC1 |
| DO56         | Сю     | All I/O Pins and OSC2 | —    | —    | 50   | pF    | EC mode                                                             |
| DO58         | Св     | SCLx, SDAx            | _    | _    | 400  | pF    | In I <sup>2</sup> C™ mode                                           |

| AC CHARACTERISTICS   |                                          |                                             | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |     |     |     |  |
|----------------------|------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--|
| Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex)                                                                                                                                                                                                                                              | СКЕ | СКР | SMP |  |
| 15 MHz               | Table 30-33                              |                                             | _                                                                                                                                                                                                                                                                                       | 0,1 | 0,1 | 0,1 |  |
| 9 MHz                | —                                        | Table 30-34                                 | —                                                                                                                                                                                                                                                                                       | 1   | 0,1 | 1   |  |
| 9 MHz                | —                                        | Table 30-35                                 | —                                                                                                                                                                                                                                                                                       | 0   | 0,1 | 1   |  |
| 15 MHz               | —                                        | —                                           | Table 30-36                                                                                                                                                                                                                                                                             | 1   | 0   | 0   |  |
| 11 MHz               | —                                        | —                                           | Table 30-37                                                                                                                                                                                                                                                                             | 1   | 1   | 0   |  |
| 15 MHz               |                                          | _                                           | Table 30-38                                                                                                                                                                                                                                                                             | 0   | 1   | 0   |  |
| 11 MHz               | _                                        | _                                           | Table 30-39                                                                                                                                                                                                                                                                             | 0   | 0   | 0   |  |

#### TABLE 30-33: SPI2 MAXIMUM DATA/CLOCK RATE SUMMARY

## FIGURE 30-14: SPI2 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 0) TIMING CHARACTERISTICS





#### FIGURE 30-28: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING CHARACTERISTICS



# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

Note:

Microchip Technology Drawing C04-103C Sheet 1 of 2

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Tradema<br>Architecture —<br>Flash Memory Fam<br>Program Memory S<br>Product Group —<br>Pin Count —<br>Tape and Reel Flag<br>Temperature Range<br>Package<br>Pattern | rk<br>ily<br>ize (Kb<br>(if app                    | dsPI        | C 33 EP 64 MC5 04 T 1/PT - XXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Examples:<br>dsPIC33EP64MC504-I/PT:<br>dsPIC33, Enhanced Performance,<br>64-Kbyte Program Memory,<br>Motor Control, 44-Pin,<br>Industrial Temperature,<br>TQFP package. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture:                                                                                                                                                                  | 33<br>24                                           | =<br>=      | 16-bit Digital Signal Controller<br>16-bit Microcontroller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                         |
| Flash Memory Family:                                                                                                                                                           | EP                                                 | =           | Enhanced Performance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                         |
| Product Group:                                                                                                                                                                 | GP<br>MC                                           | =<br>=      | General Purpose family<br>Motor Control family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                         |
| Pin Count:                                                                                                                                                                     | 02<br>03<br>04<br>06                               | =<br>=<br>= | 28-pin<br>36-pin<br>44-pin<br>64-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                         |
| Temperature Range:                                                                                                                                                             | l<br>E                                             | =<br>=      | -40°C to+85°C (Industrial)<br>-40°C to+125°C (Extended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                         |
| Package:                                                                                                                                                                       | ML<br>MR<br>MV<br>PT<br>SO<br>SP<br>SS<br>TL<br>TL |             | Plastic Quad, No Lead Package - (44-pin) 8x8 mm body (QFN)<br>Plastic Quad, No Lead Package - (28-pin) 6x6 mm body (QFN-S)<br>Plastic Quad, No Lead Package - (64-pin) 9x9 mm body (QFN)<br>Thin Quad, No Lead Package - (64-pin) 9x9 mm body (UQFN)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Small Outline, Wide - (28-pin) 7.50 mm body (SOIC)<br>Skinny Plastic Dual In-Line - (28-pin) 300 mil body (SPDIP)<br>Plastic Smink Small Outline - (28-pin) 5.30 mm body (SOP)<br>Very Thin Leadless Array - (36-pin) 5x5 mm body (VTLA)<br>Very Thin Leadless Array - (44-pin) 6x6 mm body (VTLA) |                                                                                                                                                                         |