Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-----------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 60 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 512KB (170K x 24) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 24K x 16 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 16x10b/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-VFQFN Exposed Pad | | Supplier Device Package | 64-VQFN (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep512mc506t-e-mr | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong TABLE 2: dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X MOTOR CONTROL FAMILIES (CONTINUED) | | | - | ` | | | | | | | | | | _ | | | | | | | | | |-------------------|--------------------------------|-------------------------------|--------------|----------------------|---------------|----------------|------------------------------------------------|------------------------------|--------|---------------------|------------------|------------------------------------|-----|---------------|------------------------------|---------------------|------|-----|----------|-----------|-----------------------| | | <u>~</u> | (SE | | | | Rei | nappa | ble P | eriphe | erals | | | | | | | | | | | | | Device | Page Erase Size (Instructions) | Program Flash Memory (Kbytes) | RAM (Kbytes) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | Motor Control PWM <sup>(4)</sup><br>(Channels) | Quadrature Encoder Interface | UART | ( <sub>2</sub> )IdS | ECAN™ Technology | External Interrupts <sup>(3)</sup> | РС™ | CRC Generator | 10-Bit/12-Bit ADC (Channels) | Op Amps/Comparators | СТМО | PTG | I/O Pins | Pins | Packages | | dsPIC33EP32MC504 | 512 | 32 | 4 | | | | | | | | | | | | | | | | | | | | dsPIC33EP64MC504 | 1024 | 64 | 8 | | | | | | | | | | | | | | | | | | VTLA <sup>(5)</sup> , | | dsPIC33EP128MC504 | 1024 | 128 | 16 | 5 | 4 | 4 | 6 | 1 | 2 | 2 | 1 | 3 | 2 | 1 | 9 | 3/4 | Yes | Yes | 35 | 44/<br>48 | TQFP,<br>QFN, | | dsPIC33EP256MC504 | 1024 | 256 | 32 | | | | | | | | | | | | | | | | | 10 | UQFN | | dsPIC33EP512MC504 | 1024 | 512 | 48 | | | | | | | | | | | | | | | | | | | | dsPIC33EP64MC506 | 1024 | 64 | 8 | | | | | • | | | | · | | | | | | | | | | | dsPIC33EP128MC506 | 1024 | 128 | 16 | 5 | 4 | 4 | 6 | 1 | 2 | 2 | 1 | 3 | 2 | 1 | 16 | 3/4 | Yes | Yes | 53 | 64 | TQFP, | | dsPIC33EP256MC506 | 1024 | 256 | 32 | ວ | 4 | 4 | O | 1 | | | ı | 3 | | ı | 10 | 3/4 | res | res | 55 | 04 | QFN | | dsPIC33EP512MC506 | 1024 | 512 | 48 | | | | | | | | | | | | | | | | | | | Note 1: On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details. - 2: Only SPI2 is remappable. - **3:** INT0 is not remappable. - 4: Only the PWM Faults are remappable. - 5: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory. FIGURE 4-4: PROGRAM MEMORY MAP FOR dsPIC33EP256GP50X, dsPIC33EP256MC20X/50X AND PIC24EP256GP/MC20X DEVICES #### 4.2 Data Address Space The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X CPU has a separate 16-bit-wide data memory space. The Data Space is accessed using separate Address Generation Units (AGUs) for read and write operations. The data memory maps, which are presented by device family and memory size, are shown in Figure 4-7 through Figure 4-16. All Effective Addresses (EAs) in the data memory space are 16 bits wide and point to bytes within the Data Space. This arrangement gives a base Data Space address range of 64 Kbytes (32K words). The base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space, which has a total address range of 16 Mbytes. dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement up to 52 Kbytes of data memory (4 Kbytes of data memory for Special Function Registers and up to 48 Kbytes of data memory for RAM). If an EA points to a location outside of this area, an all-zero word or byte is returned. #### 4.2.1 DATA SPACE WIDTH The data memory space is organized in byte-addressable, 16-bit-wide blocks. Data is aligned in data memory and registers as 16-bit words, but all Data Space EAs resolve to bytes. The Least Significant Bytes (LSBs) of each word have even addresses, while the Most Significant Bytes (MSBs) have odd addresses. # 4.2.2 DATA MEMORY ORGANIZATION AND ALIGNMENT To maintain backward compatibility with PIC® MCU devices and improve Data Space memory usage efficiency, the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X instruction set supports both word and byte operations. As a consequence of byte accessibility, all Effective Address calculations are internally scaled to step through word-aligned memory. For example, the core recognizes that Post-Modified Register Indirect Addressing mode [Ws++] results in a value of Ws + 1 for byte operations and Ws + 2 for word operations. A data byte read, reads the complete word that contains the byte, using the LSb of any EA to determine which byte to select. The selected byte is placed onto the LSB of the data path. That is, data memory and registers are organized as two parallel, byte-wide entities with shared (word) address decode but separate write lines. Data byte writes only write to the corresponding side of the array or register that matches the byte address. All word accesses must be aligned to an even address. Misaligned word data fetches are not supported, so care must be taken when mixing byte and word operations, or translating from 8-bit MCU code. If a misaligned read or write is attempted, an address error trap is generated. If the error occurred on a read, the instruction underway is completed. If the error occurred on a write, the instruction is executed but the write does not occur. In either case, a trap is then executed, allowing the system and/or user application to examine the machine state prior to execution of the address Fault. All byte loads into any W register are loaded into the LSB. The MSB is not modified. A Sign-Extend (SE) instruction is provided to allow user applications to translate 8-bit signed data to 16-bit signed values. Alternatively, for 16-bit unsigned data, user applications can clear the MSB of any W register by executing a Zero-Extend (ZE) instruction on the appropriate address. #### 4.2.3 SFR SPACE The first 4 Kbytes of the Near Data Space, from 0x0000 to 0x0FFF, is primarily occupied by Special Function Registers (SFRs). These are used by the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X core and peripheral modules for controlling the operation of the device. SFRs are distributed among the modules that they control and are generally grouped together by module. Much of the SFR space contains unused addresses; these are read as '0'. Note: The actual set of peripheral features and interrupts varies by the device. Refer to the corresponding device tables and pinout diagrams for device-specific information. #### 4.2.4 NEAR DATA SPACE The 8-Kbyte area, between 0x0000 and 0x1FFF, is referred to as the Near Data Space. Locations in this space are directly addressable through a 13-bit absolute address field within all memory direct instructions. Additionally, the whole Data Space is addressable using MOV instructions, which support Memory Direct Addressing mode with a 16-bit address field, or by using Indirect Addressing mode using a working register as an Address Pointer. FIGURE 4-8: DATA MEMORY MAP FOR dsPIC33EP64MC20X/50X AND dsPIC33EP64GP50X DEVICES #### REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-----|------|------|------|-------| | _ | _ | _ | _ | ILR3 | ILR2 | ILR1 | ILR0 | | bit 15 | | | | | | | bit 8 | | R-0 |---------|---------|---------|---------|---------|---------|---------|---------| | VECNUM7 | VECNUM6 | VECNUM5 | VECNUM4 | VECNUM3 | VECNUM2 | VECNUM1 | VECNUM0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 **Unimplemented:** Read as '0' bit 11-8 ILR<3:0>: New CPU Interrupt Priority Level bits 1111 = CPU Interrupt Priority Level is 15 • . 0001 = CPU Interrupt Priority Level is 1 0000 = CPU Interrupt Priority Level is 0 bit 7-0 **VECNUM<7:0>:** Vector Number of Pending Interrupt bits 11111111 = 255, Reserved; do not use • • 00001001 = 9, IC1 - Input Capture 1 00001000 = 8, INT0 – External Interrupt 0 00000111 = 7, Reserved; do not use 00000110 = 6, Generic soft error trap 00000101 = 5, DMAC error trap 00000100 = 4, Math error trap 00000011 = 3, Stack error trap 00000010 = 2, Generic hard trap 00000001 = 1, Address error trap 00000000 = 0, Oscillator fail trap ### REGISTER 8-7: DMAXPAD: DMA CHANNEL X PERIPHERAL ADDRESS REGISTER<sup>(1)</sup> | R/W-0 | | | |-----------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | PAD<15:8> | | | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | | R/W-0 | | | |----------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | PAD<7:0> | | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 PAD<15:0>: Peripheral Address Register bits **Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided. ### REGISTER 8-8: DMAXCNT: DMA CHANNEL x TRANSFER COUNT REGISTER<sup>(1)</sup> | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | |--------|-----|-------|--------------------------|-------|-------|-------|-------|--|--|--|--| | _ | _ | | CNT<13:8> <sup>(2)</sup> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | | | R/W-0 | | | | |-------------------------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | CNT<7:0> <sup>(2)</sup> | | | | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 Unimplemented: Read as '0' bit 13-0 CNT<13:0>: DMA Transfer Count Register bits<sup>(2)</sup> **Note 1:** If the channel is enabled (i.e., active), writes to this register may result in unpredictable behavior of the DMA channel and should be avoided. 2: The number of DMA transfers = CNT<13:0> + 1. TABLE 9-1: CONFIGURATION BIT VALUES FOR CLOCK SELECTION | Oscillator Mode | Oscillator Source | POSCMD<1:0> | FNOSC<2:0> | See<br>Notes | |------------------------------------------------------------|-------------------|-------------|------------|--------------| | Fast RC Oscillator with Divide-by-N (FRCDIVN) | Internal | xx | 111 | 1, 2 | | Fast RC Oscillator with Divide-by-16 (FRCDIV16) | Internal | xx | 110 | 1 | | Low-Power RC Oscillator (LPRC) | Internal | xx | 101 | 1 | | Primary Oscillator (HS) with PLL (HSPLL) | Primary | 10 | 011 | | | Primary Oscillator (XT) with PLL (XTPLL) | Primary | 01 | 011 | | | Primary Oscillator (EC) with PLL (ECPLL) | Primary | 0.0 | 011 | 1 | | Primary Oscillator (HS) | Primary | 10 | 010 | | | Primary Oscillator (XT) | Primary | 01 | 010 | | | Primary Oscillator (EC) | Primary | 0.0 | 010 | 1 | | Fast RC Oscillator (FRC) with Divide-by-N and PLL (FRCPLL) | Internal | xx | 001 | 1 | | Fast RC Oscillator (FRC) | Internal | xx | 000 | 1 | Note 1: OSC2 pin function is determined by the OSCIOFNC Configuration bit. #### 9.2 Oscillator Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. | Note: | In the event you are not able to access the | |-------|---------------------------------------------| | | product page using the link above, enter | | | this URL in your browser: | | | http://www.microchip.com/wwwproducts/ | | | Devices aspx?dDocName=en555464 | #### 9.2.1 KEY RESOURCES - "Oscillator" (DS70580) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools <sup>2:</sup> This is the default oscillator mode for an unprogrammed (erased) device. #### 11.4 Peripheral Pin Select (PPS) A major challenge in general purpose devices is providing the largest possible set of peripheral features while minimizing the conflict of features on I/O pins. The challenge is even greater on low pin count devices. In an application where more than one peripheral needs to be assigned to a single pin, inconvenient workarounds in application code, or a complete redesign, may be the only option. Peripheral Pin Select configuration provides an alternative to these choices by enabling peripheral set selection and their placement on a wide range of I/O pins. By increasing the pinout options available on a particular device, users can better tailor the device to their entire application, rather than trimming the application to fit the device. The Peripheral Pin Select configuration feature operates over a fixed subset of digital I/O pins. Users may independently map the input and/or output of most digital peripherals to any one of these I/O pins. Hardware safeguards are included that prevent accidental or spurious changes to the peripheral mapping once it has been established. #### 11.4.1 AVAILABLE PINS The number of available pins is dependent on the particular device and its pin count. Pins that support the Peripheral Pin Select feature include the label, "RPn" or "RPIn", in their full pin designation, where "n" is the remappable pin number. "RP" is used to designate pins that support both remappable input and output functions, while "RPI" indicates pins that support remappable input functions only. #### 11.4.2 AVAILABLE PERIPHERALS The peripherals managed by the Peripheral Pin Select are all digital-only peripherals. These include general serial communications (UART and SPI), general purpose timer clock inputs, timer-related peripherals (input capture and output compare) and interrupt-on-change inputs. In comparison, some digital-only peripheral modules are never included in the Peripheral Pin Select feature. This is because the peripheral's function requires special I/O circuitry on a specific port and cannot be easily connected to multiple pins. These modules include $I^2C^{\,\text{TM}}$ and the PWM. A similar requirement excludes all modules with analog inputs, such as the ADC Converter. A key difference between remappable and non-remappable peripherals is that remappable peripherals are not associated with a default I/O pin. The peripheral must always be assigned to a specific I/O pin before it can be used. In contrast, non-remappable peripherals are always available on a default pin, assuming that the peripheral is active and not conflicting with another peripheral. When a remappable peripheral is active on a given I/O pin, it takes priority over all other digital I/O and digital communication peripherals associated with the pin. Priority is given regardless of the type of peripheral that is mapped. Remappable peripherals never take priority over any analog functions associated with the pin. ## 11.4.3 CONTROLLING PERIPHERAL PIN SELECT Peripheral Pin Select features are controlled through two sets of SFRs: one to map peripheral inputs and one to map outputs. Because they are separately controlled, a particular peripheral's input and output (if the peripheral has both) can be placed on any selectable function pin without constraint. The association of a peripheral to a peripheralselectable pin is handled in two different ways, depending on whether an input or output is being mapped. #### REGISTER 11-22: RPOR4: PERIPHERAL PIN SELECT OUTPUT REGISTER 4 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-------|-------|-------|--------|-------|-------| | _ | _ | | | RP43 | R<5:0> | | | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|--------|-------|-------| | _ | _ | | | RP42 | R<5:0> | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 **Unimplemented:** Read as '0' bit 13-8 RP43R<5:0>: Peripheral Output Function is Assigned to RP43 Output Pin bits (see Table 11-3 for peripheral function numbers) bit 7-6 Unimplemented: Read as '0' bit 5-0 RP42R<5:0>: Peripheral Output Function is Assigned to RP42 Output Pin bits (see Table 11-3 for peripheral function numbers) #### REGISTER 11-23: RPOR5: PERIPHERAL PIN SELECT OUTPUT REGISTER 5 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | |--------|-----|-------|------------|-------|-------|-------|-------|--|--| | _ | _ | | RP55R<5:0> | | | | | | | | bit 15 | _ | _ | _ | _ | | _ | bit 8 | | | | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | |-------|-----|-------|------------|-------|-------|-------|-------|--|--| | _ | _ | | RP54R<5:0> | | | | | | | | bit 7 | | | | | | | bit 0 | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-14 Unimplemented: Read as '0' bit 13-8 **RP55R<5:0>:** Peripheral Output Function is Assigned to RP55 Output Pin bits (see Table 11-3 for peripheral function numbers) bit 7-6 **Unimplemented:** Read as '0' bit 5-0 RP54R<5:0>: Peripheral Output Function is Assigned to RP54 Output Pin bits (see Table 11-3 for peripheral function numbers) #### 12.1 Timer1 Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 #### 12.1.1 KEY RESOURCES - "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X | |-----------------------------------------------------------------| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | #### 21.2 Modes of Operation The ECAN module can operate in one of several operation modes selected by the user. These modes include: - · Initialization mode - · Disable mode - · Normal Operation mode - · Listen Only mode - · Listen All Messages mode - · Loopback mode Modes are requested by setting the REQOP<2:0> bits (CxCTRL1<10:8>). Entry into a mode is Acknowledged by monitoring the OPMODE<2:0> bits (CxCTRL1<7:5>). The module does not change the mode and the OPMODEx bits until a change in mode is acceptable, generally during bus Idle time, which is defined as at least 11 consecutive recessive bits. #### 21.3 ECAN Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/Devices.aspx?dDocName=en555464 #### 21.3.1 KEY RESOURCES - "Enhanced Controller Area Network (ECAN™)" (DS70353) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools #### **REGISTER 21-7: CXINTE: ECANX INTERRUPT ENABLE REGISTER** | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-------|-------|-----|--------|--------|-------|-------| | IVRIE | WAKIE | ERRIE | _ | FIFOIE | RBOVIE | RBIE | TBIE | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7 IVRIE: Invalid Message Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 6 WAKIE: Bus Wake-up Activity Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 5 **ERRIE:** Error Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 4 Unimplemented: Read as '0' bit 3 FIFOIE: FIFO Almost Full Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 2 RBOVIE: RX Buffer Overflow Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled RBIE: RX Buffer Interrupt Enable bit bit 1 1 = Interrupt request is enabled 0 = Interrupt request is not enabled bit 0 TBIE: TX Buffer Interrupt Enable bit > 1 = Interrupt request is enabled 0 = Interrupt request is not enabled #### REGISTER 23-6: AD1CHS0: ADC1 INPUT CHANNEL 0 SELECT REGISTER | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | CH0NB | _ | _ | CH0SB4 <sup>(1)</sup> | CH0SB3 <sup>(1)</sup> | CH0SB2 <sup>(1)</sup> | CH0SB1 <sup>(1)</sup> | CH0SB0 <sup>(1)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-----|-----------------------|-----------------------|-----------------------|-----------------------|-----------------------| | CH0NA | _ | _ | CH0SA4 <sup>(1)</sup> | CH0SA3 <sup>(1)</sup> | CH0SA2 <sup>(1)</sup> | CH0SA1 <sup>(1)</sup> | CH0SA0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 CHONB: Channel 0 Negative Input Select for Sample MUXB bit 1 = Channel 0 negative input is AN1(1) 0 = Channel 0 negative input is VREFL bit 14-13 Unimplemented: Read as '0' bit 12-8 CH0SB<4:0>: Channel 0 Positive Input Select for Sample MUXB bits<sup>(1)</sup> 11111 = Open; use this selection with CTMU capacitive and time measurement 11110 = Channel 0 positive input is connected to the CTMU temperature measurement diode (CTMU TEMP) 11101 = Reserved 11100 = Reserved 11011 = Reserved 11010 = Channel 0 positive input is the output of OA3/AN6(2,3) 11001 = Channel 0 positive input is the output of OA2/AN0<sup>(2)</sup> 11000 = Channel 0 positive input is the output of OA1/AN3<sup>(2)</sup> 10111 = Reserved ٠ \_ 10000 = Reserved 01111 = Channel 0 positive input is AN15<sup>(3)</sup> 01110 = Channel 0 positive input is AN14<sup>(3)</sup> 01101 = Channel 0 positive input is AN13<sup>(3)</sup> • . 00010 = Channel 0 positive input is AN2<sup>(3)</sup> 00001 = Channel 0 positive input is AN1(3) 00000 = Channel 0 positive input is ANO(3) bit 7 CHONA: Channel 0 Negative Input Select for Sample MUXA bit 1 = Channel 0 negative input is AN1<sup>(1)</sup> 0 = Channel 0 negative input is VREFL bit 6-5 **Unimplemented:** Read as '0' - **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3. - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used. - 3: See the "Pin Diagrams" section for the available analog channels for each device. TABLE 27-1: CONFIGURATION BYTE REGISTER MAP | File<br>Name | Address | Device<br>Memory<br>Size<br>(Kbytes) | Bits 23-8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |--------------|---------|--------------------------------------|--------------|-------------------------|------------------------|---------|-------------------------|-------------------------|------------|-----------|---------| | Reserved | 0057EC | 32 | | | | | | | | | | | | 00AFEC | 64 | | | | | | | | | | | | 0157EC | 128 | _ | _ | _ | _ | _ | _ | _ | _ | - | | | 02AFEC | 256 | | | | | | | | | | | | 0557EC | 512 | | | | | | | | | | | Reserved | 0057EE | 32 | | | | | | | | | | | | 00AFEE | 64 | | | | | | | | | | | | 0157EE | 128 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 02AFEE | 256 | | | | | | | | | | | | 0557EE | 512 | | | | | | | | | | | FICD | 0057F0 | 32 | | | | | | | | | | | | 00AFF0 | 64 | | | | | | | | | | | | 0157F0 | 128 | i _ | Reserved <sup>(3)</sup> | _ | JTAGEN | Reserved <sup>(2)</sup> | Reserved <sup>(3)</sup> | _ | ICS< | :1:0> | | | 02AFF0 | 256 | | | | | | | | | | | | 0557F0 | 512 | | | | | | | | | | | FPOR | 0057F2 | 32 | | | | | | | | | | | | 00AFF2 | 64 | | | | | | | | | | | | 0157F2 | 128 | _ | WDTV | VIN<1:0> | ALTI2C2 | ALTI2C1 | Reserved <sup>(3)</sup> | _ | _ | _ | | | 02AFF2 | 256 | | | | | | | | | | | | 0557F2 | 512 | | | | | | | | | | | FWDT | 0057F4 | 32 | | | | | | | | | | | | 00AFF4 | 64 | | | | | | | | | | | | 0157F4 | 128 | _ | FWDTEN | WINDIS | PLLKEN | WDTPRE | | WDTPOS | T<3:0> | | | | 02AFF4 | 256 | | | | | | | | | | | | 0557F4 | 512 | | | | | | | | | | | FOSC | 0057F6 | 32 | | | | | | | | | | | | 00AFF6 | 64 | | | | | | | | | | | | 0157F6 | 128 | _ | FCKS | SM<1:0> | IOL1WAY | _ | _ | OSCIOFNC | POSCM | ID<1:0> | | | 02AFF6 | 256 | | | | .02 | | | 000.01.110 | | | | | 0557F6 | 512 | | | | | | | | | | | FOSCSEL | 0057F8 | 32 | | | | | | | | | | | | 00AFF8 | 64 | | | | | | | | | | | | 0157F8 | 128 | _ | IESO | PWMLOCK <sup>(1)</sup> | _ | _ | _ | F | NOSC<2:0> | | | | 02AFF8 | 256 | | | | | | | | | | | | 0557F8 | 512 | | | | | | | | | | | FGS | 0057FA | 32 | | | | | | | | | | | | 00AFFA | 64 | | | | | | | | | | | | 0157FA | 128 | _ | _ | _ | _ | _ | _ | _ | GCP | GWRP | | | 02AFFA | 256 | | | | | | | | | | | | 0557FA | 512 | | | | | | | | | | | Reserved | 0057FC | 32 | | | | | | | | | | | | 00AFFC | 64 | | | | | | | | | | | | 0157FC | 128 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 02AFFC | 256 | | | | | | | | | | | | 0557FC | 512 | | | | | | | | | | | Reserved | 057FFE | 32 | | | | | | | | | | | | 00AFFE | 64 | | | | | | | | | | | | 0157FE | 128 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | | 02AFFE | 256 | | | | | | | | | | | | 0557FE | 512 | | | | | | | | | | | l amandi | | | read as '1'. | | | | | | | | | **Legend:** — = unimplemented, read as '1'. Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices. <sup>2:</sup> This bit is reserved and must be programmed as '0'. <sup>3:</sup> These bits are reserved and must be programmed as '1'. FIGURE 30-11: TIMERQ (QEI MODULE) EXTERNAL CLOCK TIMING CHARACTERISTICS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY) TABLE 30-30: QEI MODULE EXTERNAL CLOCK TIMING REQUIREMENTS (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY) | AC CHA | ARACTERIST | гісѕ | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | | |--------------|------------|--------------------------------------------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|----------------------------------|--| | Param<br>No. | Symbol | Characteristic <sup>(1)</sup> | | Min. | Тур. | Max. | Units | Conditions | | | TQ10 | TtQH | TQCK High<br>Time | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25 | _ | _ | ns | Must also meet<br>Parameter TQ15 | | | TQ11 | TtQL | TQCK Low<br>Time | Synchronous, with prescaler | Greater of 12.5 + 25<br>or<br>(0.5 Tcy/N) + 25 | _ | _ | ns | Must also meet<br>Parameter TQ15 | | | TQ15 | TtQP | TQCP Input<br>Period | Synchronous, with prescaler | Greater of 25 + 50<br>or<br>(1 Tcy/N) + 50 | _ | _ | ns | | | | TQ20 | TCKEXTMRL | Delay from External TQCK Clock Edge to Timer Increment | | _ | 1 | Tcy | _ | | | **Note 1:** These parameters are characterized but not tested in manufacturing. TABLE 30-50: I2Cx BUS DATA TIMING REQUIREMENTS (SLAVE MODE) | AC CHA | RACTERI | STICS | | Standard Ope<br>(unless other<br>Operating ten | rwise sta | <b>ated)</b><br>e -40°C | ns: 3.0V to 3.6V<br>C ≤ Ta ≤ +85°C for Industrial<br>C ≤ Ta ≤ +125°C for Extended | |---------------|---------|-------------------|---------------------------|------------------------------------------------|-----------|-------------------------|-----------------------------------------------------------------------------------| | Param.<br>No. | Symbol | Characte | eristic <sup>(3)</sup> | Min. | Max. | Units | Conditions | | IS10 | TLO:SCL | Clock Low Time | 100 kHz mode | 4.7 | | μS | | | | | | 400 kHz mode | 1.3 | _ | μS | | | | | | 1 MHz mode <sup>(1)</sup> | 0.5 | _ | μS | | | IS11 | THI:SCL | Clock High Time | 100 kHz mode | 4.0 | _ | μS | Device must operate at a minimum of 1.5 MHz | | | | | 400 kHz mode | 0.6 | _ | μS | Device must operate at a minimum of 10 MHz | | | | | 1 MHz mode <sup>(1)</sup> | 0.5 | _ | μS | | | IS20 | TF:SCL | SDAx and SCLx | 100 kHz mode | _ | 300 | ns | CB is specified to be from | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | 1 MHz mode <sup>(1)</sup> | _ | 100 | ns | | | IS21 | TR:SCL | SDAx and SCLx | 100 kHz mode | _ | 1000 | ns | CB is specified to be from | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | 10 to 400 pF | | | | | 1 MHz mode <sup>(1)</sup> | _ | 300 | ns | | | IS25 | TSU:DAT | Data Input | 100 kHz mode | 250 | _ | ns | | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | | | | 1 MHz mode <sup>(1)</sup> | 100 | _ | ns | | | IS26 | THD:DAT | Data Input | 100 kHz mode | 0 | _ | μS | | | | | Hold Time | 400 kHz mode | 0 | 0.9 | μS | | | | | | 1 MHz mode <sup>(1)</sup> | 0 | 0.3 | μS | | | IS30 | Tsu:sta | Start Condition | 100 kHz mode | 4.7 | _ | μS | Only relevant for Repeated | | | | Setup Time | 400 kHz mode | 0.6 | _ | μS | Start condition | | | | | 1 MHz mode <sup>(1)</sup> | 0.25 | _ | μS | | | IS31 | THD:STA | Start Condition | 100 kHz mode | 4.0 | _ | μS | After this period, the first | | | | Hold Time | 400 kHz mode | 0.6 | _ | μS | clock pulse is generated | | | | | 1 MHz mode <sup>(1)</sup> | 0.25 | _ | μS | | | IS33 | Tsu:sto | Stop Condition | 100 kHz mode | 4.7 | _ | μS | | | | | Setup Time | 400 kHz mode | 0.6 | _ | μS | | | | | | 1 MHz mode <sup>(1)</sup> | 0.6 | _ | μS | | | IS34 | THD:STO | | 100 kHz mode | 4 | _ | μS | | | | | Hold Time | 400 kHz mode | 0.6 | _ | μS | | | | | | 1 MHz mode <sup>(1)</sup> | 0.25 | | μS | | | IS40 | TAA:SCL | Output Valid | 100 kHz mode | 0 | 3500 | ns | | | | | From Clock | 400 kHz mode | 0 | 1000 | ns | | | | | | 1 MHz mode <sup>(1)</sup> | 0 | 350 | ns | | | IS45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | Time the bus must be free | | | | | 400 kHz mode | 1.3 | _ | μS | before a new transmission | | | | | 1 MHz mode <sup>(1)</sup> | 0.5 | _ | μS | can start | | IS50 | Св | Bus Capacitive Lo | ading | _ | 400 | pF | | | IS51 | TPGD | Pulse Gobbler De | lay | 65 | 390 | ns | (Note 2) | Note 1: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). **<sup>2:</sup>** Typical value for this parameter is 130 ns. <sup>3:</sup> These parameters are characterized, but not tested in manufacturing. | Р | | Q | | |--------------------------------------------|----------|-------------------------------------------|-----| | Packaging | 479 | QEI | | | Details | 505 | Control Registers | 252 | | Marking | 479, 481 | Resources | 251 | | Peripheral Module Disable (PMD) | 165 | Quadrature Encoder Interface (QEI) | 249 | | Peripheral Pin Select (PPS) | 175 | D | | | Available Peripherals | 175 | R | | | Available Pins | 175 | Register Maps | | | Control | 175 | ADC1 | 84 | | Control Registers | 183 | CPU Core (dsPIC33EPXXXMC20X/50X, | | | Input Mapping | 176 | dsPIC33EPXXXGP50X Devices) | | | Output Selection for Remappable Pins | 180 | CPU Core (PIC24EPXXXGP/MC20X Devices) | | | Pin Selection for Selectable Input Sources | 178 | CRC | | | Selectable Input Sources | 177 | CTMU | | | Peripheral Trigger Generator (PTG) Module | 337 | DMAC | 98 | | PICkit 3 In-Circuit Debugger/Programmer | 399 | ECAN1 (When WIN (C1CTRL1) = 0 or 1) | | | Pinout I/O Descriptions (table) | 26 | for dsPIC33EPXXXMC/GP50X Devices | 85 | | Power-Saving Features | | ECAN1 (When WIN (C1CTRL1) = 0) for | | | Clock Frequency | 163 | dsPIC33EPXXXMC/GP50X Devices | 85 | | Clock Switching | | ECAN1 (WIN (C1CTRL1) = 1) for | | | Instruction-Based Modes | 163 | dsPIC33EPXXXMC/GP50X Devices | | | ldle | 164 | I2C1 and I2C2 | | | Interrupts Coincident with Power | | Input Capture 1 through Input Capture 4 | 76 | | Save Instructions | 164 | Interrupt Controller | | | Sleep | 164 | (dsPIC33EPXXXGP50X Devices) | 69 | | Resources | | Interrupt Controller | | | Program Address Space | | (dsPIC33EPXXXMC20X Devices) | 71 | | Construction | 117 | Interrupt Controller | | | Data Access from Program Memory Using | | (dsPIC33EPXXXMC50X Devices) | 73 | | Table Instructions | 118 | Interrupt Controller | | | Memory Map (dsPIC33EP128GP50X, | | (PIC24EPXXXGP20X Devices) | 66 | | dsPIC33EP128MC20X/50X, | | Interrupt Controller | | | PIC24EP128GP/MC20X Devices) | 47 | (PIC24EPXXXMC20X Devices) | | | Memory Map (dsPIC33EP256GP50X, | | JTAG Interface | | | dsPIC33EP256MC20X/50X, | | NVM | | | PIC24EP256GP/MC20X Devices) | 48 | Op Amp/Comparator | | | Memory Map (dsPIC33EP32GP50X, | | Output Compare 1 through Output Compare 4 | // | | dsPIC33EP32MC20X/50X, | | Peripheral Pin Select Input | 0.4 | | PIC24EP32GP/MC20X Devices) | 45 | (dsPIC33EPXXXGP50X Devices) | 91 | | Memory Map (dsPIC33EP512GP50X, | | Peripheral Pin Select Input | 00 | | dsPIC33EP512MC20X/50X, | | (dsPIC33EPXXXMC20X Devices) | 92 | | PIC24EP512GP/MC20X Devices) | 49 | Peripheral Pin Select Input | 04 | | Memory Map (dsPIC33EP64GP50X, | | (dsPIC33EPXXXMC50X Devices) | 91 | | dsPIC33EP64MC20X/50X, | 40 | Peripheral Pin Select Input | 00 | | PIC24EP64GP/MC20X Devices) | 46 | (PIC24EPXXXGP20X Devices) | 90 | | Table Read High Instructions | | Peripheral Pin Select Input | 00 | | TBLRDH | | (PIC24EPXXXMC20X Devices) | 90 | | Table Read Low Instructions (TBLRDL) | 118 | Peripheral Pin Select Output | | | Program Memory | | (dsPIC33EPXXXGP/MC202/502, | 0.0 | | Organization | | PIC24EPXXXGP/MC202 Devices) | 88 | | Reset Vector | | Peripheral Pin Select Output | | | Programmable CRC Generator | | (dsPIC33EPXXXGP/MC203/503, | 0.0 | | Control Registers | | PIC24EPXXXGP/MC203 Devices) | 00 | | Overview | | Peripheral Pin Select Output | | | Resources | | (dsPIC33EPXXXGP/MC204/504, | 00 | | Programmer's Model | | PIC24EPXXXGP/MC204 Devices) | 69 | | Register Descriptions | 37 | Peripheral Pin Select Output | | | PTG | 0.10 | (dsPIC33EPXXXGP/MC206/506, | 00 | | Control Registers | | PIC24EPXXGP/MC206 Devices) | | | Introduction | | PMD (dsPIC33EPXXXGP50X Devices) | | | Output Descriptions | | PMD (dsPIC33EPXXXMC20X Devices) | | | Resources | | PMD (dsPIC33EPXXXMC50X Devices) | | | Step Commands and Format | 350 | PMD (PIC24EPXXXGP20X Devices) | 94 | | DMAxSTAH (DMA Channel x | | PTGCST (PTG Control/Status) | . 340 | |----------------------------------------------------------------------------|------|----------------------------------------------------------------------------------|-------| | Start Address A, High) | 144 | PTGHOLD (PTG Hold) | . 34 | | DMAxSTAL (DMA Channel x | | PTGL0 (PTG Literal 0) | | | Start Address A, Low) | 144 | PTGQPTR (PTG Step Queue Pointer) | . 349 | | DMAxSTBH (DMA Channel x | | PTGQUEx (PTG Step Queue x) | | | Start Address B, High) | 145 | PTGSDLIM (PTG Step Delay Limit) | | | DMAxSTBL (DMA Channel x | | PTGT0LIM (PTG Timer0 Limit) | | | Start Address B, Low) | 145 | PTGT1LIM (PTG Timer1 Limit) | . 34 | | DSADRH (DMA Most Recent RAM | | PTPER (PWMx Primary Master Time | | | High Address) | 147 | Base Period) | | | DSADRL (DMA Most Recent RAM | | PWMCONx (PWMx Control) | | | Low Address) | | QEI1CON (QEI1 Control) | . 252 | | DTRx (PWMx Dead-Time) | | QEI1GECH (QEI1 Greater Than or Equal | | | FCLCONx (PWMx Fault Current-Limit Control) | 243 | Compare High Word) | . 262 | | I2CxCON (I2Cx Control) | | QEI1GECL (QEI1 Greater Than or Equal | | | I2CxMSK (I2Cx Slave Mode Address Mask) | | Compare Low Word) | . 262 | | I2CxSTAT (I2Cx Status) | | QEI1ICH (QEI1 Initialization/Capture | | | ICxCON1 (Input Capture x Control 1) | | High Word) | . 260 | | ICxCON2 (Input Capture x Control 2) | | QEI1ICL (QEI1 Initialization/Capture | | | INDX1CNTH (Index Counter 1 High Word) | | Low Word) | | | INDX1CNTL (Index Counter 1 Low Word) | | QEI1IOC (QEI1 I/O Control) | . 254 | | INDX1HLD (Index Counter 1 Hold) | | QEI1LECH (QEI1 Less Than or Equal | | | INT1HLDH (Interval 1 Timer Hold High Word) | | Compare High Word) | . 26 | | INT1HLDL (Interval 1 Timer Hold Low Word) | | QEI1LECL (QEI1 Less Than or Equal | | | INT1TMRH (Interval 1 Timer High Word) | | Compare Low Word) | | | INT1TMRL (Interval 1 Timer Low Word) | | QEI1STAT (QEI1 Status) | | | INTCON1 (Interrupt Control 1) | | RCON (Reset Control) | | | INTCON2 (Interrupt Control 2) | | REFOCON (Reference Oscillator Control) | | | INTCON2 (Interrupt Control 3) | | RPINR0 (Peripheral Pin Select Input 0) | | | INTCON4 (Interrupt Control 4) | | RPINR1 (Peripheral Pin Select Input 1) | | | INTTREG (Interrupt Control and Status) | | RPINR11 (Peripheral Pin Select Input 11) | | | IOCONx (PWMx I/O Control) | 240 | RPINR12 (Peripheral Pin Select Input 12) | | | LEBCONx (PWMx Leading-Edge | 0.45 | RPINR14 (Peripheral Pin Select Input 14) | | | Blanking Control) | 245 | RPINR15 (Peripheral Pin Select Input 15) | | | LEBDLYx (PWMx Leading-Edge | 0.40 | RPINR18 (Peripheral Pin Select Input 18) | | | Blanking Delay) | | RPINR19 (Peripheral Pin Select Input 19) | | | MDC (PWMx Master Duty Cycle) | | RPINR22 (Peripheral Pin Select Input 22) | | | NVMADRH (Nonvolatile Memory Address High) | | RPINR23 (Peripheral Pin Select Input 23) | | | NVMADRL (Nonvolatile Memory Address Low) | | RPINR26 (Peripheral Pin Select Input 26) | | | NVMCON (Nonvolatile Memory (NVM) Control) NVMKEY (Nonvolatile Memory Key) | | RPINR3 (Peripheral Pin Select Input 3) | | | , | | RPINR37 (Peripheral Pin Select Input 37) | | | OCxCON1 (Output Compare x Control 1) OCxCON2 (Output Compare x Control 2) | | RPINR38 (Peripheral Pin Select Input 38)RPINR39 (Peripheral Pin Select Input 39) | | | OSCCON (Oscillator Control) | | RPINR7 (Peripheral Pin Select Input 7) | | | OSCTUN (FRC Oscillator Tuning) | | RPINR8 (Peripheral Pin Select Input 8) | | | PDCx (PWMx Generator Duty Cycle) | | RPOR0 (Peripheral Pin Select Output 0) | | | PHASEx (PWMx Primary Phase-Shift) | | RPOR1 (Peripheral Pin Select Output 1) | | | PLLFBD (PLL Feedback Divisor) | | RPOR2 (Peripheral Pin Select Output 1) | | | PMD1 (Peripheral Module Disable Control 1) | | RPOR3 (Peripheral Pin Select Output 3) | | | PMD2 (Peripheral Module Disable Control 2) | | RPOR4 (Peripheral Pin Select Output 4) | | | PMD3 (Peripheral Module Disable Control 3) | | RPOR5 (Peripheral Pin Select Output 5) | | | PMD4 (Peripheral Module Disable Control 4) | | RPOR6 (Peripheral Pin Select Output 6) | | | PMD6 (Peripheral Module Disable Control 6) | | RPOR7 (Peripheral Pin Select Output 7) | | | PMD7 (Peripheral Module Disable Control 7) | | RPOR8 (Peripheral Pin Select Output 8) | | | POS1CNTH (Position Counter 1 High Word) | | RPOR9 (Peripheral Pin Select Output 9) | | | POS1CNTL (Position Counter1 Low Word) | | SEVTCMP (PWMx Primary Special | | | POS1HLD (Position Counter 1 Hold) | | Event Compare) | 23: | | PTCON (PWMx Time Base Control) | | SPIxCON1 (SPIx Control 1) | | | PTCON2 (PWMx Primary Master Clock | 200 | SPIxCON2 (SPIx Control 2) | | | Divider Select 2) | 232 | SPIxSTAT (SPIx Status and Control) | | | PTGADJ (PTG Adjust) | | SR (CPU STATUS)40, | | | PTGBTE (PTG Broadcast Trigger Enable) | | T1CON (Timer1 Control) | | | PTGC0LIM (PTG Counter 0 Limit) | | TRGCONx (PWMx Trigger Control) | | | PTGC1LIM (PTG Counter 1 Limit) | | TRIGx (PWMx Primary Trigger Compare Value) | | | PTGCON (PTG Control) | | TxCON (Timer2 and Timer4 Control) | | | | | , | | | DSPIC33EPXXXGP50X, DSPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X | |-----------------------------------------------------------------| | NOTES: | | | | | | | | | | | | | | | | | | | | | | | | | | |