



### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 70 MIPs                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                         |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 64KB (22K x 24)                                                                 |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 4K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 6x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Through Hole                                                                    |
| Package / Case             | 28-DIP (0.300", 7.62mm)                                                         |
| Supplier Device Package    | 28-SPDIP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep64gp502-i-sp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong





### 4.1.1 PROGRAM MEMORY ORGANIZATION

The program memory space is organized in wordaddressable blocks. Although it is treated as 24 bits wide, it is more appropriate to think of each address of the program memory as a lower and upper word, with the upper byte of the upper word being unimplemented. The lower word always has an even address, while the upper word has an odd address (Figure 4-6).

Program memory addresses are always word-aligned on the lower word and addresses are incremented, or decremented by two, during code execution. This arrangement provides compatibility with data memory space addressing and makes data in the program memory space accessible.

### 4.1.2 INTERRUPT AND TRAP VECTORS

All dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices reserve the addresses between 0x000000 and 0x000200 for hardcoded program execution vectors. A hardware Reset vector is provided to redirect code execution from the default value of the PC on device Reset to the actual start of code. A GOTO instruction is programmed by the user application at address, 0x000000, of Flash memory, with the actual address for the start of code at address, 0x000002, of Flash memory.

A more detailed discussion of the Interrupt Vector Tables (IVTs) is provided in **Section 7.1** "Interrupt Vector Table".



### FIGURE 4-6: PROGRAM MEMORY ORGANIZATION

## 4.4 Special Function Register Maps

### TABLE 4-1: CPU CORE REGISTER MAP FOR dsPIC33EPXXXMC20X/50X AND dsPIC33EPXXXGP50X DEVICES ONLY

| File Name | Addr. | Bit 15          | Bit 14 | Bit 13 | Bit 12      | Bit 11     | Bit 10 | Bit 9 | Bit 8      | Bit 7  | Bit 6 | Bit 5  | Bit 4   | Bit 3    | Bit 2    | Bit 1 | Bit 0 | All<br>Resets |
|-----------|-------|-----------------|--------|--------|-------------|------------|--------|-------|------------|--------|-------|--------|---------|----------|----------|-------|-------|---------------|
| W0        | 0000  | W0 (WREG)       |        |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| W1        | 0002  |                 |        |        |             |            |        |       | W1         |        |       |        |         |          |          |       |       | xxxx          |
| W2        | 0004  |                 | W2 xx  |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W3        | 0006  |                 | W3 xx  |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W4        | 8000  |                 | W4 x   |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W5        | 000A  |                 | W5     |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| W6        | 000C  |                 | W6     |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| W7        | 000E  |                 |        |        |             |            |        |       | W7         |        |       |        |         |          |          |       |       | xxxx          |
| W8        | 0010  |                 |        |        |             |            |        |       | W8         |        |       |        |         |          |          |       |       | xxxx          |
| W9        | 0012  |                 |        |        |             |            |        |       | W9         |        |       |        |         |          |          |       |       | xxxx          |
| W10       | 0014  |                 |        |        |             |            |        |       | W10        |        |       |        |         |          |          |       |       | xxxx          |
| W11       | 0016  |                 | W11 xx |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W12       | 0018  |                 | W12 x2 |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W13       | 001A  |                 | W13 xx |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W14       | 001C  |                 | W14 xx |        |             |            |        |       |            |        |       |        |         | xxxx     |          |       |       |               |
| W15       | 001E  |                 | W15 xx |        |             |            |        |       |            |        |       |        | xxxx    |          |          |       |       |               |
| SPLIM     | 0020  |                 |        |        |             |            |        |       | SPLI       | Л      |       |        |         |          |          |       |       | 0000          |
| ACCAL     | 0022  |                 |        |        |             |            |        |       | ACCA       | L      |       |        |         |          |          |       |       | 0000          |
| ACCAH     | 0024  |                 |        |        |             |            |        |       | ACCA       | н      |       |        |         |          |          |       |       | 0000          |
| ACCAU     | 0026  |                 |        | Się    | gn Extensio | n of ACCA< | 39>    |       |            |        |       |        | AC      | CAU      |          |       |       | 0000          |
| ACCBL     | 0028  |                 |        |        |             |            |        |       | ACCB       | L      |       |        |         |          |          |       |       | 0000          |
| ACCBH     | 002A  |                 |        |        |             |            |        |       | ACCB       | н      |       |        |         |          |          |       |       | 0000          |
| ACCBU     | 002C  |                 |        | Się    | gn Extensio | n of ACCB< | 39>    |       |            |        |       |        | AC      | CBU      |          |       |       | 0000          |
| PCL       | 002E  |                 |        |        |             |            |        | P     | CL<15:0>   |        |       |        |         |          |          |       | —     | 0000          |
| PCH       | 0030  | _               | —      | —      | —           | _          | -      | —     | —          | —      |       |        |         | PCH<6:0> |          |       |       | 0000          |
| DSRPAG    | 0032  | _               | —      | —      | —           | _          | -      |       |            |        |       | DSRPAC | G<9:0>  |          |          |       |       | 0001          |
| DSWPAG    | 0034  | _               | —      | —      | —           | _          | -      | —     |            |        |       | DS     | WPAG<8: | 0>       |          |       |       | 0001          |
| RCOUNT    | 0036  |                 |        |        |             |            |        |       | RCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DCOUNT    | 0038  |                 |        |        |             |            |        |       | DCOUNT<    | :15:0> |       |        |         |          |          |       |       | 0000          |
| DOSTARTL  | 003A  |                 |        |        |             |            |        | DOS   | TARTL<15:1 | >      |       |        |         |          |          |       | —     | 0000          |
| DOSTARTH  | 003C  | _               | _      | —      | _           | —          | _      | _     | —          | _      | —     |        |         | DOSTAF   | RTH<5:0> |       |       | 0000          |
| DOENDL    | 003E  |                 |        |        |             |            |        | DO    | ENDL<15:1> | >      |       |        |         |          |          |       | _     | 0000          |
| DOENDH    | 0040  | DOENDH<5:0> 000 |        |        |             |            |        |       |            |        | 0000  |        |         |          |          |       |       |               |

**Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

|              |       |        |        |            |        |        |        |             |        |       |        |             |        |               |          | -            |         |               |
|--------------|-------|--------|--------|------------|--------|--------|--------|-------------|--------|-------|--------|-------------|--------|---------------|----------|--------------|---------|---------------|
| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9       | Bit 8  | Bit 7 | Bit 6  | Bit 5       | Bit 4  | Bit 3         | Bit 2    | Bit 1        | Bit 0   | All<br>Resets |
| IFS0         | 0800  | _      | DMA1IF | AD1IF      | U1TXIF | U1RXIF | SPI1IF | SPI1EIF     | T3IF   | T2IF  | OC2IF  | IC2IF       | DMA0IF | T1IF          | OC1IF    | IC1IF        | INT0IF  | 0000          |
| IFS1         | 0802  | U2TXIF | U2RXIF | INT2IF     | T5IF   | T4IF   | OC4IF  | OC3IF       | DMA2IF |       | _      | _           | INT1IF | CNIF          | CMIF     | MI2C1IF      | SI2C1IF | 0000          |
| IFS2         | 0804  | —      | _      | —          | _      | —      | _      | —           | _      | _     | IC4IF  | IC3IF       | DMA3IF |               | _        | SPI2IF       | SPI2EIF | 0000          |
| IFS3         | 0806  | _      | _      | —          | —      | —      | QEI1IF | PSEMIF      | —      | _     | _      | _           | _      | _             | MI2C2IF  | SI2C2IF      | _       | 0000          |
| IFS4         | 0808  | _      | _      | CTMUIF     | —      | —      | _      | —           | _      | _     | _      | _           | _      | CRCIF         | U2EIF    | U1EIF        | _       | 0000          |
| IFS5         | 080A  | PWM2IF | PWM1IF | _          | _      | _      | _      | _           | _      | _     | _      | _           | _      | _             | _        | _            | _       | 0000          |
| IFS6         | 080C  | —      | —      | _          | —      | —      | —      | —           | —      | -     | —      | _           | _      | _             | _        | —            | PWM3IF  | 0000          |
| IFS8         | 0810  | JTAGIF | ICDIF  | —          | —      | —      | —      | —           | —      | -     | —      | _           | _      | _             | _        | —            | _       | 0000          |
| IFS9         | 0812  | —      | —      | _          | —      | —      | —      | —           | —      |       | PTG3IF | PTG2IF      | PTG1IF | PTG0IF        | PTGWDTIF | PTGSTEPIF    | —       | 0000          |
| IEC0         | 0820  | —      | DMA1IE | AD1IE      | U1TXIE | U1RXIE | SPI1IE | SPI1EIE     | T3IE   | T2IE  | OC2IE  | IC2IE       | DMA0IE | T1IE          | OC1IE    | IC1IE        | INT0IE  | 0000          |
| IEC1         | 0822  | U2TXIE | U2RXIE | INT2IE     | T5IE   | T4IE   | OC4IE  | OC3IE       | DMA2IE | -     | —      | _           | INT1IE | CNIE          | CMIE     | MI2C1IE      | SI2C1IE | 0000          |
| IEC2         | 0824  | —      | —      | _          | _      | —      | —      | —           | —      | -     | IC4IE  | IC3IE       | DMA3IE | _             | _        | SPI2IE       | SPI2EIE | 0000          |
| IEC3         | 0826  | —      | —      | _          | _      | —      | QEI1IE | PSEMIE      | —      |       | —      | —           | _      |               | MI2C2IE  | SI2C2IE      | —       | 0000          |
| IEC4         | 0828  | —      | —      | CTMUIE     | _      | —      | —      | —           | —      |       | —      | —           | _      | CRCIE         | U2EIE    | U1EIE        | —       | 0000          |
| IEC5         | 082A  | PWM2IE | PWM1IE | —          | _      | —      | —      | —           | —      | -     | —      | _           | _      | _             | _        | —            | _       | 0000          |
| IEC6         | 082C  | —      | —      | _          | _      | —      | —      | —           | —      |       | —      | —           | _      |               |          | —            | PWM3IE  | 0000          |
| IEC8         | 0830  | JTAGIE | ICDIE  | _          | _      | —      | —      | —           | —      |       | —      | —           | _      |               |          | —            | —       | 0000          |
| IEC9         | 0832  | _      | _      | _          | _      | _      | _      | _           | _      | _     | PTG3IE | PTG2IE      | PTG1IE | PTG0IE        | PTGWDTIE | PTGSTEPIE    | _       | 0000          |
| IPC0         | 0840  | —      |        | T1IP<2:0>  |        | _      |        | OC1IP<2:0   | )>     |       |        | IC1IP<2:0>  |        |               |          | INT0IP<2:0>  |         | 4444          |
| IPC1         | 0842  | —      |        | T2IP<2:0>  |        | _      |        | OC2IP<2:(   | )>     |       |        | IC2IP<2:0>  |        | — DMA0IP<2:0> |          |              | 4444    |               |
| IPC2         | 0844  | —      |        | U1RXIP<2:0 | )>     | _      |        | SPI1IP<2:(  | )>     |       |        | SPI1EIP<2:0 | >      |               |          | T3IP<2:0>    |         | 4444          |
| IPC3         | 0846  | —      | —      | _          | _      | —      | C      | )MA1IP<2:   | :0>    | -     |        | AD1IP<2:0>  |        | _             |          | U1TXIP<2:0>  |         | 0444          |
| IPC4         | 0848  | _      |        | CNIP<2:0>  | >      | _      |        | CMIP<2:0    | >      | _     |        | MI2C1IP<2:0 | >      | _             | :        | SI2C1IP<2:0> |         | 4444          |
| IPC5         | 084A  | —      | —      | _          | _      | —      | —      | —           | —      |       | —      | —           | _      |               |          | INT1IP<2:0>  |         | 0004          |
| IPC6         | 084C  | —      |        | T4IP<2:0>  |        | _      |        | OC4IP<2:(   | )>     |       |        | OC3IP<2:0>  | •      |               |          | DMA2IP<2:0>  |         | 4444          |
| IPC7         | 084E  | —      |        | U2TXIP<2:0 | )>     | _      | ι      | J2RXIP<2:   | 0>     |       |        | INT2IP<2:0> | >      |               |          | T5IP<2:0>    |         | 4444          |
| IPC8         | 0850  | _      | _      | _          | _      | _      | _      | _           | _      | _     |        | SPI2IP<2:0> | >      | _             |          | SPI2EIP<2:0> |         | 0044          |
| IPC9         | 0852  | _      | _      | _          | _      | _      |        | IC4IP<2:0   | >      | _     |        | IC3IP<2:0>  |        | _             |          | DMA3IP<2:0>  |         | 0444          |
| IPC12        | 0858  | _      | _      | _          | _      | _      | N      | /II2C2IP<2: | :0>    | _     |        | SI2C2IP<2:0 | >      | _             | _        | _            | _       | 0440          |
| IPC14        | 085C  | _      | _      | _          | _      | _      |        | QEI1IP<2:0  | 0>     | _     |        | PSEMIP<2:0  | >      | _             | _        | _            | _       | 0440          |
| IPC16        | 0860  | _      |        | CRCIP<2:0  | >      | _      |        | U2EIP<2:0   | )>     | _     |        | U1EIP<2:0>  |        | _             | _        | _            | _       | 4440          |
| IPC19        | 0866  |        |        |            | _      | _      |        |             |        | _     |        | CTMUIP<2:0  | >      |               | _        | _            |         | 0040          |
| IPC23        | 086E  | _      |        | PWM2IP<2:  | 0>     | _      | F      | WM1IP<2     | :0>    | —     | —      | —           | —      |               | _        | _            | _       | 4400          |
| IPC24        | 0870  |        |        |            | _      | _      |        |             |        | _     | _      | _           | _      |               | F        | PWM3IP<2:0>  |         | 4004          |
|              |       |        |        |            |        |        |        |             |        |       |        |             |        |               |          |              |         |               |

### TABLE 4-4: INTERRUPT CONTROLLER REGISTER MAP FOR PIC24EPXXXMC20X DEVICES ONLY

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| INE OID LEN                        | 10-5. I MD5 |                 |     |                   |                  |          |       |
|------------------------------------|-------------|-----------------|-----|-------------------|------------------|----------|-------|
| U-0                                | U-0         | U-0             | U-0 | U-0               | R/W-0            | U-0      | U-0   |
|                                    | —           | —               | —   | —                 | CMPMD            | —        | —     |
| bit 15                             |             |                 |     |                   |                  |          | bit 8 |
|                                    |             |                 |     |                   |                  |          |       |
| R/W-0                              | U-0         | U-0             | U-0 | U-0               | U-0              | R/W-0    | U-0   |
| CRCMD                              | —           | —               | —   | —                 | —                | I2C2MD   | —     |
| bit 7                              |             | •               |     |                   |                  | •        | bit 0 |
|                                    |             |                 |     |                   |                  |          |       |
| Legend:                            |             |                 |     |                   |                  |          |       |
| R = Readable                       | e bit       | W = Writable I  | bit | U = Unimplem      | nented bit, read | l as '0' |       |
| -n = Value at POR '1' = Bit is set |             |                 |     | '0' = Bit is clea | x = Bit is unkn  | iown     |       |
|                                    |             |                 |     |                   |                  |          |       |
| bit 15-11                          | Unimplement | ted: Read as 'o | )'  |                   |                  |          |       |

### REGISTER 10-3: PMD3: PERIPHERAL MODULE DISABLE CONTROL REGISTER 3

| bit 10  | CMPMD: Comparator Module Disable bit |
|---------|--------------------------------------|
|         | 1 = Comparator module is disabled    |
|         | 0 = Comparator module is enabled     |
| bit 9-8 | Unimplemented: Read as '0'           |
| bit 7   | CRCMD: CRC Module Disable bit        |
|         | 1 = CRC module is disabled           |
|         | 0 = CRC module is enabled            |
| bit 6-2 | Unimplemented: Read as '0'           |
| bit 1   | I2C2MD: I2C2 Module Disable bit      |
|         | 1 = I2C2 module is disabled          |
|         | 0 = I2C2 module is enabled           |
| bit 0   | Unimplemented: Read as '0'           |
|         |                                      |

### REGISTER 10-4: PMD4: PERIPHERAL MODULE DISABLE CONTROL REGISTER 4

| U-0 | U-0                  | U-0                              | U-0                                              | U-0                 | U-0                                                                                                                                                                                                                                                                                     | U-0                                                                                                                                                                                                       |
|-----|----------------------|----------------------------------|--------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | —                    | —                                | —                                                |                     | —                                                                                                                                                                                                                                                                                       | —                                                                                                                                                                                                         |
|     |                      |                                  |                                                  |                     |                                                                                                                                                                                                                                                                                         | bit 8                                                                                                                                                                                                     |
|     |                      |                                  |                                                  |                     |                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                           |
| U-0 | U-0                  | U-0                              | R/W-0                                            | R/W-0               | U-0                                                                                                                                                                                                                                                                                     | U-0                                                                                                                                                                                                       |
|     | —                    | —                                | REFOMD                                           | CTMUMD              | —                                                                                                                                                                                                                                                                                       | —                                                                                                                                                                                                         |
|     |                      |                                  | •                                                |                     |                                                                                                                                                                                                                                                                                         | bit 0                                                                                                                                                                                                     |
|     | U-0<br>—<br>U-0<br>— | U-0 U-0<br>— —<br>U-0 U-0<br>— — | U-0 U-0 U-0<br>— — — —<br>U-0 U-0 U-0<br>— — — — | U-0 U-0 U-0 U-0<br> | U-0         U-0         U-0         U-0           -         -         -         -         -           U-0         U-0         U-0         U-0         -           U-0         U-0         U-0         R/W-0         R/W-0           -         -         -         REFOMD         CTMUMD | U-0     U-0     U-0     U-0     U-0       -     -     -     -     -       U-0     U-0     R/W-0     R/W-0     U-0       U-0     U-0     R/W-0     R/W-0     U-0       -     -     -     REFOMD     CTMUMD |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | 1 as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-4 | Unimplemented: Read as '0'                        |
|----------|---------------------------------------------------|
| bit 3    | <b>REFOMD:</b> Reference Clock Module Disable bit |
|          | 1 = Reference clock module is disabled            |
|          | 0 = Reference clock module is enabled             |
| bit 2    | CTMUMD: CTMU Module Disable bit                   |
|          | 1 = CTMU module is disabled                       |
|          | 0 = CTMU module is enabled                        |
| bit 1-0  | Unimplemented: Read as '0'                        |

 $\ensuremath{\textcircled{}^\circ}$  2011-2013 Microchip Technology Inc.



#### **FIGURE 13-3:** TYPE B/TYPE C TIMER PAIR BLOCK DIAGRAM (32-BIT TIMER)

3: Timery is a Type C timer (y = 3 and 5).

#### **Timerx/y Resources** 13.1

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/                   |
|       | wwwproducts/Devices.aspx?d                  |
|       | DocName=en555464                            |

#### **KEY RESOURCES** 13.1.1

- "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual"
- · Code Samples
- Application Notes
- · Software Libraries
- · Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

### 16.2 PWM Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

### 16.2.1 KEY RESOURCES

- "High-Speed PWM" (DS70645) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## 16.3 PWMx Control Registers

### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER

| R/W-0  | U-0 | R/W-0  | HS/HC-0 | R/W-0 | R/W-0               | R/W-0                  | R/W-0                  |
|--------|-----|--------|---------|-------|---------------------|------------------------|------------------------|
| PTEN   | —   | PTSIDL | SESTAT  | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> |
| bit 15 |     |        |         |       |                     |                        | bit 8                  |

| R/W-0                 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0                  | R/W-0                  | R/W-0                  | R/W-0                  |
|-----------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------|
| SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3 <sup>(1)</sup> | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> |
| bit 7                 |                         |                         |                         |                        |                        |                        | bit 0                  |

| Legend: HC = Hardware Clearable bit |                  | HS = Hardware Settable bit |                    |  |
|-------------------------------------|------------------|----------------------------|--------------------|--|
| R = Readable bit                    | W = Writable bit | U = Unimplemented bit, re  | ad as '0'          |  |
| -n = Value at POR                   | '1' = Bit is set | '0' = Bit is cleared       | x = Bit is unknown |  |

| bit 15  | PTEN: PWMx Module Enable bit                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = PWMx module is enabled</li> <li>0 = PWMx module is disabled</li> </ul>                                                              |
| bit 14  | Unimplemented: Read as '0'                                                                                                                       |
| bit 13  | PTSIDL: PWMx Time Base Stop in Idle Mode bit                                                                                                     |
|         | <ul> <li>1 = PWMx time base halts in CPU Idle mode</li> <li>0 = PWMx time base runs in CPU Idle mode</li> </ul>                                  |
| bit 12  | SESTAT: Special Event Interrupt Status bit                                                                                                       |
|         | <ul> <li>1 = Special event interrupt is pending</li> <li>0 = Special event interrupt is not pending</li> </ul>                                   |
| bit 11  | SEIEN: Special Event Interrupt Enable bit                                                                                                        |
|         | 1 = Special event interrupt is enabled                                                                                                           |
|         | 0 = Special event interrupt is disabled                                                                                                          |
| bit 10  | EIPU: Enable Immediate Period Updates bit <sup>(1)</sup>                                                                                         |
|         | <ul> <li>1 = Active Period register is updated immediately</li> <li>0 = Active Period register updates occur on PWMx cycle boundaries</li> </ul> |
| bit 9   | SYNCPOL: Synchronize Input and Output Polarity bit <sup>(1)</sup>                                                                                |
|         | 1 = SYNCI1/SYNCO1 polarity is inverted (active-low)                                                                                              |
|         | 0 = SYNCI1/SYNCO1 is active-high                                                                                                                 |
| bit 8   | SYNCOEN: Primary Time Base Sync Enable bit <sup>(1)</sup>                                                                                        |
|         | 1 = SYNCO1 output is enabled                                                                                                                     |
| L:1 7   | 0 = SYNCOT output is disabled                                                                                                                    |
| DIT /   | SYNCEN: External Time Base Synchronization Enable bit                                                                                            |
|         | 1 = External synchronization of primary time base is enabled                                                                                     |
|         |                                                                                                                                                  |
| Note 1: | These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user                                            |
|         | application must program the period register with a value that is slightly larger than the expected period of                                    |

the external synchronization input signal.

2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <ul> <li>ADDEN: Address Character Detect bit (bit 8 of received data = 1)</li> <li>1 = Address Detect mode is enabled; if 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode is disabled</li> </ul>                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | RIDLE: Receiver Idle bit (read-only)<br>1 = Receiver is Idle<br>0 = Receiver is active                                                                                                                                                                                                           |
| bit 3 | <b>PERR:</b> Parity Error Status bit (read-only) 1 = Parity error has been detected for the current character (character at the top of the receive FIFO) 0 = Parity error has not been detected                                                                                                  |
| bit 2 | <pre>FERR: Framing Error Status bit (read-only) 1 = Framing error has been detected for the current character (character at the top of the receive FIFO) 0 = Framing error has not been detected</pre>                                                                                           |
| bit 1 | <ul> <li>OERR: Receive Buffer Overrun Error Status bit (clear/read-only)</li> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed; clearing a previously set OERR bit (1 → 0 transition) resets the receiver buffer and the UxRSR to the empty state</li> </ul> |
| bit 0 | <ul> <li>URXDA: UARTx Receive Buffer Data Available bit (read-only)</li> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                |

**Note 1:** Refer to the **"UART"** (DS70582) section in the *"dsPIC33/PIC24 Family Reference Manual"* for information on enabling the UARTx module for transmit operation.

| REGISTER 21-8: | CxEC: ECANx TRANSMIT/RECEIVE ERROR COUNT REGISTER |
|----------------|---------------------------------------------------|
| REGISTER 21-8: | CXEC: ECANX TRANSMIT/RECEIVE ERROR COUNT REGISTE  |

| R-0              | R-0          | R-0              | R-0 | R-0                                     | R-0 | R-0 | R-0   |  |  |
|------------------|--------------|------------------|-----|-----------------------------------------|-----|-----|-------|--|--|
| TERRCNT<7:0>     |              |                  |     |                                         |     |     |       |  |  |
| bit 15           |              |                  |     |                                         |     |     | bit 8 |  |  |
|                  |              |                  |     |                                         |     |     |       |  |  |
| R-0              | R-0          | R-0              | R-0 | R-0                                     | R-0 | R-0 | R-0   |  |  |
|                  | RERRCNT<7:0> |                  |     |                                         |     |     |       |  |  |
| bit 7            |              |                  |     |                                         |     |     | bit 0 |  |  |
|                  |              |                  |     |                                         |     |     |       |  |  |
| Legend:          |              |                  |     |                                         |     |     |       |  |  |
| R = Readable bi  | t            | W = Writable bit |     | U = Unimplemented bit, read as '0'      |     |     |       |  |  |
| -n = Value at PC | R            | '1' = Bit is set |     | '0' = Bit is cleared x = Bit is unknown |     |     | า     |  |  |
|                  |              |                  |     |                                         |     |     |       |  |  |

| bit 15-8 | TERRCNT<7:0>: | Transmit Error | Count bits |
|----------|---------------|----------------|------------|
| DIL 10-0 | IERRGNI<(.0). | Hanshill Enoi  | Count bits |

bit 7-0 **RERRCNT<7:0>:** Receive Error Count bits

### REGISTER 21-9: CxCFG1: ECANx BAUD RATE CONFIGURATION REGISTER 1

| U-0    | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|--------|-----|-----|-----|-----|-----|-----|-------|
| —      | —   | —   | —   | —   | —   | —   | —     |
| bit 15 |     |     |     |     |     |     | bit 8 |

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| SJW1  | SJW0  | BRP5  | BRP4  | BRP3  | BRP2  | BRP1  | BRP0  |
| bit 7 |       |       | •     | •     |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-8 | Unimplemented: Read as '0' |
|----------|----------------------------|
|----------|----------------------------|

| bit 7-6 | SJW<1:0>: Synchronization Jump Width bits   |
|---------|---------------------------------------------|
|         | 11 = Length is 4 x TQ                       |
|         | $10 = \text{Length is } 3 \times \text{Tq}$ |
|         | 01 = Length is 2 x TQ                       |
|         | 00 = Length is 1 x TQ                       |

```
bit 5-0 BRP<5:0>: Baud Rate Prescaler bits
```

```
11 1111 = TQ = 2 x 64 x 1/FCAN
```

•

- 00 0010 = TQ = 2 x 3 x 1/FCAN 00 0001 = TQ = 2 x 2 x 1/FCAN
- 00 0000 = Tq = 2 x 1 x 1/FCAN

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

## REGISTER 24-4: PTGT0LIM: PTG TIMER0 LIMIT REGISTER<sup>(1)</sup>

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |
|-----------------|-------|------------------|-------|-----------------------------------------|-------|-------|-------|--|--|
| PTGT0LIM<15:8>  |       |                  |       |                                         |       |       |       |  |  |
| bit 15 bit 8    |       |                  |       |                                         |       |       |       |  |  |
|                 |       |                  |       |                                         |       |       |       |  |  |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |
|                 |       |                  | PTGTC | LIM<7:0>                                |       |       |       |  |  |
| bit 7           |       |                  |       |                                         |       |       | bit 0 |  |  |
|                 |       |                  |       |                                         |       |       |       |  |  |
| Legend:         |       |                  |       |                                         |       |       |       |  |  |
| R = Readable I  | bit   | W = Writable bi  | t     | U = Unimplemented bit, read as '0'      |       |       |       |  |  |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       |       |       |  |  |

### bit 15-0 **PTGT0LIM<15:0>:** PTG Timer0 Limit Register bits General Purpose Timer0 Limit register (effective only with a PTGT0 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

### REGISTER 24-5: PTGT1LIM: PTG TIMER1 LIMIT REGISTER<sup>(1)</sup>

| R/W-0  | R/W-0 | R/W-0 | R/W-0   | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|---------|----------|-------|-------|-------|
|        |       |       | PTGT1LI | IM<15:8> |       |       |       |
| bit 15 |       |       |         |          |       |       | bit 8 |
|        |       |       |         |          |       |       |       |

| R/W-0 | R/W-0 | R/W-0 | R/W-0  | R/W-0    | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|--------|----------|-------|-------|-------|
|       |       |       | PTGT1L | _IM<7:0> |       |       |       |
| bit 7 |       |       |        |          |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 **PTGT1LIM<15:0>:** PTG Timer1 Limit Register bits

General Purpose Timer1 Limit register (effective only with a PTGT1 Step command).

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

| U-0                                                          | U-0        | U-0              | R/W-0   | R/W-0             | R/W-0            | R/W-0           | R/W-0   |
|--------------------------------------------------------------|------------|------------------|---------|-------------------|------------------|-----------------|---------|
|                                                              |            | —                | DWIDTH4 | 4 DWIDTH3 DWIDTH2 |                  | DWIDTH1         | DWIDTH0 |
| bit 15                                                       |            |                  |         |                   |                  |                 | bit 8   |
|                                                              |            |                  |         |                   |                  |                 |         |
| U-0                                                          | U-0        | U-0              | R/W-0   | R/W-0             | R/W-0            | R/W-0           | R/W-0   |
|                                                              |            | —                | PLEN4   | PLEN3             | PLEN2            | PLEN1           | PLEN0   |
| bit 7                                                        |            |                  |         |                   |                  |                 | bit 0   |
|                                                              |            |                  |         |                   |                  |                 |         |
| Legend:                                                      |            |                  |         |                   |                  |                 |         |
| R = Readable                                                 | bit        | W = Writable     | bit     | U = Unimpler      | nented bit, read | as '0'          |         |
| -n = Value at F                                              | POR        | '1' = Bit is set |         | '0' = Bit is cle  | ared             | x = Bit is unkr | nown    |
|                                                              |            |                  |         |                   |                  |                 |         |
| bit 15-13                                                    | Unimplemen | ted: Read as '   | 0'      |                   |                  |                 |         |
| bit 12-8 DWIDTH<4:0>: Data Width Select bits                 |            |                  |         |                   |                  |                 |         |
| These bits set the width of the data word (DWIDTH<4:0> + 1). |            |                  |         |                   |                  |                 |         |
| bit 7-5 Unimplemented: Read as '0'                           |            |                  |         |                   |                  |                 |         |

### REGISTER 26-2: CRCCON2: CRC CONTROL REGISTER 2

bit 4-0 **PLEN<4:0>:** Polynomial Length Select bits

These bits set the length of the polynomial (Polynomial Length = PLEN<4:0> + 1).

| Bit Field             | Description                                                                                                                                                                                   |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| WDTPRE                | Watchdog Timer Prescaler bit<br>1 = 1:128<br>0 = 1:32                                                                                                                                         |
| WDTPOST<3:0>          | Watchdog Timer Postscaler bits<br>1111 = 1:32,768<br>1110 = 1:16,384<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•<br>•                                                         |
| WDTWIN<1:0>           | Watchdog Window Select bits<br>11 = WDT window is 25% of WDT period<br>10 = WDT window is 37.5% of WDT period<br>01 = WDT window is 50% of WDT period<br>00 = WDT window is 75% of WDT period |
| ALTI2C1               | Alternate I2C1 pin<br>1 = I2C1 is mapped to the SDA1/SCL1 pins<br>0 = I2C1 is mapped to the ASDA1/ASCL1 pins                                                                                  |
| ALTI2C2               | Alternate I2C2 pin<br>1 = I2C2 is mapped to the SDA2/SCL2 pins<br>0 = I2C2 is mapped to the ASDA2/ASCL2 pins                                                                                  |
| JTAGEN <sup>(2)</sup> | JTAG Enable bit<br>1 = JTAG is enabled<br>0 = JTAG is disabled                                                                                                                                |
| ICS<1:0>              | ICD Communication Channel Select bits<br>11 = Communicate on PGEC1 and PGED1<br>10 = Communicate on PGEC2 and PGED2<br>01 = Communicate on PGEC3 and PGED3<br>00 = Reserved, do not use       |

### TABLE 27-2: CONFIGURATION BITS DESCRIPTION (CONTINUED)

Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

2: When JTAGEN = 1, an internal pull-up resistor is enabled on the TMS pin. Erased devices default to JTAGEN = 1. Applications requiring I/O pins in a high-impedance state (tri-state) in Reset should use pins other than TMS for this purpose.

| Base<br>Instr<br># | Assembly<br>Mnemonic |        | Assembly Syntax                        | Description                               | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|--------|----------------------------------------|-------------------------------------------|---------------|-------------------------------|--------------------------|
| 46                 | MOV                  | MOV    | f,Wn                                   | Move f to Wn                              | 1             | 1                             | None                     |
|                    |                      | MOV    | f                                      | Move f to f                               | 1             | 1                             | None                     |
|                    |                      | MOV    | f,WREG                                 | Move f to WREG                            | 1             | 1                             | None                     |
|                    |                      | MOV    | #lit16,Wn                              | Move 16-bit literal to Wn                 | 1             | 1                             | None                     |
|                    |                      | MOV.b  | #lit8,Wn                               | Move 8-bit literal to Wn                  | 1             | 1                             | None                     |
|                    |                      | MOV    | Wn,f                                   | Move Wn to f                              | 1             | 1                             | None                     |
|                    |                      | MOV    | Wso,Wdo                                | Move Ws to Wd                             | 1             | 1                             | None                     |
|                    |                      | MOV    | WREG, f                                | Move WREG to f                            | 1             | 1                             | None                     |
|                    |                      | MOV.D  | Wns,Wd                                 | Move Double from W(ns):W(ns + 1) to<br>Wd | 1             | 2                             | None                     |
|                    |                      | MOV.D  | Ws , Wnd                               | Move Double from Ws to W(nd +<br>1):W(nd) | 1             | 2                             | None                     |
| 47                 | MOVPAG               | MOVPAG | #lit10,DSRPAG                          | Move 10-bit literal to DSRPAG             | 1             | 1                             | None                     |
|                    |                      | MOVPAG | #lit9,DSWPAG                           | Move 9-bit literal to DSWPAG              | 1             | 1                             | None                     |
|                    |                      | MOVPAG | #lit8,TBLPAG                           | Move 8-bit literal to TBLPAG              | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, DSRPAG                             | Move Ws<9:0> to DSRPAG                    | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, DSWPAG                             | Move Ws<8:0> to DSWPAG                    | 1             | 1                             | None                     |
|                    |                      | MOVPAG | Ws, TBLPAG                             | Move Ws<7:0> to TBLPAG                    | 1             | 1                             | None                     |
| 48                 | MOVSAC               | MOVSAC | Acc,Wx,Wxd,Wy,Wyd,AWB <sup>(1)</sup>   | Prefetch and store accumulator            | 1             | 1                             | None                     |
| 49                 | MPY                  | MPY    | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup> | Multiply Wm by Wn to Accumulator          | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
|                    |                      | MPY    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd <sup>(1)</sup> | Square Wm to Accumulator                  | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |
| 50                 | MPY.N                | MPY.N  | Wm*Wn,Acc,Wx,Wxd,Wy,Wyd(1)             | -(Multiply Wm by Wn) to Accumulator       | 1             | 1                             | None                     |
| 51                 | MSC                  | MSC    | Wm*Wm,Acc,Wx,Wxd,Wy,Wyd,AWB(1)         | Multiply and Subtract from Accumulator    | 1             | 1                             | OA,OB,OAB,<br>SA,SB,SAB  |

### TABLE 28-2: INSTRUCTION SET OVERVIEW (CONTINUED)

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.

| DC CHARACTERISTICS |                     |      | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |        |        |           |  |  |
|--------------------|---------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|-----------|--|--|
| Parameter<br>No.   | Тур.                | Max. | Units Conditions                                                                                                                                                                                     |        |        |           |  |  |
| Idle Current (II   | dle) <sup>(1)</sup> |      |                                                                                                                                                                                                      |        |        |           |  |  |
| DC40d              | 3                   | 8    | mA                                                                                                                                                                                                   | -40°C  |        |           |  |  |
| DC40a              | 3                   | 8    | mA                                                                                                                                                                                                   | +25°C  | 2 21/  |           |  |  |
| DC40b              | 3                   | 8    | mA                                                                                                                                                                                                   | +85°C  | 5.5V   | 10 1011-5 |  |  |
| DC40c              | 3                   | 8    | mA                                                                                                                                                                                                   | +125°C |        |           |  |  |
| DC42d              | 6                   | 12   | mA                                                                                                                                                                                                   | -40°C  |        |           |  |  |
| DC42a              | 6                   | 12   | mA                                                                                                                                                                                                   | +25°C  | 3 3\/  | 20 MIPS   |  |  |
| DC42b              | 6                   | 12   | mA                                                                                                                                                                                                   | +85°C  | 5.5 V  | 20 1011 3 |  |  |
| DC42c              | 6                   | 12   | mA                                                                                                                                                                                                   | +125°C |        |           |  |  |
| DC44d              | 11                  | 18   | mA                                                                                                                                                                                                   | -40°C  |        |           |  |  |
| DC44a              | 11                  | 18   | mA                                                                                                                                                                                                   | +25°C  | 3 3\/  |           |  |  |
| DC44b              | 11                  | 18   | mA                                                                                                                                                                                                   | +85°C  | 5.5 V  | 40 1011 3 |  |  |
| DC44c              | 11                  | 18   | mA                                                                                                                                                                                                   | +125°C |        |           |  |  |
| DC45d              | 17                  | 27   | mA                                                                                                                                                                                                   | -40°C  |        |           |  |  |
| DC45a              | 17                  | 27   | mA                                                                                                                                                                                                   | +25°C  | 3 3\/  | 60 MIRS   |  |  |
| DC45b              | 17                  | 27   | mA                                                                                                                                                                                                   | +85°C  | 5.5V   | 00 1011-3 |  |  |
| DC45c              | 17                  | 27   | mA                                                                                                                                                                                                   | +125°C | +125°C |           |  |  |
| DC46d              | 20                  | 35   | mA                                                                                                                                                                                                   | -40°C  |        |           |  |  |
| DC46a              | 20                  | 35   | mA                                                                                                                                                                                                   | +25°C  | 3.3V   | 70 MIPS   |  |  |
| DC46b              | 20                  | 35   | mA                                                                                                                                                                                                   | +85°C  |        |           |  |  |

### TABLE 30-7: DC CHARACTERISTICS: IDLE CURRENT (lidle)

**Note 1:** Base Idle current (IIDLE) is measured as follows:

• CPU core is off, oscillator is configured in EC mode and external clock is active; OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required)

- · CLKO is configured as an I/O input pin in the Configuration Word
- All I/O pins are configured as inputs and pulled to Vss
- $\overline{\text{MCLR}}$  = VDD, WDT and FSCM are disabled
- No peripheral modules are operating; however, every peripheral is being clocked (all PMDx bits are zeroed)
- The NVMSIDL bit (NVMCON<12>) = 1 (i.e., Flash regulator is set to standby while the device is in Idle mode)
- The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode)
- JTAG is disabled

### FIGURE 30-7: OUTPUT COMPARE x MODULE (OCx) TIMING CHARACTERISTICS



### TABLE 30-27: OUTPUT COMPARE x MODULE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                               | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |  |  |    |                    |
|--------------------|--------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|----|--------------------|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup> | Min. Typ. Max. Units Conditions                                                                                                                                                                                                                                                       |  |  |    |                    |
| OC10               | TccF   | OCx Output Fall Time          | —                                                                                                                                                                                                                                                                                     |  |  | ns | See Parameter DO32 |
| OC11               | TccR   | OCx Output Rise Time          | — — — ns See Parameter DO31                                                                                                                                                                                                                                                           |  |  |    |                    |

Note 1: These parameters are characterized but not tested in manufacturing.

### FIGURE 30-8: OCx/PWMx MODULE TIMING CHARACTERISTICS



### TABLE 30-28: OCx/PWMx MODE TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                   | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |   |          |    |  |
|--------------------|--------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----------|----|--|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup>     | Min. Typ. Max. Units Conditions                                                                                                                                                                                                                                                         |   |          |    |  |
| OC15               | TFD    | Fault Input to PWMx I/O<br>Change | —                                                                                                                                                                                                                                                                                       | _ | Tcy + 20 | ns |  |
| OC20               | TFLT   | Fault Input Pulse Width           | Tcy + 20                                                                                                                                                                                                                                                                                | _ | —        | ns |  |

**Note 1:** These parameters are characterized but not tested in manufacturing.

# TABLE 30-38:SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0)TIMING REQUIREMENTS

| АС СНА | ARACTERIS             | TICS                                         | Standard Operating Conditions: 3.0V to 3.6V<br>(unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial<br>$-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                     |                          |       |                             |
|--------|-----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------|-------|-----------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                | Min.                                                                                                                                                                                                            | Typ. <sup>(2)</sup> | Max.                     | Units | Conditions                  |
| SP70   | FscP                  | Maximum SCK2 Input<br>Frequency              | _                                                                                                                                                                                                               |                     | Lesser<br>of FP<br>or 11 | MHz   | (Note 3)                    |
| SP72   | TscF                  | SCK2 Input Fall Time                         | —                                                                                                                                                                                                               | _                   | _                        | ns    | See Parameter DO32 (Note 4) |
| SP73   | TscR                  | SCK2 Input Rise Time                         | —                                                                                                                                                                                                               | _                   | _                        | ns    | See Parameter DO31 (Note 4) |
| SP30   | TdoF                  | SDO2 Data Output Fall Time                   | —                                                                                                                                                                                                               |                     |                          | ns    | See Parameter DO32 (Note 4) |
| SP31   | TdoR                  | SDO2 Data Output Rise Time                   | —                                                                                                                                                                                                               |                     |                          | ns    | See Parameter DO31 (Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after<br>SCK2 Edge    | —                                                                                                                                                                                                               | 6                   | 20                       | ns    |                             |
| SP36   | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge | 30                                                                                                                                                                                                              | _                   | _                        | ns    |                             |
| SP40   | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data Input to SCK2 Edge   | 30                                                                                                                                                                                                              |                     |                          | ns    |                             |
| SP41   | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge    | 30                                                                                                                                                                                                              | _                   | _                        | ns    |                             |
| SP50   | TssL2scH,<br>TssL2scL | SS2 ↓ to SCK2 ↑ or SCK2 ↓<br>Input           | 120                                                                                                                                                                                                             | _                   | -                        | ns    |                             |
| SP51   | TssH2doZ              | SS2 ↑ to SDO2 Output<br>High-Impedance       | 10                                                                                                                                                                                                              | _                   | 50                       | ns    | (Note 4)                    |
| SP52   | TscH2ssH<br>TscL2ssH  | SS2 ↑ after SCK2 Edge                        | 1.5 TCY + 40                                                                                                                                                                                                    | _                   | _                        | ns    | (Note 4)                    |
| SP60   | TssL2doV              | SDO2 Data Output Valid after<br>SS2 Edge     | —                                                                                                                                                                                                               | _                   | 50                       | ns    |                             |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK2 is 91 ns. Therefore, the SCK2 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI2 pins.

### FIGURE 30-23: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 1) TIMING CHARACTERISTICS



### TABLE 30-42: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS

| АС СНА | RACTERIST             | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$ |      |                     |      |       |                                |
|--------|-----------------------|-------------------------------------------------------|------|---------------------|------|-------|--------------------------------|
| Param. | Symbol                | Characteristic <sup>(1)</sup>                         | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |
| SP10   | FscP                  | Maximum SCK1 Frequency                                | —    |                     | 15   | MHz   | (Note 3)                       |
| SP20   | TscF                  | SCK1 Output Fall Time                                 | —    | _                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP21   | TscR                  | SCK1 Output Rise Time                                 | —    | —                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP30   | TdoF                  | SDO1 Data Output Fall Time                            | —    | _                   | _    | ns    | See Parameter DO32<br>(Note 4) |
| SP31   | TdoR                  | SDO1 Data Output Rise Time                            | —    | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |
| SP35   | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge             | —    | 6                   | 20   | ns    |                                |
| SP36   | TdiV2scH,<br>TdiV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge          | 30   |                     |      | ns    |                                |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

NOTES:

### **Revision F (November 2012)**

Removed "Preliminary" from data sheet footer.

### **Revision G (March 2013)**

This revision includes the following global changes:

- changes "FLTx" pin function to "FLTx" on all occurrences
- adds Section 31.0 "High-Temperature Electrical Characteristics" for high-temperature (+150°C) data

This revision also includes minor typographical and formatting changes throughout the text.

Other major changes are referenced by their respective section in Table A-5.

| Section Name                                                         | Update Description                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Cover Section                                                        | <ul> <li>Changes internal oscillator specification to 1.0%</li> <li>Changes I/O sink/source values to 12 mA or 6 mA</li> <li>Corrects 44-pin VTLA pin diagram (pin 32 now shows as 5V tolerant)</li> </ul>                                                                                                                                                                                                                                         |
| Section 4.0 "Memory<br>Organization"                                 | <ul> <li>Deletes references to Configuration Shadow registers</li> <li>Corrects the spelling of the JTAGIP and PTGWDTIP bits throughout</li> <li>Corrects the Reset value of all IOCON registers as C000h</li> <li>Adds footnote to Table 4-42 to indicate the absence of Comparator 3 in 28-pin devices</li> </ul>                                                                                                                                |
| Section 6.0 "Resets"                                                 | <ul> <li>Removes references to cold and warm Resets, and clarifies the initial configuration of<br/>the device clock source on all Resets</li> </ul>                                                                                                                                                                                                                                                                                               |
| Section 7.0 "Interrupt<br>Controller"                                | Corrects the definition of GIE as "Global Interrupt Enable" (not "General")                                                                                                                                                                                                                                                                                                                                                                        |
| Section 9.0 "Oscillator<br>Configuration"                            | <ul> <li>Clarifies the behavior of the CF bit when cleared in software</li> <li>Removes POR behavior footnotes from all control registers</li> <li>Corrects the tuning range of the TUN&lt;5:0&gt; bits in Register 9-4 to an overall range ±1.5%</li> </ul>                                                                                                                                                                                       |
| Section 13.0 "Timer2/3 and<br>Timer4/5"                              | Clarifies the presence of the ADC Trigger in 16-bit Timer3 and Timer5, as well as the 32-bit timers                                                                                                                                                                                                                                                                                                                                                |
| Section 15.0 "Output<br>Compare"                                     | Corrects the first trigger source for SYNCSEL<4:0> (OCxCON2<4:0>) as OCxRS match                                                                                                                                                                                                                                                                                                                                                                   |
| Section 16.0 "High-Speed PWM Module"                                 | <ul> <li>Clarifies the source of the PWM interrupts in Figure 16-1</li> <li>Corrects the Reset states of IOCONx&lt;15:14&gt; in Register 16-13 as '11'</li> </ul>                                                                                                                                                                                                                                                                                  |
| Section 17.0 "Quadrature<br>Encoder Interface (QEI)<br>Module"       | <ul> <li>Clarifies the operation of the IMV&lt;1:0&gt; bits (QEICON&lt;9:8&gt;) with updated text and additional notes</li> <li>Corrects the first prescaler value for QFVDIV&lt;2:0&gt; (QEI10C&lt;13:11&gt;), now 1:128</li> </ul>                                                                                                                                                                                                               |
| Section 23.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter<br>(ADC)" | <ul> <li>Adds note to Figure 23-1 that Op Amp 3 is not available in 28-pin devices</li> <li>Changes "sample clock" to "sample trigger" in AD1CON1 (Register 23-1)</li> <li>Clarifies footnotes on op amp usage in Registers 23-5 and 23-6</li> </ul>                                                                                                                                                                                               |
| Section 25.0 "Op Amp/<br>Comparator Module"                          | <ul> <li>Adds Note text to indicate that Comparator 3 is unavailable in 28-pin devices</li> <li>Splits Figure 25-1 into two figures for clearer presentation (Figure 25-1 for Op amp/<br/>Comparators 1 through 3, Figure 25-2 for Comparator 4). Subsequent figures are<br/>renumbered accordingly.</li> <li>Corrects reference description in xxxxx (now (AVDD+AVss)/2)</li> <li>Changes CMSTAT&lt;15&gt; in Register 25-1 to "PSIDL"</li> </ul> |
| Section 27.0 "Special<br>Features"                                   | Corrects the addresses of all Configuration bytes for 512 Kbyte devices                                                                                                                                                                                                                                                                                                                                                                            |

### TABLE A-5: MAJOR SECTION UPDATES