

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                       |
| Number of I/O              | 25                                                                               |
| Program Memory Size        | 64KB (22K x 24)                                                                  |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 4K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 8x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 36-VFTLA Exposed Pad                                                             |
| Supplier Device Package    | 36-VTLA (5x5)                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep64gp503t-i-tl |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Pin Diagrams (Continued)



## **Pin Diagrams (Continued)**



# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com**. We welcome your feedback.

## Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000000A is version A of document DS30000000).

## Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## TABLE 4-37: PMD REGISTER MAP FOR PIC24EPXXXGP20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|-------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | -      | -     | -     | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | —      | —      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | —      | _      | IC4MD  | IC3MD  | IC2MD | IC1MD | _      | _     | _     | -      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _     | _     | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | _      | _      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |       |       |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |       |       |        |       |       | DMA1MD | DTCMD  |        |        |       | 0000          |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _     | _     | _      | _     | _     | DMA2MD | PIGMD  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |       |       |        |       |       | DMA3MD |        |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

## TABLE 4-38: PMD REGISTER MAP FOR PIC24EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | _      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | _      | _      | AD1MD | 0000          |
| PMD2         | 0762  | _      | —      | —      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | —      | _     | —     |        | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | _      | _      | _      | CMPMD  | _      | _      | CRCMD  | _     | _     | _      | _      | _      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      | _      | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | _     | _      | _      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
|              | 0760  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | DTCMD  |        |        |       | 0000          |
| FIND         | 0/00  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | DMA2MD | FIGND  | _      | _      |       | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       | 1             |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

| Internut Course                               | Vector | IRQ        |                   | Inte     | errupt Bit L | ocation     |
|-----------------------------------------------|--------|------------|-------------------|----------|--------------|-------------|
| Interrupt Source                              | #      | #          | IVI Address       | Flag     | Enable       | Priority    |
|                                               | Highe  | est Natura | al Order Priority |          |              |             |
| INT0 – External Interrupt 0                   | 8      | 0          | 0x000014          | IFS0<0>  | IEC0<0>      | IPC0<2:0>   |
| IC1 – Input Capture 1                         | 9      | 1          | 0x000016          | IFS0<1>  | IEC0<1>      | IPC0<6:4>   |
| OC1 – Output Compare 1                        | 10     | 2          | 0x000018          | IFS0<2>  | IEC0<2>      | IPC0<10:8>  |
| T1 – Timer1                                   | 11     | 3          | 0x00001A          | IFS0<3>  | IEC0<3>      | IPC0<14:12> |
| DMA0 – DMA Channel 0                          | 12     | 4          | 0x00001C          | IFS0<4>  | IEC0<4>      | IPC1<2:0>   |
| IC2 – Input Capture 2                         | 13     | 5          | 0x00001E          | IFS0<5>  | IEC0<5>      | IPC1<6:4>   |
| OC2 – Output Compare 2                        | 14     | 6          | 0x000020          | IFS0<6>  | IEC0<6>      | IPC1<10:8>  |
| T2 – Timer2                                   | 15     | 7          | 0x000022          | IFS0<7>  | IEC0<7>      | IPC1<14:12> |
| T3 – Timer3                                   | 16     | 8          | 0x000024          | IFS0<8>  | IEC0<8>      | IPC2<2:0>   |
| SPI1E – SPI1 Error                            | 17     | 9          | 0x000026          | IFS0<9>  | IEC0<9>      | IPC2<6:4>   |
| SPI1 – SPI1 Transfer Done                     | 18     | 10         | 0x000028          | IFS0<10> | IEC0<10>     | IPC2<10:8>  |
| U1RX – UART1 Receiver                         | 19     | 11         | 0x00002A          | IFS0<11> | IEC0<11>     | IPC2<14:12> |
| U1TX – UART1 Transmitter                      | 20     | 12         | 0x00002C          | IFS0<12> | IEC0<12>     | IPC3<2:0>   |
| AD1 – ADC1 Convert Done                       | 21     | 13         | 0x00002E          | IFS0<13> | IEC0<13>     | IPC3<6:4>   |
| DMA1 – DMA Channel 1                          | 22     | 14         | 0x000030          | IFS0<14> | IEC0<14>     | IPC3<10:8>  |
| Reserved                                      | 23     | 15         | 0x000032          | _        | _            | _           |
| SI2C1 – I2C1 Slave Event                      | 24     | 16         | 0x000034          | IFS1<0>  | IEC1<0>      | IPC4<2:0>   |
| MI2C1 – I2C1 Master Event                     | 25     | 17         | 0x000036          | IFS1<1>  | IEC1<1>      | IPC4<6:4>   |
| CM – Comparator Combined Event                | 26     | 18         | 0x000038          | IFS1<2>  | IEC1<2>      | IPC4<10:8>  |
| CN – Input Change Interrupt                   | 27     | 19         | 0x00003A          | IFS1<3>  | IEC1<3>      | IPC4<14:12> |
| INT1 – External Interrupt 1                   | 28     | 20         | 0x00003C          | IFS1<4>  | IEC1<4>      | IPC5<2:0>   |
| Reserved                                      | 29-31  | 21-23      | 0x00003E-0x000042 | _        | _            | _           |
| DMA2 – DMA Channel 2                          | 32     | 24         | 0x000044          | IFS1<8>  | IEC1<8>      | IPC6<2:0>   |
| OC3 – Output Compare 3                        | 33     | 25         | 0x000046          | IFS1<9>  | IEC1<9>      | IPC6<6:4>   |
| OC4 – Output Compare 4                        | 34     | 26         | 0x000048          | IFS1<10> | IEC1<10>     | IPC6<10:8>  |
| T4 – Timer4                                   | 35     | 27         | 0x00004A          | IFS1<11> | IEC1<11>     | IPC6<14:12> |
| T5 – Timer5                                   | 36     | 28         | 0x00004C          | IFS1<12> | IEC1<12>     | IPC7<2:0>   |
| INT2 – External Interrupt 2                   | 37     | 29         | 0x00004E          | IFS1<13> | IEC1<13>     | IPC7<6:4>   |
| U2RX – UART2 Receiver                         | 38     | 30         | 0x000050          | IFS1<14> | IEC1<14>     | IPC7<10:8>  |
| U2TX – UART2 Transmitter                      | 39     | 31         | 0x000052          | IFS1<15> | IEC1<15>     | IPC7<14:12> |
| SPI2E – SPI2 Error                            | 40     | 32         | 0x000054          | IFS2<0>  | IEC2<0>      | IPC8<2:0>   |
| SPI2 – SPI2 Transfer Done                     | 41     | 33         | 0x000056          | IFS2<1>  | IEC2<1>      | IPC8<6:4>   |
| C1RX – CAN1 RX Data Ready <sup>(1)</sup>      | 42     | 34         | 0x000058          | IFS2<2>  | IEC2<2>      | IPC8<10:8>  |
| C1 – CAN1 Event <sup>(1)</sup>                | 43     | 35         | 0x00005A          | IFS2<3>  | IEC2<3>      | IPC8<14:12> |
| DMA3 – DMA Channel 3                          | 44     | 36         | 0x00005C          | IFS2<4>  | IEC2<4>      | IPC9<2:0>   |
| IC3 – Input Capture 3                         | 45     | 37         | 0x00005E          | IFS2<5>  | IEC2<5>      | IPC9<6:4>   |
| IC4 – Input Capture 4                         | 46     | 38         | 0x000060          | IFS2<6>  | IEC2<6>      | IPC9<10:8>  |
| Reserved                                      | 47-56  | 39-48      | 0x000062-0x000074 | —        | —            | _           |
| SI2C2 – I2C2 Slave Event                      | 57     | 49         | 0x000076          | IFS3<1>  | IEC3<1>      | IPC12<6:4>  |
| MI2C2 – I2C2 Master Event                     | 58     | 50         | 0x000078          | IFS3<2>  | IEC3<2>      | IPC12<10:8> |
| Reserved                                      | 59-64  | 51-56      | 0x00007A-0x000084 |          |              |             |
| PSEM – PWM Special Event Match <sup>(2)</sup> | 65     | 57         | 0x000086          | IFS3<9>  | IEC3<9>      | IPC14<6:4>  |

## TABLE 7-1: INTERRUPT VECTOR DETAILS

Note 1: This interrupt source is available on dsPIC33EPXXXGP50X and dsPIC33EPXXXMC50X devices only.

2: This interrupt source is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

## REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)

| bit 4 | MATHERR: Math Error Status bit                                                                        |
|-------|-------------------------------------------------------------------------------------------------------|
|       | 1 = Math error trap has occurred                                                                      |
|       | 0 = Math error trap has not occurred                                                                  |
| bit 3 | ADDRERR: Address Error Trap Status bit                                                                |
|       | <ul><li>1 = Address error trap has occurred</li><li>0 = Address error trap has not occurred</li></ul> |
| bit 2 | STKERR: Stack Error Trap Status bit                                                                   |
|       | 1 = Stack error trap has occurred                                                                     |
|       | 0 = Stack error trap has not occurred                                                                 |
| bit 1 | <b>OSCFAIL:</b> Oscillator Failure Trap Status bit                                                    |
|       | 1 = Oscillator failure trap has occurred                                                              |
|       | 0 = Oscillator failure trap has not occurred                                                          |
| bit 0 | Unimplemented: Read as '0'                                                                            |

Note 1: These bits are available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.

| U-0             | U-0                           | U-0                                  | U-0                      | U-0               | U-0              | U-0             | U-0    |
|-----------------|-------------------------------|--------------------------------------|--------------------------|-------------------|------------------|-----------------|--------|
| —               | —                             | —                                    |                          | —                 | —                | —               |        |
| bit 15          |                               |                                      |                          |                   |                  |                 | bit 8  |
|                 |                               |                                      |                          |                   |                  |                 |        |
| U-0             | U-0                           | U-0                                  | U-0                      | R-0               | R-0              | R-0             | R-0    |
|                 |                               | <u> </u>                             |                          | RQCOL3            | RQCOL2           | RQCOL1          | RQCOL0 |
| bit 7           |                               |                                      |                          |                   |                  |                 | bit 0  |
|                 |                               |                                      |                          |                   |                  |                 |        |
| Legend:         |                               |                                      |                          |                   |                  |                 |        |
| R = Readable    | bit                           | W = Writable                         | bit                      | U = Unimpler      | mented bit, read | as '0'          |        |
| -n = Value at I | POR                           | '1' = Bit is set                     |                          | '0' = Bit is cle  | ared             | x = Bit is unkr | iown   |
|                 |                               |                                      |                          |                   |                  |                 |        |
| bit 15-4        | Unimplemen                    | ted: Read as '                       | י)                       |                   |                  |                 |        |
| bit 3           | RQCOL3: DM                    | IA Channel 3 T                       | ransfer Requ             | est Collision Fl  | lag bit          |                 |        |
|                 | 1 = User forc                 | e and interrupt                      | -based reques            | st collision is d | etected          |                 |        |
|                 | 0 = No reque                  | est collision is d                   | etected                  |                   |                  |                 |        |
| bit 2           | RQCOL2: DM                    | IA Channel 2 T                       | ransfer Requ             | est Collision Fl  | lag bit          |                 |        |
|                 | 1 = User forc                 | e and interrupt                      | -based reques            | st collision is d | etected          |                 |        |
|                 | 0 = No reque                  | est collision is d                   | etected                  |                   |                  |                 |        |
| bit 1           | RQCOL1: DM                    | 1A Channel 1 T                       | ransfer Reque            | est Collision Fl  | lag bit          |                 |        |
|                 | 1 = User forc<br>0 = No reque | e and interrupt<br>st collision is d | -based reques<br>etected | st collision is d | etected          |                 |        |
| bit 0           | RQCOL0: DM                    | 1A Channel 0 T                       | ransfer Requ             | est Collision Fl  | lag bit          |                 |        |
|                 | 1 = User forc                 | e and interrupt                      | -based reques            | st collision is d | etected          |                 |        |

## REGISTER 8-12: DMARQC: DMA REQUEST COLLISION STATUS REGISTER

0 = No request collision is detected

## 10.3 Doze Mode

The preferred strategies for reducing power consumption are changing clock speed and invoking one of the powersaving modes. In some circumstances, this cannot be practical. For example, it may be necessary for an application to maintain uninterrupted synchronous communication, even while it is doing nothing else. Reducing system clock speed can introduce communication errors, while using a power-saving mode can stop communications completely.

Doze mode is a simple and effective alternative method to reduce power consumption while the device is still executing code. In this mode, the system clock continues to operate from the same source and at the same speed. Peripheral modules continue to be clocked at the same speed, while the CPU clock speed is reduced. Synchronization between the two clock domains is maintained, allowing the peripherals to access the SFRs while the CPU executes code at a slower rate.

Doze mode is enabled by setting the DOZEN bit (CLKDIV<11>). The ratio between peripheral and core clock speed is determined by the DOZE<2:0> bits (CLKDIV<14:12>). There are eight possible configurations, from 1:1 to 1:128, with 1:1 being the default setting.

Programs can use Doze mode to selectively reduce power consumption in event-driven applications. This allows clock-sensitive functions, such as synchronous communications, to continue without interruption while the CPU Idles, waiting for something to invoke an interrupt routine. An automatic return to full-speed CPU operation on interrupts can be enabled by setting the ROI bit (CLKDIV<15>). By default, interrupt events have no effect on Doze mode operation.

For example, suppose the device is operating at 20 MIPS and the ECAN<sup>™</sup> module has been configured for 500 kbps, based on this device operating speed. If the device is placed in Doze mode with a clock frequency ratio of 1:4, the ECAN module continues to communicate at the required bit rate of 500 kbps, but the CPU now starts executing instructions at a frequency of 5 MIPS.

## 10.4 Peripheral Module Disable

The Peripheral Module Disable (PMD) registers provide a method to disable a peripheral module by stopping all clock sources supplied to that module. When a peripheral is disabled using the appropriate PMD control bit, the peripheral is in a minimum power consumption state. The control and status registers associated with the peripheral are also disabled, so writes to those registers do not have effect and read values are invalid.

A peripheral module is enabled only if both the associated bit in the PMD register is cleared and the peripheral is supported by the specific dsPIC<sup>®</sup> DSC variant. If the peripheral is present in the device, it is enabled in the PMD register by default.

| Note: | If a PMD bit is set, the corresponding        |
|-------|-----------------------------------------------|
|       | module is disabled after a delay of one       |
|       | instruction cycle. Similarly, if a PMD bit is |
|       | cleared, the corresponding module is          |
|       | enabled after a delay of one instruction      |
|       | cycle (assuming the module control regis-     |
|       | ters are already configured to enable         |
|       | module operation).                            |

## 10.5 Power-Saving Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.



## 10.5.1 KEY RESOURCES

- "Watchdog Timer and Power-Saving Modes" (DS70615) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

| REGISTER     | (10-2: PMD                         | 2: PERIPHER                          |                               | DISABLE C        | UNIKOL RE        | GISTER 2        |       |
|--------------|------------------------------------|--------------------------------------|-------------------------------|------------------|------------------|-----------------|-------|
| U-0          | U-0                                | U-0                                  | U-0                           | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
| _            | —                                  | —                                    | _                             | IC4MD            | IC3MD            | IC2MD           | IC1MD |
| bit 15       |                                    |                                      |                               |                  |                  |                 | bit 8 |
|              |                                    |                                      |                               |                  |                  |                 |       |
| U-0          | U-0                                | U-0                                  | U-0                           | R/W-0            | R/W-0            | R/W-0           | R/W-0 |
|              |                                    |                                      | _                             | OC4MD            | OC3MD            | OC2MD           | OC1MD |
| bit 7        |                                    |                                      |                               |                  |                  |                 | bit 0 |
|              |                                    |                                      |                               |                  |                  |                 |       |
| Legend:      |                                    |                                      |                               |                  |                  |                 |       |
| R = Readab   | ole bit                            | W = Writable b                       | bit                           | U = Unimplen     | nented bit, read | d as '0'        |       |
| -n = Value a | at POR                             | '1' = Bit is set                     |                               | '0' = Bit is cle | ared             | x = Bit is unkr | iown  |
| hit 15-12    | Unimpleme                          | nted: Read as '(                     | ,'                            |                  |                  |                 |       |
| bit 11       |                                    | It Capture 4 Mod                     | ,<br>Iula Disabla bi          | +                |                  |                 |       |
|              | 1 = Input Ca                       | nture 4 module i                     | s disabled                    | L .              |                  |                 |       |
|              | 0 = Input Ca                       | pture 4 module i                     | s enabled                     |                  |                  |                 |       |
| bit 10       | IC3MD: Inpu                        | It Capture 3 Mod                     | ule Disable bi                | t                |                  |                 |       |
|              | 1 = Input Ca                       | ,<br>pture 3 module i                | s disabled                    |                  |                  |                 |       |
|              | 0 = Input Ca                       | pture 3 module i                     | s enabled                     |                  |                  |                 |       |
| bit 9        | IC2MD: Inpu                        | it Capture 2 Mod                     | ule Disable bi                | t                |                  |                 |       |
|              | 1 = Input Ca                       | pture 2 module i                     | s disabled                    |                  |                  |                 |       |
| hit 0        |                                    | plure 2 mouule i                     |                               |                  |                  |                 |       |
| DILO         |                                    | nturo 1 modulo i                     | ule Disable bi                | L                |                  |                 |       |
|              | 0 = Input Ca                       | pture 1 module i<br>pture 1 module i | s enabled                     |                  |                  |                 |       |
| bit 7-4      | Unimpleme                          | nted: Read as '0                     | )'                            |                  |                  |                 |       |
| bit 3        | OC4MD: Ou                          | tput Compare 4                       | Module Disab                  | le bit           |                  |                 |       |
|              | 1 = Output C                       | <br>Compare 4 modu                   | le is disabled                |                  |                  |                 |       |
|              | 0 = Output C                       | ompare 4 modu                        | le is enabled                 |                  |                  |                 |       |
| bit 2        | OC3MD: Ou                          | tput Compare 3                       | Module Disab                  | le bit           |                  |                 |       |
|              | 1 = Output C                       | ompare 3 modu                        | le is disabled                |                  |                  |                 |       |
|              | 0 = Output C                       | compare 3 modu                       | le is enabled                 |                  |                  |                 |       |
| bit 1        | OC2MD: Ou                          | tput Compare 2                       | Module Disab                  | le bit           |                  |                 |       |
|              | 1 = Output C                       | Compare 2 modu                       | le is disabled                |                  |                  |                 |       |
| h:+ 0        |                                    | ompare 2 modu                        | le is enabled<br>Medule Disch |                  |                  |                 |       |
|              |                                    | ipui Compare 1                       |                               |                  |                  |                 |       |
|              | $\perp = Output C$<br>0 = Output C | Compare 1 modu                       | le is usabled                 |                  |                  |                 |       |
|              |                                    |                                      |                               |                  |                  |                 |       |

#### ~

| U-0                                    | U-0                                                                                          | U-0                                                                                                                               | U-0                                                  | U-0                                           | U-0              | U-0                            | U-0   |
|----------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------|------------------|--------------------------------|-------|
|                                        | _                                                                                            | —                                                                                                                                 | —                                                    | _                                             | —                | _                              | —     |
| bit 15                                 |                                                                                              | L                                                                                                                                 | I                                                    | 4                                             |                  |                                | bit 8 |
|                                        |                                                                                              |                                                                                                                                   |                                                      |                                               |                  |                                |       |
| U-0                                    | R/W-0                                                                                        | R/W-0                                                                                                                             | R/W-0                                                | R/W-0                                         | R/W-0            | R/W-0                          | R/W-0 |
| —                                      |                                                                                              |                                                                                                                                   |                                                      | INT2R<6:0>                                    |                  |                                |       |
| bit 7                                  |                                                                                              |                                                                                                                                   |                                                      |                                               |                  |                                | bit 0 |
|                                        |                                                                                              |                                                                                                                                   |                                                      |                                               |                  |                                |       |
| Legend:                                |                                                                                              |                                                                                                                                   |                                                      |                                               |                  |                                |       |
| R = Readable                           | bit                                                                                          | W = Writable                                                                                                                      | bit                                                  | U = Unimpler                                  | mented bit, read | l as '0'                       |       |
|                                        |                                                                                              |                                                                                                                                   |                                                      |                                               |                  |                                |       |
| -n = Value at F                        | POR                                                                                          | '1' = Bit is set                                                                                                                  |                                                      | '0' = Bit is cle                              | ared             | x = Bit is unkr                | nown  |
| -n = Value at F                        | POR                                                                                          | '1' = Bit is set                                                                                                                  |                                                      | '0' = Bit is cle                              | ared             | x = Bit is unkr                | iown  |
| -n = Value at F<br>bit 15-7            | POR<br>Unimplemen                                                                            | <pre>'1' = Bit is set ted: Read as '0</pre>                                                                                       | 0'                                                   | ʻ0' = Bit is cle                              | ared             | x = Bit is unkr                | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | Unimplement<br>INT2R<6:0>:<br>(see Table 11-                                                 | '1' = Bit is set<br>ted: Read as '0<br>Assign Externa<br>-2 for input pin                                                         | )'<br>al Interrupt 2 (<br>selection nun              | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | orresponding R   | x = Bit is unkr<br>Pn Pin bits | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | POR<br>Unimplement<br>INT2R<6:0>:<br>(see Table 11-<br>1111001 = In                          | '1' = Bit is set<br>ted: Read as '0<br>Assign Externa<br>-2 for input pin<br>uput tied to RPI                                     | o'<br>al Interrupt 2 (<br>selection nun<br>121       | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | ared             | x = Bit is unkr<br>Pn Pin bits | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | OR<br>Unimplemen<br>INT2R<6:0>:<br>(see Table 11-<br>1111001 = In                            | '1' = Bit is set<br>ted: Read as '(<br>Assign Externa<br>-2 for input pin<br>put tied to RPI                                      | o'<br>al Interrupt 2 (<br>selection nun<br>121       | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | orresponding R   | x = Bit is unkr<br>Pn Pin bits | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | POR<br>Unimplement<br>INT2R<6:0>:<br>(see Table 11-<br>1111001 = In                          | '1' = Bit is set<br>ted: Read as '0<br>Assign Externa<br>2 for input pin<br>uput tied to RPI                                      | o'<br>al Interrupt 2 (<br>selection nun<br>121       | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | orresponding R   | x = Bit is unkr<br>Pn Pin bits | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | POR<br>Unimplement<br>INT2R<6:0>:<br>(see Table 11-<br>1111001 = In                          | '1' = Bit is set<br>ted: Read as '0<br>Assign Externa<br>2 for input pin<br>put tied to RPI                                       | o'<br>al Interrupt 2 (<br>selection nun<br>121<br>P1 | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | orresponding R   | x = Bit is unkr<br>Pn Pin bits | iown  |
| -n = Value at F<br>bit 15-7<br>bit 6-0 | Unimplement<br>INT2R<6:0>:<br>(see Table 11-<br>1111001 = In<br>0000001 = In<br>0000000 = In | '1' = Bit is set<br>ted: Read as '0<br>Assign Externa<br>2 for input pin<br>put tied to RPI<br>put tied to CMI<br>put tied to Vss | o'<br>al Interrupt 2 (<br>selection nun<br>121<br>P1 | '0' = Bit is cle<br>(INT2) to the C<br>nbers) | orresponding R   | x = Bit is unkr                | iown  |

## REGISTER 11-2: RPINR1: PERIPHERAL PIN SELECT INPUT REGISTER 1

## REGISTER 11-3: RPINR3: PERIPHERAL PIN SELECT INPUT REGISTER 3

| U-0                 | U-0                                                                                       | U-0                                                                                                                | U-0                                                      | U-0                        | U-0              | U-0             | U-0   |
|---------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------|------------------|-----------------|-------|
| —                   | _                                                                                         |                                                                                                                    | _                                                        |                            |                  |                 | _     |
| bit 15              |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 | bit 8 |
|                     |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 |       |
| U-0                 | R/W-0                                                                                     | R/W-0                                                                                                              | R/W-0                                                    | R/W-0                      | R/W-0            | R/W-0           | R/W-0 |
| —                   |                                                                                           |                                                                                                                    |                                                          | T2CKR<6:0>                 |                  |                 |       |
| bit 7               |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 | bit 0 |
|                     |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 |       |
| Legend:             |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 |       |
| R = Readabl         | le bit                                                                                    | W = Writable I                                                                                                     | bit                                                      | U = Unimplem               | nented bit, read | as '0'          |       |
| -n = Value at       | t POR                                                                                     | '1' = Bit is set                                                                                                   |                                                          | '0' = Bit is clea          | ared             | x = Bit is unkn | own   |
|                     |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 |       |
|                     |                                                                                           |                                                                                                                    |                                                          |                            |                  |                 |       |
| bit 15-7            | Unimplemen                                                                                | ted: Read as 'o                                                                                                    | )'                                                       |                            |                  |                 |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11                                                 | ted: Read as '(<br>: Assign Timer2<br>-2 for input pin                                                             | )'<br>2 External Clo<br>selection nur                    | ock (T2CK) to th<br>nbers) | e Correspondi    | ng RPn pin bits |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11<br>1111001 = Ir                                 | ted: Read as '(<br>: Assign Timer2<br>-2 for input pin<br>nput tied to RPI                                         | ) <sup>;</sup><br>2 External Clo<br>selection nur<br>121 | ock (T2CK) to th<br>nbers) | ie Correspondii  | ng RPn pin bits |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11<br>1111001 = Ir                                 | ted: Read as '(<br>: Assign Timer2<br>-2 for input pin<br>nput tied to RPI                                         | ) <sup>;</sup><br>2 External Clo<br>selection nur<br>121 | ock (T2CK) to th<br>nbers) | e Correspondi    | ng RPn pin bits |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11<br>1111001 = Ir                                 | ted: Read as '<br>: Assign Timer2<br>-2 for input pin<br>nput tied to RPI                                          | )'<br>2 External Cle<br>selection nur<br>121             | ock (T2CK) to th<br>nbers) | e Correspondi    | ng RPn pin bits |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11<br>1111001 = Ir                                 | ted: Read as 'c<br>: Assign Timer2<br>-2 for input pin<br>nput tied to RPI                                         | )'<br>2 External Clo<br>selection nur<br>121<br>P1       | ock (T2CK) to th<br>nbers) | le Correspondi   | ng RPn pin bits |       |
| bit 15-7<br>bit 6-0 | Unimplemen<br>T2CKR<6:0><br>(see Table 11<br>1111001 = Ir<br>0000001 = Ir<br>0000000 = Ir | ted: Read as '(<br>: Assign Timer2<br>-2 for input pin<br>nput tied to RPI<br>nput tied to CMI<br>nput tied to Vss | )'<br>2 External Clo<br>selection nur<br>121<br>P1       | ock (T2CK) to th<br>nbers) | e Correspondi    | ng RPn pin bits |       |

# 14.2 Input Capture Registers

## REGISTER 14-1: ICxCON1: INPUT CAPTURE x CONTROL REGISTER 1

| U-0    | U-0 | R/W-0  | R/W-0   | R/W-0   | R/W-0   | U-0 | U-0   |
|--------|-----|--------|---------|---------|---------|-----|-------|
| —      | —   | ICSIDL | ICTSEL2 | ICTSEL1 | ICTSEL0 | _   | —     |
| bit 15 |     |        |         |         |         |     | bit 8 |

| U-0   | R/W-0 | R/W-0 | R/HC/HS-0 | R/HC/HS-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-----------|-----------|-------|-------|-------|
| —     | ICI1  | ICI0  | ICOV      | ICBNE     | ICM2  | ICM1  | ICM0  |
| bit 7 |       |       |           |           |       |       | bit 0 |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, rea | d as '0'           |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15-14 | Unimplemented: Read as '0'                                                                                                                           |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 13    | ICSIDL: Input Capture Stop in Idle Control bit                                                                                                       |
|           | 1 = Input capture will Halt in CPU Idle mode                                                                                                         |
|           | 0 = Input capture will continue to operate in CPU Idle mode                                                                                          |
| bit 12-10 | ICTSEL<2:0>: Input Capture Timer Select bits                                                                                                         |
|           | 111 = Peripheral clock (FP) is the clock source of the ICx                                                                                           |
|           | 110 = Reserved                                                                                                                                       |
|           | 101 = Reserved                                                                                                                                       |
|           | 100 - 11 CLR is the clock source of the ICx (only the synchronous clock is supported)<br>011 = T5CLK is the clock source of the ICx                  |
|           | 010 = T4CLK is the clock source of the ICx                                                                                                           |
|           | 001 = T2CLK is the clock source of the ICx                                                                                                           |
|           | 000 = T3CLK is the clock source of the ICx                                                                                                           |
| bit 9-7   | Unimplemented: Read as '0'                                                                                                                           |
| bit 6-5   | ICI<1:0>: Number of Captures per Interrupt Select bits (this field is not used if ICM<2:0> = 001 or 111)                                             |
|           | 11 = Interrupt on every fourth capture event                                                                                                         |
|           | 10 = Interrupt on every third capture event                                                                                                          |
|           | 01 = Interrupt on every second capture event                                                                                                         |
| hit 4     | ICOV: Input Capture Overflow Status Flag bit (read-only)                                                                                             |
| Dit 4     | 1 = Input capture buffer overflow occurred                                                                                                           |
|           | 0 = No input capture buffer overflow occurred                                                                                                        |
| bit 3     | ICBNE: Input Capture Buffer Not Empty Status bit (read-only)                                                                                         |
|           | 1 = Input capture buffer is not empty, at least one more capture value can be read                                                                   |
|           | 0 = Input capture buffer is empty                                                                                                                    |
| bit 2-0   | ICM<2:0>: Input Capture Mode Select bits                                                                                                             |
|           | 111 = Input capture functions as interrupt pin only in CPU Sleep and Idle modes (rising edge detect only, all other control bits are not applicable) |
|           | 110 = Unused (module is disabled)                                                                                                                    |
|           | 101 = Capture mode, every 16th rising edge (Prescaler Capture mode)                                                                                  |
|           | 100 = Capture mode, every 4th rising edge (Prescaler Capture mode)                                                                                   |
|           | 011 = Capture mode, every falling edge (Simple Capture mode)                                                                                         |
|           | 001 = Capture mode, every edge rising and falling (Edge Detect mode (ICI<1:0>) is not used in this mode)                                             |
|           | 000 = Input capture module is turned off                                                                                                             |

| r          |                                |                                    |                                   |                                      |                            |                               |                            |
|------------|--------------------------------|------------------------------------|-----------------------------------|--------------------------------------|----------------------------|-------------------------------|----------------------------|
| R/W-0      | R/W-0                          | R/W-0                              | R/W-0                             | U-0                                  | U-0                        | U-0                           | R/W-0                      |
| FLTMD      | FLTOUT                         | FLTTRIEN                           | OCINV                             | —                                    | —                          | —                             | OC32                       |
| bit 15     |                                |                                    |                                   |                                      |                            |                               | bit 8                      |
|            |                                |                                    |                                   |                                      |                            |                               |                            |
| R/W-0      | R/W-0, HS                      | R/W-0                              | R/W-0                             | R/W-1                                | R/W-1                      | R/W-0                         | R/W-0                      |
| OCTRIC     | G TRIGSTAT                     | OCTRIS                             | SYNCSEL4                          | SYNCSEL3                             | SYNCSEL2                   | SYNCSEL1                      | SYNCSEL0                   |
| bit 7      |                                |                                    |                                   |                                      |                            |                               | bit 0                      |
| r          |                                |                                    |                                   |                                      |                            |                               |                            |
| Legend:    |                                | HS = Hardwa                        | ire Settable bit                  |                                      |                            |                               |                            |
| R = Reada  | able bit                       | W = Writable                       | bit                               | U = Unimplem                         | nented bit, read           | l as '0'                      |                            |
| -n = Value | at POR                         | '1' = Bit is set                   | [                                 | '0' = Bit is clea                    | ared                       | x = Bit is unkn               | own                        |
|            |                                |                                    |                                   |                                      |                            |                               |                            |
| bit 15     | FLTMD: Fault                   | Mode Select                        | bit                               |                                      |                            |                               |                            |
|            | 1 = Fault mo                   | de is maintain                     | ed until the Fa                   | ault source is r                     | removed; the c             | orresponding                  | OCFLTx bit is              |
|            | cleared in                     | n software and                     | a new PWM pe                      | eriod starts                         | loved and a po             | N DWM poriod                  | etarte                     |
| hit 14     |                                |                                    |                                   |                                      |                            |                               | Starts                     |
| DIL 14     | 1 = PWM out                    | nut is driven h                    | iah on a Fault                    |                                      |                            |                               |                            |
|            | 0 = PWM out                    | put is driven lo                   | w on a Fault                      |                                      |                            |                               |                            |
| bit 13     | FLTTRIEN: Fa                   | ault Output Sta                    | ate Select bit                    |                                      |                            |                               |                            |
|            | 1 = OCx pin i                  | s tri-stated on                    | a Fault conditio                  | on                                   |                            |                               |                            |
|            | 0 = OCx pin I                  | /O state is def                    | ined by the FLT                   | OUT bit on a F                       | ault condition             |                               |                            |
| bit 12     | OCINV: Outpu                   | ut Compare x I                     | nvert bit                         |                                      |                            |                               |                            |
|            | 1 = OCx outp                   | out is inverted                    | bo                                |                                      |                            |                               |                            |
| hit 11_9   |                                | ted: Read as '                     | 0'                                |                                      |                            |                               |                            |
| bit 8      | OC32. Casca                    | de Two OCx M                       | °<br>Iodules Enable               | hit (32-hit oper                     | ration)                    |                               |                            |
| bit 0      | 1 = Cascade                    | module opera                       | tion is enabled                   |                                      | allony                     |                               |                            |
|            | 0 = Cascade                    | module opera                       | tion is disabled                  |                                      |                            |                               |                            |
| bit 7      | OCTRIG: Out                    | put Compare >                      | k Trigger/Sync S                  | Select bit                           |                            |                               |                            |
|            | 1 = Triggers (<br>0 = Synchron | OCx from the s<br>izes OCx with    | source designat<br>the source des | ted by the SYN                       | CSELx bits<br>SYNCSELx bit | s                             |                            |
| bit 6      | TRIGSTAT: Ti                   | mer Trigger St                     | atus bit                          | 0 ,                                  |                            |                               |                            |
|            | 1 = Timer sou                  | urce has been                      | triggered and is                  | s running                            |                            |                               |                            |
|            | 0 = Timer sou                  | urce has not be                    | een triggered a                   | nd is being held                     | d clear                    |                               |                            |
| bit 5      | OCTRIS: Out                    | put Compare x                      | Coutput Pin Dir                   | ection Select b                      | it                         |                               |                            |
|            | 1 = OCx is tri                 | -stated                            |                                   |                                      |                            |                               |                            |
|            |                                | ompare x mod                       | ule drives the C                  | DCx pin                              |                            |                               |                            |
| Note 1:    | Do not use the O               | Cx module as i                     | its own Synchro                   | nization or Trig                     | ger source.                |                               |                            |
| 2:         | When the OCy module as a Trigg | odule is turned<br>jer source, the | l OFF, it sends a<br>OCy module m | a trigger out sig<br>nust be unseled | gnal. If the OCx           | module uses t<br>source prior | he OCy<br>to disabling it. |
| 3:         | Each Output Com                | ipare x module                     | e (OCx) has one                   | e PTG Trigger/S                      | Synchronization            | n source. See <b>S</b>        | Section 24.0               |
|            | PTGO0 = OC1                    | Jei Generator                      |                                   |                                      | malion.                    |                               |                            |
|            | PTGO1 = OC2                    |                                    |                                   |                                      |                            |                               |                            |
|            | PTGO2 = OC3                    |                                    |                                   |                                      |                            |                               |                            |
|            | PTGO3 = OC4                    |                                    |                                   |                                      |                            |                               |                            |

## REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2

| HS/HC-     | 0 HS/HC-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | HS/HC-0                                | R/W-0                                | R/W-0                                | R/W-0                        | R/W-0                | R/W-0               |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------------------------------|--------------------------------------|------------------------------|----------------------|---------------------|
| FLTSTAT    | -(1) CLSTAT <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TRGSTAT                                | FLTIEN                               | CLIEN                                | TRGIEN                       | ITB <sup>(2)</sup>   | MDCS <sup>(2)</sup> |
| bit 15     | bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                        |                                      |                                      |                              |                      |                     |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                      |                                      |                              |                      |                     |
| R/W-0      | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | R/W-0                                  | U-0                                  | R/W-0                                | R/W-0                        | R/W-0                | R/W-0               |
| DTC1       | DTC0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DTCP <sup>(3)</sup>                    |                                      | MTBS                                 | CAM <sup>(2,4)</sup>         | XPRES <sup>(5)</sup> | IUE <sup>(2)</sup>  |
| bit 7      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                      |                                      |                              |                      | bit 0               |
| r          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        |                                      |                                      |                              |                      |                     |
| Legend:    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | HC = Hardware                          | Clearable bit                        | HS = Hardwa                          | are Settable bit             |                      |                     |
| R = Reada  | able bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | W = Writable b                         | it                                   | U = Unimplei                         | mented bit, rea              | d as '0'             |                     |
| -n = Value | at POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | '1' = Bit is set                       |                                      | '0' = Bit is cle                     | eared                        | x = Bit is unk       | nown                |
|            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                        | (4)                                  |                                      |                              |                      |                     |
| bit 15     | FLTSTAT: Fai                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ult Interrupt State                    | us bit <sup>(1)</sup>                |                                      |                              |                      |                     |
|            | 1 = Fault inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rrupt is pending                       | na                                   |                                      |                              |                      |                     |
|            | This bit is clea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ared by setting F                      | LTIEN = 0.                           |                                      |                              |                      |                     |
| bit 14     | CLSTAT: Cur                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | rent-Limit Interru                     | pt Status bit <sup>(1)</sup>         |                                      |                              |                      |                     |
|            | 1 = Current-li                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | mit interrupt is pe                    | ending                               |                                      |                              |                      |                     |
|            | 0 = No curren                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | t-limit interrupt is                   | s pending                            |                                      |                              |                      |                     |
|            | I his bit is clea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ared by setting C                      | SLIEN = 0.                           |                                      |                              |                      |                     |
| bit 13     | TRGSTAT: Ir                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | igger Interrupt S                      | tatus bit                            |                                      |                              |                      |                     |
|            | 1 = 1 rigger in<br>0 = No trigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | terrupt is pendin<br>interrupt is pend | g<br>dina                            |                                      |                              |                      |                     |
|            | This bit is clea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ared by setting T                      | RGIEN = 0.                           |                                      |                              |                      |                     |
| bit 12     | FLTIEN: Faul                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | t Interrupt Enabl                      | e bit                                |                                      |                              |                      |                     |
|            | 1 = Fault inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rrupt is enabled                       |                                      |                                      |                              |                      |                     |
|            | 0 = Fault inter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | rrupt is disabled                      | and the FLTST                        | AT bit is cleare                     | ed                           |                      |                     |
| bit 11     | CLIEN: Curre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ent-Limit Interrup                     | t Enable bit                         |                                      |                              |                      |                     |
|            | 1 = Current-li                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | mit interrupt is er                    | habled                               |                                      | cloared                      |                      |                     |
| hit 10     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | nnt interrupt is ui                    | sableu allu ille<br>able hit         | CLOTAT DIL IS                        | cleared                      |                      |                     |
| DIL TO     | 1 = A trigger e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | event generates                        | an interrunt rec                     | nuest                                |                              |                      |                     |
|            | 0 = Trigger ev                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | vent interrupts ar                     | e disabled and                       | the TRGSTAT                          | bit is cleared               |                      |                     |
| bit 9      | ITB: Independ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dent Time Base                         | Mode bit <sup>(2)</sup>              |                                      |                              |                      |                     |
|            | 1 = PHASEx                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | register provides                      | s time base peri                     | iod for this PW                      | /M generator                 |                      |                     |
|            | 0 = PTPER re                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | egister provides                       | timing for this F                    | WM generato                          | r                            |                      |                     |
| bit 8      | MDCS: Maste                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | er Duty Cycle Re                       | gister Select bi                     | it <sup>(2)</sup>                    |                              |                      |                     |
|            | 1 = MDC regi<br>0 = PDCx reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ster provides du<br>ister provides du  | ty cycle informa<br>ity cycle inform | ation for this P<br>ation for this F | WM generator<br>WM generator |                      |                     |
| Note 1.    | Software must clea                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ar the interrunt st                    | tatus here and i                     | in the correspo                      | onding IFSx hit              | in the interrur      | ot controller       |
| 2:         | These bits should                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | not be changed                         | after the PWM                        | is enabled (P                        | TEN = 1                      |                      |                     |
| 3:         | DTC<1:0> = 11 for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | DTCP to be eff                         | ective; otherwis                     | se, DTCP is ia                       | nored.                       |                      |                     |
| 4:         | The Independent T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ime Base (ITB =                        | = 1) mode must                       | be enabled to                        | use Center-Ali               | igned mode. If       | ITB = 0, the        |
|            | CAM bit is ignored                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                        |                                      |                                      |                              |                      |                     |
| _          | The second secon |                                        | 1 I                                  | <b>N 16 11 1 1 1 1 1 1 1</b> 1       |                              |                      |                     |

## REGISTER 16-7: PWMCONx: PWMx CONTROL REGISTER

5: To operate in External Period Reset mode, the ITB bit must be '1' and the CLMOD bit in the FCLCONx register must be '0'.

| R/W-0           | R/W-0                                 | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | U-0               | U-0           |
|-----------------|---------------------------------------|-------------------------------------|-----------------------------------|-------------------------|----------------------|-------------------|---------------|
| PHR             | PHF                                   | PLR                                 | PLF                               | FLTLEBEN                | CLLEBEN              | _                 | _             |
| bit 15          | 1                                     |                                     | 1                                 |                         | 1                    |                   | bit 8         |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| U-0             | U-0                                   | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | R/W-0             | R/W-0         |
| —               | —                                     | BCH(")                              | BCL                               | BPHH                    | BPHL                 | BPLH              | BPLL          |
| bit 7           |                                       |                                     |                                   |                         |                      |                   | bit 0         |
| Legend:         |                                       |                                     |                                   |                         |                      |                   |               |
| R = Readable    | bit                                   | W = Writable                        | bit                               | U = Unimpler            | mented bit, read     | as '0'            |               |
| -n = Value at F | POR                                   | '1' = Bit is set                    |                                   | '0' = Bit is cle        | ared                 | x = Bit is unkr   | nown          |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| bit 15          | PHR: PWMxH                            | Rising Edge                         | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | $\perp$ = Rising edg<br>0 = Leading-E | ge of PyvivixH v<br>Edge Blanking i | anores risina                     | edge of PWM             | anking counter<br>kH |                   |               |
| bit 14          | PHF: PWMxH                            | Falling Edge                        | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxH                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | хH                   |                   |               |
| bit 13          | PLR: PWMxL                            | . Rising Edge T                     | rigger Enable                     | e bit<br>oding Edgo Blo | nking countor        |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores rising                     | edge of PWM             | kL                   |                   |               |
| bit 12          | PLF: PWMxL                            | Falling Edge T                      | rigger Enable                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxL                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | xL                   |                   |               |
| bit 11          | 1 = Leading-F                         | -ault Input Lea<br>Edge Blanking i  | ding-Edge Bla                     | anking Enable           | bit                  |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | s not applied                     | to selected Fa          | ult input            |                   |               |
| bit 10          | CLLEBEN: C                            | urrent-Limit Le                     | ading-Edge E                      | Blanking Enable         | e bit                |                   |               |
|                 | 1 = Leading-E                         | Edge Blanking i                     | s applied to s                    | selected curren         | t-limit input        |                   |               |
| hit 0.6         | 0 = Leading-E                         | tode Blanking I                     | s not applied                     | to selected cul         | rrent-limit input    |                   |               |
| bit 5           | BCH Blankin                           | a in Selected F                     | J<br>Blanking Sign                | al High Enable          | hit(1)               |                   |               |
| bit 5           | 1 = State blan                        | kina (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when seled     | ted blanking s    | ianal is hiah |
|                 | 0 = No blankii                        | ng when select                      | ed blanking s                     | signal is high          | ,                    | 5                 | 0 0           |
| bit 4           | BCL: Blanking                         | g in Selected B                     | lanking Signa                     | al Low Enable I         | bit <sup>(1)</sup>   |                   |               |
|                 | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when seled     | cted blanking s   | ignal is low  |
| bit 3           | BPHH: Blanki                          | ing in PWMxH                        | High Enable                       | hit                     |                      |                   |               |
| bit o           | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when PWN       | /IxH output is h  | igh           |
|                 | 0 <b>= No blanki</b>                  | ng when PWM                         | xH output is h                    | nigh                    |                      |                   | -             |
| bit 2           | BPHL: Blanki                          | ng in PWMxH                         | Low Enable b                      | pit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xH output is le | Fault input sigr<br>ow  | nals) when PWN       | IxH output is lo  | W             |
| bit 1           | BPLH: Blanki                          | ng in PWMxL I                       | High Enable b                     | oit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xL output is h  | Fault input sigr<br>igh | nals) when PWN       | /IxL output is hi | igh           |
| bit 0           | BPLL: Blanki                          | ng in PWMxL L                       | ow Enable b                       | it                      |                      |                   |               |
|                 | 1 = State blan                        | king (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when PWN       | IxL output is lo  | W             |
|                 | v = i N o diankii                     |                                     | x∟ output is io                   | JVV                     |                      |                   |               |

## REGISTER 16-16: LEBCONX: PWMx LEADING-EDGE BLANKING CONTROL REGISTER

Note 1: The blanking signal is selected via the BLANKSELx bits in the AUXCONx register.

## REGISTER 17-13: QEI1LECH: QEI1 LESS THAN OR EQUAL COMPARE HIGH WORD REGISTER

| R/W-0                                                                      | R/W-0                                                                | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|----------------------------------------------------------------------------|----------------------------------------------------------------------|-------|-------|----------|-------|-------|-------|--|--|--|--|
| QEILEC<31:24>                                                              |                                                                      |       |       |          |       |       |       |  |  |  |  |
| bit 15                                                                     | bit 15 bit 8                                                         |       |       |          |       |       |       |  |  |  |  |
|                                                                            |                                                                      |       |       |          |       |       |       |  |  |  |  |
| R/W-0                                                                      | R/W-0                                                                | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |
|                                                                            |                                                                      |       | QEILE | C<23:16> |       |       |       |  |  |  |  |
| bit 7                                                                      |                                                                      |       |       |          |       |       | bit 0 |  |  |  |  |
|                                                                            |                                                                      |       |       |          |       |       |       |  |  |  |  |
| Legend:                                                                    |                                                                      |       |       |          |       |       |       |  |  |  |  |
| R = Readable I                                                             | R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |       |       |          |       |       |       |  |  |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown |                                                                      |       |       |          |       |       | nown  |  |  |  |  |

bit 15-0 QEILEC<31:16>: High Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

## REGISTER 17-14: QEI1LECL: QEI1 LESS THAN OR EQUAL COMPARE LOW WORD REGISTER

| R/W-0                                                                | R/W-0        | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |  |
|----------------------------------------------------------------------|--------------|------------------|-------|-----------------------------------------|-------|-------|-------|--|--|--|--|--|
|                                                                      | QEILEC<15:8> |                  |       |                                         |       |       |       |  |  |  |  |  |
| bit 15                                                               |              |                  |       |                                         |       |       | bit 8 |  |  |  |  |  |
|                                                                      |              |                  |       |                                         |       |       |       |  |  |  |  |  |
| R/W-0                                                                | R/W-0        | R/W-0            | R/W-0 | R/W-0                                   | R/W-0 | R/W-0 | R/W-0 |  |  |  |  |  |
|                                                                      |              |                  | QEILI | EC<7:0>                                 |       |       |       |  |  |  |  |  |
| bit 7                                                                |              |                  |       |                                         |       |       | bit 0 |  |  |  |  |  |
|                                                                      |              |                  |       |                                         |       |       |       |  |  |  |  |  |
| Legend:                                                              |              |                  |       |                                         |       |       |       |  |  |  |  |  |
| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' |              |                  |       |                                         |       |       |       |  |  |  |  |  |
| -n = Value at P                                                      | OR           | '1' = Bit is set |       | '0' = Bit is cleared x = Bit is unknown |       |       |       |  |  |  |  |  |
| ~                                                                    |              |                  |       |                                         |       |       |       |  |  |  |  |  |

bit 15-0 QEILEC<15:0>: Low Word Used to Form 32-Bit Less Than or Equal Compare Register (QEI1LEC) bits

# 19.0 INTER-INTEGRATED CIRCUIT<sup>™</sup> (I<sup>2</sup>C<sup>™</sup>)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Inter-Integrated Circuit™ (I<sup>2</sup>C™)" (DS70330) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.
  - 3: There are minimum bit rates of approximately FCY/512. As a result, high processor speeds may not support 100 Kbit/second operation. See timing specifications, IM10 and IM11, and the "Baud Rate Generator" in the "dsPIC33/PIC24 Family Reference Manual".

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X family of devices contains two Inter-Integrated Circuit (I<sup>2</sup>C) modules: I2C1 and I2C2.

The  $l^2C$  module provides complete hardware support for both Slave and Multi-Master modes of the  $l^2C$  serial communication standard, with a 16-bit interface.

The  $I^2C$  module has a 2-pin interface:

- · The SCLx pin is clock
- The SDAx pin is data

The I<sup>2</sup>C module offers the following key features:

- I<sup>2</sup>C interface supporting both Master and Slave modes of operation
- I<sup>2</sup>C Slave mode supports 7 and 10-bit addressing
- I<sup>2</sup>C Master mode supports 7 and 10-bit addressing
- I<sup>2</sup>C port allows bidirectional transfers between master and slaves
- Serial clock synchronization for I<sup>2</sup>C port can be used as a handshake mechanism to suspend and resume serial transfer (SCLREL control)
- I<sup>2</sup>C supports multi-master operation, detects bus collision and arbitrates accordingly
- Intelligent Platform Management Interface (IPMI)
   support
- System Management Bus (SMBus) support

| REGISTER 25-5: | CMxMSKCON: COMPARATOR x MASK GATING |
|----------------|-------------------------------------|
|                | CONTROL REGISTER                    |

| R/W-0        | U-0                            | R/W-0              | R/W-0             | R/W-0          | R/W-0             | R/W-0            | R/W-0         |
|--------------|--------------------------------|--------------------|-------------------|----------------|-------------------|------------------|---------------|
| HLMS         |                                | OCEN               | OCNEN             | OBEN           | OBNEN             | OAEN             | OANEN         |
| bit 15       |                                |                    |                   |                |                   |                  | bit 8         |
|              |                                |                    |                   |                |                   |                  |               |
| R/W-0        | R/W-0                          | R/W-0              | R/W-0             | R/W-0          | R/W-0             | R/W-0            | R/W-0         |
| NAGS         | PAGS                           | ACEN               | ACNEN             | ABEN           | ABNEN             | AAEN             | AANEN         |
| bit 7        |                                |                    |                   |                |                   |                  | bit 0         |
| Legend       |                                |                    |                   |                |                   |                  |               |
| R = Readable | e hit                          | W = Writable       | hit               | =   Inimple    | mented hit read   | 1 as '0'         |               |
| n = Value at | POR                            | '1' = Rit is set   |                   | (0) = 0        | eared             | x = Ritis unk    | nown          |
|              | 1010                           | 1 - Dit 13 3C      |                   |                | carca             |                  |               |
| bit 15       | HLMS: Hiah                     | or Low-Level       | /asking Select    | bits           |                   |                  |               |
|              | 1 = The mask                   | king (blanking)    | function will pre | event any asse | erted ('0') compa | rator signal fro | m propagating |
|              | 0 = The mas                    | king (blanking)    | function will pre | event any asse | erted ('1') compa | rator signal fro | m propagating |
| bit 14       | Unimpleme                      | nted: Read as      | '0'               |                |                   |                  |               |
| bit 13       | OCEN: OR (                     | Gate C Input Er    | nable bit         |                |                   |                  |               |
|              | 1 = MCI is co                  | onnected to OF     | t gate            |                |                   |                  |               |
|              | 0 = MCI is no                  | ot connected to    | OR gate           |                |                   |                  |               |
| bit 12       | OCNEN: OR                      | Gate C Input       | nverted Enable    | e bit          |                   |                  |               |
|              | 1 = Inverted                   | MCI is connect     | ed to OR gate     | ate            |                   |                  |               |
| hit 11       |                                | Sate B Input Fr    | heeled to on g    | juic           |                   |                  |               |
| bit II       | 1 = MBI is co                  | onnected to OR     | aate              |                |                   |                  |               |
|              | 0 = MBI is no                  | ot connected to    | OR gate           |                |                   |                  |               |
| bit 10       | OBNEN: OR                      | Gate B Input I     | nverted Enable    | e bit          |                   |                  |               |
|              | 1 = Inverted                   | MBI is connect     | ed to OR gate     |                |                   |                  |               |
|              | 0 = Inverted                   | MBI is not con     | nected to OR g    | jate           |                   |                  |               |
| bit 9        | OAEN: OR (                     | Gate A Input Er    | nable bit         |                |                   |                  |               |
|              | 1 = MAI is co                  | onnected to OF     | l gate            |                |                   |                  |               |
| hit 8        |                                |                    | Norted Enable     | o hit          |                   |                  |               |
| DILO         | 1 = Inverted                   | MAL is connect     | red to OR date    |                |                   |                  |               |
|              | 0 = Inverted                   | MAI is not con     | nected to OR g    | gate           |                   |                  |               |
| bit 7        | NAGS: AND                      | Gate Output In     | nverted Enable    | e bit          |                   |                  |               |
|              | 1 = Inverted                   | ANDI is conne      | cted to OR gat    | e              |                   |                  |               |
|              | 0 = Inverted                   | ANDI is not co     |                   | gate           |                   |                  |               |
| bit 6        |                                | Gate Output E      | nable bit         |                |                   |                  |               |
|              | 1 = ANDI is 0<br>0 = ANDI is r | not connected to O | to OR gate        |                |                   |                  |               |
| bit 5        | ACEN: AND                      | Gate C Input E     | Enable bit        |                |                   |                  |               |
|              | 1 = MCI is co                  | onnected to AN     | D gate            |                |                   |                  |               |
|              | 0 = MCI is no                  | ot connected to    | AND gate          |                |                   |                  |               |
| bit 4        | ACNEN: AN                      | D Gate C Input     | Inverted Enab     | ole bit        |                   |                  |               |
|              | 1 = Inverted                   | MCI is connect     | ed to AND gat     | e,             |                   |                  |               |
|              | 0 = Inverted                   | MCI is not con     | nected to AND     | gate           |                   |                  |               |

|               | 30-37. |                                                      |                                                                                                                                                                                                                                                                                               |         |                                   |          |                                                                                               |  |  |  |  |  |
|---------------|--------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------------------|----------|-----------------------------------------------------------------------------------------------|--|--|--|--|--|
| АС СН         | ARACTE | RISTICS                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |         |                                   |          |                                                                                               |  |  |  |  |  |
| Param<br>No.  | Symbol | Characteristic                                       | Conditions                                                                                                                                                                                                                                                                                    |         |                                   |          |                                                                                               |  |  |  |  |  |
| Device Supply |        |                                                      |                                                                                                                                                                                                                                                                                               |         |                                   |          |                                                                                               |  |  |  |  |  |
| AD01          | AVDD   | Module VDD Supply                                    | Greater of:<br>VDD – 0.3<br>or 3.0                                                                                                                                                                                                                                                            | —       | Lesser of:<br>VDD + 0.3<br>or 3.6 | V        |                                                                                               |  |  |  |  |  |
| AD02          | AVss   | Module Vss Supply                                    | Vss – 0.3                                                                                                                                                                                                                                                                                     | _       | Vss + 0.3                         | V        |                                                                                               |  |  |  |  |  |
|               |        | ·                                                    | Refer                                                                                                                                                                                                                                                                                         | ence In | puts                              |          |                                                                                               |  |  |  |  |  |
| AD05          | Vrefh  | VREFH Reference Voltage High                         |                                                                                                                                                                                                                                                                                               | —       | AVdd                              | V        | VREFH = VREF+<br>VREFL = VREF- <b>(Note 1)</b>                                                |  |  |  |  |  |
| AD05a         |        |                                                      | 3.0                                                                                                                                                                                                                                                                                           | —       | 3.6                               | V        | VREFH = AVDD<br>VREFL = AVSS = 0                                                              |  |  |  |  |  |
| AD06          | VREFL  | Reference Voltage Low                                | AVss                                                                                                                                                                                                                                                                                          | _       | AVDD – 2.5                        | V        | (Note 1)                                                                                      |  |  |  |  |  |
| AD06a         | -      |                                                      | 0                                                                                                                                                                                                                                                                                             | —       | 0                                 | V        | VREFH = AVDD<br>VREFL = AVSS = 0                                                              |  |  |  |  |  |
| AD07          | Vref   | Absolute Reference<br>Voltage                        | 2.5                                                                                                                                                                                                                                                                                           | —       | 3.6                               | V        | VREF = VREFH - VREFL                                                                          |  |  |  |  |  |
| AD08          | IREF   | Current Drain                                        | _                                                                                                                                                                                                                                                                                             | _       | 10<br>600                         | μΑ<br>μΑ | ADC off<br>ADC on                                                                             |  |  |  |  |  |
| AD09          | IAD    | Operating Current <sup>(2)</sup>                     | —                                                                                                                                                                                                                                                                                             | 5       | —                                 | mA       | ADC operating in 10-bit mode (Note 1)                                                         |  |  |  |  |  |
|               |        |                                                      | —                                                                                                                                                                                                                                                                                             | 2       | —                                 | mA       | ADC operating in 12-bit mode (Note 1)                                                         |  |  |  |  |  |
|               |        |                                                      | Ana                                                                                                                                                                                                                                                                                           | log Inp | out                               | •        |                                                                                               |  |  |  |  |  |
| AD12          | Vinh   | Input Voltage Range<br>Vinн                          | VINL                                                                                                                                                                                                                                                                                          | _       | Vrefh                             | V        | This voltage reflects Sample-and-<br>Hold Channels 0, 1, 2 and 3<br>(CH0-CH3), positive input |  |  |  |  |  |
| AD13          | VINL   | Input Voltage Range<br>VINL                          | VREFL                                                                                                                                                                                                                                                                                         |         | AVss + 1V                         | V        | This voltage reflects Sample-and-<br>Hold Channels 0, 1, 2 and 3<br>(CH0-CH3), negative input |  |  |  |  |  |
| AD17          | Rin    | Recommended<br>Impedance of Analog<br>Voltage Source | _                                                                                                                                                                                                                                                                                             |         | 200                               | Ω        | Impedance to achieve maximum performance of ADC                                               |  |  |  |  |  |

## TABLE 30-57: ADC MODULE SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

2: Parameter is characterized but not tested in manufacturing.

## 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                            | MILLIMETERS      |          |      |      |  |
|----------------------------|------------------|----------|------|------|--|
| Dimension                  | Dimension Limits |          |      |      |  |
| Contact Pitch              | E                | 0.65 BSC |      |      |  |
| Optional Center Pad Width  | W2               |          |      | 6.60 |  |
| Optional Center Pad Length |                  |          | 6.60 |      |  |
| Contact Pad Spacing        | C1               |          | 8.00 |      |  |
| Contact Pad Spacing        | C2               |          | 8.00 |      |  |
| Contact Pad Width (X44)    | X1               |          |      | 0.35 |  |
| Contact Pad Length (X44)   |                  |          | 0.85 |      |  |
| Distance Between Pads      | G                | 0.25     |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2103B

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| Microchip Tradema<br>Architecture —<br>Flash Memory Fam<br>Program Memory S<br>Product Group —<br>Pin Count —<br>Tape and Reel Flag<br>Temperature Range<br>Package<br>Pattern | rk<br>ily<br>ize (Kb<br>(if app                    | dsPI        | C 33 EP 64 MC5 04 T 1/PT - XXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Examples:<br>dsPIC33EP64MC504-I/PT:<br>dsPIC33, Enhanced Performance,<br>64-Kbyte Program Memory,<br>Motor Control, 44-Pin,<br>Industrial Temperature,<br>TQFP package. |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Architecture:                                                                                                                                                                  | 33<br>24                                           | =<br>=      | 16-bit Digital Signal Controller<br>16-bit Microcontroller                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                         |
| Flash Memory Family:                                                                                                                                                           | EP                                                 | =           | Enhanced Performance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                         |
| Product Group:                                                                                                                                                                 | GP<br>MC                                           | =<br>=      | General Purpose family<br>Motor Control family                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                         |
| Pin Count:                                                                                                                                                                     | 02<br>03<br>04<br>06                               | =<br>=<br>= | 28-pin<br>36-pin<br>44-pin<br>64-pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                         |
| Temperature Range:                                                                                                                                                             | l<br>E                                             | =<br>=      | -40°C to+85°C (Industrial)<br>-40°C to+125°C (Extended)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                         |
| Package:                                                                                                                                                                       | ML<br>MR<br>MV<br>PT<br>SO<br>SP<br>SS<br>TL<br>TL |             | Plastic Quad, No Lead Package - (44-pin) 8x8 mm body (QFN)<br>Plastic Quad, No Lead Package - (28-pin) 6x6 mm body (QFN-S)<br>Plastic Quad, No Lead Package - (64-pin) 9x9 mm body (QFN)<br>Thin Quad, No Lead Package - (64-pin) 9x9 mm body (UQFN)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Thin Quad Flatpack - (64-pin) 10x10 mm body (TQFP)<br>Plastic Small Outline, Wide - (28-pin) 7.50 mm body (SOIC)<br>Skinny Plastic Dual In-Line - (28-pin) 300 mil body (SPDIP)<br>Plastic Shrink Small Outline - (28-pin) 5.30 mm body (SOP)<br>Very Thin Leadless Array - (36-pin) 5x5 mm body (VTLA)<br>Very Thin Leadless Array - (44-pin) 6x6 mm body (VTLA) |                                                                                                                                                                         |