Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |---------------------------|----------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | dsPIC | | Core Size | 16-Bit | | Speed | 70 MIPs | | Connectivity | CANbus, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 35 | | Program Memory Size | 64KB (22K x 24) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 4K x 16 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 9x10b/12b | | Scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | Nounting Type | Surface Mount | | ackage / Case | 48-UFQFN Exposed Pad | | upplier Device Package | 48-UQFN (6x6) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep64gp504t-i-mv | # Pin Diagrams (Continued) # FIGURE 2-1: RECOMMENDED MINIMUM CONNECTION Note 1: As an option, instead of a hard-wired connection, an inductor (L1) can be substituted between VDD and AVDD to improve ADC noise rejection. The inductor impedance should be less than $1\Omega$ and the inductor capacity greater than 10 mA. Where: $$f= rac{FCNV}{2}$$ (i.e., ADC conversion rate/2) $$f= rac{1}{(2\pi\sqrt{LC})}$$ $L=\left( rac{1}{(2\pi f\sqrt{C})} ight)^2$ ## 2.2.1 TANK CAPACITORS On boards with power traces running longer than six inches in length, it is suggested to use a tank capacitor for integrated circuits including DSCs to supply a local power source. The value of the tank capacitor should be determined based on the trace resistance that connects the power supply source to the device and the maximum current drawn by the device in the application. In other words, select the tank capacitor so that it meets the acceptable voltage sag at the device. Typical values range from 4.7 $\mu F$ to 47 $\mu F$ . # 2.3 CPU Logic Filter Capacitor Connection (VCAP) A low-ESR (< 1 Ohm) capacitor is required on the VCAP pin, which is used to stabilize the voltage regulator output voltage. The VCAP pin must not be connected to VDD and must have a capacitor greater than 4.7 $\mu$ F (10 $\mu$ F is recommended), 16V connected to ground. The type can be ceramic or tantalum. See **Section 30.0** "Electrical Characteristics" for additional information. The placement of this capacitor should be close to the VCAP pin. It is recommended that the trace length not exceeds one-quarter inch (6 mm). See **Section 27.3** "On-Chip Voltage Regulator" for details. # 2.4 Master Clear (MCLR) Pin The MCLR pin provides two specific device functions: - · Device Reset - · Device Programming and Debugging. During device programming and debugging, the resistance and capacitance that can be added to the pin must be considered. Device programmers and debuggers drive the $\overline{\text{MCLR}}$ pin. Consequently, specific voltage levels (VIH and VIL) and fast signal transitions must not be adversely affected. Therefore, specific values of R and C will need to be adjusted based on the application and PCB requirements. For example, as shown in Figure 2-2, it is recommended that the capacitor, C, be isolated from the MCLR pin during programming and debugging operations. Place the components as shown in Figure 2-2 within one-quarter inch (6 mm) from the MCLR pin. FIGURE 2-2: EXAMPLE OF MCLR PIN CONNECTIONS - Note 1: $R \le 10 \text{ k}\Omega$ is recommended. A suggested starting value is 10 k $\Omega$ . Ensure that the $\overline{MCLR}$ pin VIH and VIL specifications are met. - 2: R1 ≤ 470Ω will limit any current flowing into MCLR from the external capacitor, C, in the event of MCLR pin breakdown, due to Electrostatic Discharge (ESD) or Electrical Overstress (EOS). Ensure that the MCLR pin VIH and VIL specifications are met. FIGURE 2-5: SINGLE-PHASE SYNCHRONOUS BUCK CONVERTER FIGURE 2-6: MULTIPHASE SYNCHRONOUS BUCK CONVERTER TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY (CONTINUED) | File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |--------------|-------|--------|--------|------------|---------|---------|--------|------------|-------|-------------|---------|-------------|---------|---------|---------------|------------|--------|---------------| | IPC23 | 086E | _ | F | PWM2IP<2:0 | 0> | _ | Р | WM1IP<2: | 0> | _ | - | _ | | _ | _ | _ | _ | 4400 | | IPC24 | 0870 | _ | _ | _ | _ | _ | _ | _ | _ | _ | 1 | _ | - | _ | Р | WM3IP<2:0> | | 0004 | | IPC35 | 0886 | _ | , | JTAGIP<2:0 | )> | _ | | ICDIP<2:0 | > | _ | ı | _ | - | _ | - | - | 1 | 4400 | | IPC36 | 0888 | _ | ı | PTG0IP<2:0 | )> | _ | PT | GWDTIP< | 2:0> | _ | P | TGSTEPIP<2 | 0> | _ | - | - | 1 | 4440 | | IPC37 | 088A | _ | | _ | _ | _ | F | PTG3IP<2:0 | 0> | _ | | PTG2IP<2:0> | • | _ | — PTG1IP<2:0> | | 0444 | | | INTCON1 | 08C0 | NSTDIS | OVAERR | OVBERR | COVAERR | COVBERR | OVATE | OVBTE | COVTE | SFTACERR | DIV0ERR | DMACERR | MATHERR | ADDRERR | STKERR | OSCFAIL | | 0000 | | INTCON2 | 08C2 | GIE | DISI | SWTRAP | _ | _ | | - | _ | _ | 1 | _ | I | _ | INT2EP | INT1EP | INT0EP | 8000 | | INTCON3 | 08C4 | _ | | _ | _ | _ | | - | _ | _ | 1 | DAE | DOOVR | _ | _ | _ | | 0000 | | INTCON4 | 08C6 | _ | _ | _ | _ | _ | _ | _ | _ | _ | | _ | - | _ | _ | _ | SGHT | 0000 | | INTTREG | 08C8 | _ | _ | _ | _ | | ILR< | 3:0> | | VECNUM<7:0> | | | | 0000 | | | | | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X **Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal. TABLE 4-23: ECAN1 REGISTER MAP WHEN WIN (C1CTRL1<0>) = 1 FOR dsPIC33EPXXXMC/GP50X DEVICES ONLY | File Name | Addr | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | AII<br>Resets | |------------|---------------|--------|-----------|--------|--------|--------|--------|--------|-------------------------|-------------------------------|----------|--------------------|--------------|-----------|-----------|--------|--------|---------------| | | 0400-<br>041E | | | | | | | | See defini | tion when W | IN = x | | | | | | | | | C1BUFPNT1 | 0420 | | F3BF | P<3:0> | | | F2BI | P<3:0> | | | F1BP | <3:0> | | | F0BP<3:0> | | | 0000 | | C1BUFPNT2 | 0422 | | F7BF | P<3:0> | | | F6BI | P<3:0> | | F5BP<3:0> | | | | F4BP<3:0> | | | 0000 | | | C1BUFPNT3 | 0424 | | F11B | P<3:0> | | | F10B | P<3:0> | | | F9BP | <3:0> | | | F8BP | <3:0> | | 0000 | | C1BUFPNT4 | 0426 | | F15B | P<3:0> | | | F14B | P<3:0> | | | F13BF | o<3:0> | | | F12BP | ·<3:0> | | 0000 | | C1RXM0SID | 0430 | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C1RXM0EID | 0432 | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXM1SID | 0434 | | SID<10:3> | | | | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C1RXM1EID | 0436 | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXM2SID | 0438 | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | MIDE | _ | EID< | 17:16> | xxxx | | C1RXM2EID | 043A | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF0SID | 0440 | | | | SID< | :10:3> | | | | SID<2:0> — | | | EXIDE | _ | EID< | 17:16> | xxxx | | | C1RXF0EID | 0442 | | | | EID< | :15:8> | | | | EID< | | | 7:0> | | | | xxxx | | | C1RXF1SID | 0444 | | SID<10:3> | | | | | | SID<2:0> | | _ | EXIDE — EID<17:16> | | | 17:16> | xxxx | | | | C1RXF1EID | 0446 | | EID<15:8> | | | | | | | | | EID< | 7:0> | | | | xxxx | | | C1RXF2SID | 0448 | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF2EID | 044A | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF3SID | 044C | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF3EID | 044E | | | | EID< | :15:8> | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF4SID | 0450 | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — | | | _ | EID< | 17:16> | xxxx | | | | C1RXF4EID | 0452 | | | | EID< | :15:8> | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF5SID | 0454 | | | | SID< | :10:3> | | | | SID<2:0> — | | | EXIDE — EID< | | | 17:16> | xxxx | | | C1RXF5EID | 0456 | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF6SID | 0458 | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF6EID | 045A | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF7SID | 045C | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF7EID | 045E | | | | EID< | :15:8> | | | | | | | EID< | 7:0> | | | | xxxx | | C1RXF8SID | 0460 | | | | SID< | :10:3> | | | | | SID<2:0> | | _ | EXIDE | _ | EID< | 17:16> | xxxx | | C1RXF8EID | 0462 | | | | EID< | :15:8> | | | | EID<7:0> | | | | | xxxx | | | | | C1RXF9SID | 0464 | | SID<10:3> | | | | | | SID<2:0> — EXIDE — EID- | | | | EID< | 17:16> | xxxx | | | | | C1RXF9EID | 0466 | | EID<15:8> | | | | | | | EID<7:0> | | | | | xxxx | | | | | C1RXF10SID | 0468 | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | | 17:16> | xxxx | | | | C1RXF10EID | 046A | | EID<15:8> | | | | | | | EID<7:0> | | | | | | xxxx | | | | C1RXF11SID | 046C | | | | SID< | :10:3> | | | | SID<2:0> — EXIDE — EID<17:16> | | | | 17:16> | xxxx | | | | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X Legend: x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. ### 7.3 Interrupt Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/ Devices.aspx?dDocName=en555464 #### 7.3.1 KEY RESOURCES - "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - Development Tools # 7.4 Interrupt Control and Status Registers dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices implement the following registers for the interrupt controller: - INTCON1 - INTCON2 - INTCON3 - INTCON4 - INTTREG #### 7.4.1 INTCON1 THROUGH INTCON4 Global interrupt control functions are controlled from INTCON1, INTCON2, INTCON3 and INTCON4. INTCON1 contains the Interrupt Nesting Disable bit (NSTDIS), as well as the control and status flags for the processor trap sources. The INTCON2 register controls external interrupt request signal behavior and also contains the Global Interrupt Enable bit (GIE). INTCON3 contains the status flags for the DMA and DO stack overflow status trap sources. The INTCON4 register contains the software generated hard trap status bit (SGHT). #### 7.4.2 IFSx The IFSx registers maintain all of the interrupt request flags. Each source of interrupt has a status bit, which is set by the respective peripherals or external signal and is cleared via software. #### 7.4.3 IECx The IECx registers maintain all of the interrupt enable bits. These control bits are used to individually enable interrupts from the peripherals or external signals. #### 7.4.4 IPCx The IPCx registers are used to set the Interrupt Priority Level (IPL) for each source of interrupt. Each user interrupt source can be assigned to one of eight priority levels. #### **7.4.5 INTTREG** The INTTREG register contains the associated interrupt vector number and the new CPU Interrupt Priority Level, which are latched into the Vector Number bits (VECNUM<7:0>) and Interrupt Priority Level bits (ILR<3:0>) fields in the INTTREG register. The new Interrupt Priority Level is the priority of the pending interrupt. The interrupt sources are assigned to the IFSx, IECx and IPCx registers in the same sequence as they are listed in Table 7-1. For example, the INT0 (External Interrupt 0) is shown as having Vector Number 8 and a natural order priority of 0. Thus, the INT0IF bit is found in IFS0<0>, the INT0IE bit in IEC0<0> and the INT0IP bits in the first position of IPC0 (IPC0<2:0>). ## 7.4.6 STATUS/CONTROL REGISTERS Although these registers are not specifically part of the interrupt control hardware, two of the CPU Control registers contain bits that control interrupt functionality. For more information on these registers refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual". - The CPU STATUS Register, SR, contains the IPL<2:0> bits (SR<7:5>). These bits indicate the current CPU Interrupt Priority Level. The user software can change the current CPU Interrupt Priority Level by writing to the IPLx bits. - The CORCON register contains the IPL3 bit which, together with IPL<2:0>, also indicates the current CPU priority level. IPL3 is a read-only bit so that trap events cannot be masked by the user software. All Interrupt registers are described in Register 7-3 through Register 7-7 in the following pages. ## REGISTER 7-7: INTTREG: INTERRUPT CONTROL AND STATUS REGISTER | U-0 | U-0 | U-0 | U-0 | R-0 | R-0 | R-0 | R-0 | |--------|-----|-----|-----|------|------|------|-------| | _ | | _ | _ | ILR3 | ILR2 | ILR1 | ILR0 | | bit 15 | | | | | | | bit 8 | | R-0 |---------|---------|---------|---------|---------|---------|---------|---------| | VECNUM7 | VECNUM6 | VECNUM5 | VECNUM4 | VECNUM3 | VECNUM2 | VECNUM1 | VECNUM0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 **Unimplemented:** Read as '0' bit 11-8 ILR<3:0>: New CPU Interrupt Priority Level bits 1111 = CPU Interrupt Priority Level is 15 • . 0001 = CPU Interrupt Priority Level is 1 0000 = CPU Interrupt Priority Level is 0 bit 7-0 **VECNUM<7:0>:** Vector Number of Pending Interrupt bits 11111111 = 255, Reserved; do not use • • 00001001 = 9, IC1 - Input Capture 1 00001000 = 8, INT0 – External Interrupt 0 00000111 = 7, Reserved; do not use 00000110 = 6, Generic soft error trap 00000101 = 5, DMAC error trap 00000100 = 4, Math error trap 00000011 = 3, Stack error trap 00000010 = 2, Generic hard trap 00000001 = 1, Address error trap 00000000 = 0, Oscillator fail trap FIGURE 13-3: TYPE B/TYPE C TIMER PAIR BLOCK DIAGRAM (32-BIT TIMER) ## 13.1 Timerx/y Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/ wwwproducts/Devices.aspx?d DocName=en555464 ### 13.1.1 KEY RESOURCES - "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual" - · Code Samples - · Application Notes - · Software Libraries - · Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools #### REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | R/W-0 | |--------|--------|----------|-------|-----|-----|-----|-------| | FLTMD | FLTOUT | FLTTRIEN | OCINV | _ | _ | _ | OC32 | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/W-0, HS | R/W-0 | R/W-0 | R/W-1 | R/W-1 | R/W-0 | R/W-0 | |--------|-----------|--------|----------|----------|----------|----------|----------| | OCTRIG | TRIGSTAT | OCTRIS | SYNCSEL4 | SYNCSEL3 | SYNCSEL2 | SYNCSEL1 | SYNCSEL0 | | bit 7 | | | | | | | bit 0 | | Legend: | HS = Hardware Settable bit | | | |-------------------|----------------------------|----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, rea | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15 FLTMD: Fault Mode Select bit 1 = Fault mode is maintained until the Fault source is removed; the corresponding OCFLTx bit is cleared in software and a new PWM period starts 0 = Fault mode is maintained until the Fault source is removed and a new PWM period starts bit 14 FLTOUT: Fault Out bit 1 = PWM output is driven high on a Fault 0 = PWM output is driven low on a Fault bit 13 **FLTTRIEN:** Fault Output State Select bit 1 = OCx pin is tri-stated on a Fault condition 0 = OCx pin I/O state is defined by the FLTOUT bit on a Fault condition bit 12 **OCINV:** Output Compare x Invert bit 1 = OCx output is inverted 0 = OCx output is not inverted bit 11-9 Unimplemented: Read as '0' bit 8 OC32: Cascade Two OCx Modules Enable bit (32-bit operation) 1 = Cascade module operation is enabled 0 = Cascade module operation is disabled bit 7 OCTRIG: Output Compare x Trigger/Sync Select bit 1 = Triggers OCx from the source designated by the SYNCSELx bits 0 = Synchronizes OCx with the source designated by the SYNCSELx bits bit 6 TRIGSTAT: Timer Trigger Status bit 1 = Timer source has been triggered and is running 0 = Timer source has not been triggered and is being held clear bit 5 OCTRIS: Output Compare x Output Pin Direction Select bit 1 = OCx is tri-stated 0 = Output Compare x module drives the OCx pin Note 1: Do not use the OCx module as its own Synchronization or Trigger source. 2: When the OCy module is turned OFF, it sends a trigger out signal. If the OCx module uses the OCy module as a Trigger source, the OCy module must be unselected as a Trigger source prior to disabling it. 3: Each Output Compare x module (OCx) has one PTG Trigger/Synchronization source. See **Section 24.0** "**Peripheral Trigger Generator (PTG) Module**" for more information. PTGO0 = OC1 PTGO1 = OC2 PTGO2 = OC3 PTGO3 = OC4 ### REGISTER 16-7: PWMCONx: PWMx CONTROL REGISTER (CONTINUED) bit 7-6 **DTC<1:0>:** Dead-Time Control bits 11 = Dead-Time Compensation mode 10 = Dead-time function is disabled 01 = Negative dead time is actively applied for Complementary Output mode 00 = Positive dead time is actively applied for all output modes bit 5 DTCP: Dead-Time Compensation Polarity bit (3) When Set to '1': If DTCMPx = 0, PWMxL is shortened and PWMxH is lengthened. If DTCMPx = 1, PWMxH is shortened and PWMxL is lengthened. When Set to '0': If DTCMPx = 0, PWMxH is shortened and PWMxL is lengthened. If DTCMPx = 1, PWMxL is shortened and PWMxH is lengthened. bit 4 Unimplemented: Read as '0' bit 3 MTBS: Master Time Base Select bit - 1 = PWM generator uses the secondary master time base for synchronization and as the clock source for the PWM generation logic (if secondary time base is available) - 0 = PWM generator uses the primary master time base for synchronization and as the clock source for the PWM generation logic bit 2 **CAM:** Center-Aligned Mode Enable bit<sup>(2,4)</sup> 1 = Center-Aligned mode is enabled 0 = Edge-Aligned mode is enabled bit 1 XPRES: External PWMx Reset Control bit (5) - 1 = Current-limit source resets the time base for this PWM generator if it is in Independent Time Base mode - 0 = External pins do not affect PWMx time base bit 0 **IUE:** Immediate Update Enable bit<sup>(2)</sup> - 1 = Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are immediate - 0 = Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are synchronized to the PWMx period boundary - Note 1: Software must clear the interrupt status here and in the corresponding IFSx bit in the interrupt controller. - 2: These bits should not be changed after the PWMx is enabled (PTEN = 1). - 3: DTC<1:0> = 11 for DTCP to be effective; otherwise, DTCP is ignored. - 4: The Independent Time Base (ITB = 1) mode must be enabled to use Center-Aligned mode. If ITB = 0, the CAM bit is ignored. - 5: To operate in External Period Reset mode, the ITB bit must be '1' and the CLMOD bit in the FCLCONx register must be '0'. ## 17.2 QEI Control Registers #### REGISTER 17-1: QEI1CON: QEI1 CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|---------|-----------------------|-----------------------|-----------------------|---------------------|---------------------| | QEIEN | _ | QEISIDL | PIMOD2 <sup>(1)</sup> | PIMOD1 <sup>(1)</sup> | PIMOD0 <sup>(1)</sup> | IMV1 <sup>(2)</sup> | IMV0 <sup>(2)</sup> | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|------------------------|------------------------|------------|--------|-------|-------|-------| | _ | INTDIV2 <sup>(3)</sup> | INTDIV1 <sup>(3)</sup> | INTDIV0(3) | CNTPOL | GATEN | CCM1 | CCM0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 QEIEN: Quadrature Encoder Interface Module Counter Enable bit 1 = Module counters are enabled 0 = Module counters are disabled, but SFRs can be read or written to bit 14 Unimplemented: Read as '0' bit 13 QEISIDL: QEI Stop in Idle Mode bit 1 = Discontinues module operation when device enters Idle mode 0 = Continues module operation in Idle mode bit 12-10 PIMOD<2:0>: Position Counter Initialization Mode Select bits<sup>(1)</sup> 111 = Reserved 110 = Modulo Count mode for position counter 101 = Resets the position counter when the position counter equals QEI1GEC register 100 = Second index event after home event initializes position counter with contents of QEI1IC register 011 = First index event after home event initializes position counter with contents of QEI1IC register 010 = Next index input event initializes the position counter with contents of QEI1IC register 001 = Every index input event resets the position counter 000 = Index input event does not affect position counter bit 9 **IMV1:** Index Match Value for Phase B bit<sup>(2)</sup> 1 = Phase B match occurs when QEB = 1 0 = Phase B match occurs when QEB = 0 bit 8 IMV0: Index Match Value for Phase A bit<sup>(2)</sup> 1 = Phase A match occurs when QEA = 1 0 = Phase A match occurs when QEA = 0 bit 7 **Unimplemented:** Read as '0' Note 1: When CCM<1:0> = 10 or 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are ignored. - 2: When CCM<1:0> = 00, and QEA and QEB values match the Index Match Value (IMV), the POSCNTH and POSCNTL registers are reset. QEA/QEB signals used for the index match have swap and polarity values applied, as determined by the SWPAB and QEAPOL/QEBPOL bits. - 3: The selected clock rate should be at least twice the expected maximum quadrature count rate. ## 18.3 SPIx Control Registers #### REGISTER 18-1: SPIXSTAT: SPIX STATUS AND CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|---------|-----|-----|-------|-------------|-------| | SPIEN | _ | SPISIDL | _ | _ | | SPIBEC<2:0> | 1 | | bit 15 | | | | | | | bit 8 | | R/W-0 | R/C-0, HS | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0, HS, HC | R-0, HS, HC | |-------|-----------|--------|--------|--------|--------|-------------|-------------| | SRMPT | SPIROV | SRXMPT | SISEL2 | SISEL1 | SISEL0 | SPITBF | SPIRBF | | bit 7 | | | | | | • | bit 0 | | Legend: | C = Clearable bit | HS = Hardware Settable bit | t HC = Hardware Clearable bit | |-------------------|-------------------|----------------------------|-------------------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, re | ad as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 15 SPIEN: SPIx Enable bit 1 = Enables the module and configures SCKx, SDOx, SDIx and $\overline{SSx}$ as serial port pins 0 = Disables the module bit 14 **Unimplemented:** Read as '0' bit 13 SPISIDL: SPIx Stop in Idle Mode bit 1 = Discontinues the module operation when device enters Idle mode 0 = Continues the module operation in Idle mode bit 12-11 **Unimplemented:** Read as '0' bit 10-8 SPIBEC<2:0>: SPIx Buffer Element Count bits (valid in Enhanced Buffer mode) Master mode: Number of SPIx transfers that are pending. Slave mode: Number of SPIx transfers that are unread. bit 7 SRMPT: SPIx Shift Register (SPIxSR) Empty bit (valid in Enhanced Buffer mode) 1 = SPIx Shift register is empty and Ready-To-Send or receive the data 0 = SPIx Shift register is not empty bit 6 SPIROV: SPIx Receive Overflow Flag bit 1 = A new byte/word is completely received and discarded; the user application has not read the previous data in the SPIxBUF register 0 = No overflow has occurred bit 5 SRXMPT: SPIx Receive FIFO Empty bit (valid in Enhanced Buffer mode) 1 = RX FIFO is empty 0 = RX FIFO is not empty bit 4-2 SISEL<2:0>: SPIx Buffer Interrupt Mode bits (valid in Enhanced Buffer mode) 111 = Interrupt when the SPIx transmit buffer is full (SPITBF bit is set) 110 = Interrupt when last bit is shifted into SPIxSR and as a result, the TX FIFO is empty 101 = Interrupt when the last bit is shifted out of SPIxSR and the transmit is complete 100 = Interrupt when one data is shifted into the SPIxSR and as a result, the TX FIFO has one open memory location 011 = Interrupt when the SPIx receive buffer is full (SPIRBF bit is set) 010 = Interrupt when the SPIx receive buffer is 3/4 or more full 001 = Interrupt when data is available in the receive buffer (SRMPT bit is set) 000 = Interrupt when the last data in the receive buffer is read and as a result, the buffer is empty (SRXMPT bit is set) TABLE 30-8: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD) | DC CHARACTERISTICS | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended | | | | | | | |--------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------------------|--|--|--| | Parameter<br>No. | Тур. | Max. | Units Conditions | | | | | | | Power-Down ( | Current (IPD) <sup>(1)</sup> – | dsPIC33EP32GI | P50X, dsPIC33EF | 232MC20X/50X and PIC2 | 24EP32GP/MC20X | | | | | DC60d | 30 | 100 | μΑ | -40°C | | | | | | DC60a | 35 | 100 | μΑ | +25°C | 3.3V | | | | | DC60b | 150 | 200 | μΑ | +85°C | 3.37 | | | | | DC60c | 250 | 500 | μΑ | +125°C | | | | | | Power-Down ( | Current (IPD) <sup>(1)</sup> – | dsPIC33EP64GI | P50X, dsPIC33EF | P64MC20X/50X and PIC2 | 24EP64GP/MC20X | | | | | DC60d | 25 | 100 | μΑ | -40°C | | | | | | DC60a | 30 | 100 | μΑ | +25°C | 2 21/ | | | | | DC60b | 150 | 350 | μΑ | +85°C | 3.3V | | | | | DC60c | 350 | 800 | μΑ | +125°C | | | | | | Power-Down C | Current (IPD) <sup>(1)</sup> – | dsPIC33EP128G | P50X, dsPIC33E | P128MC20X/50X and PIC | C24EP128GP/MC20X | | | | | DC60d | 30 | 100 | μΑ | -40°C | | | | | | DC60a | 35 | 100 | μА | +25°C | 3.3V | | | | | DC60b | 150 | 350 | μΑ | +85°C | 3.5 v | | | | | DC60c | 550 | 1000 | μΑ | +125°C | | | | | | Power-Down C | Current (IPD) <sup>(1)</sup> – | dsPIC33EP256G | P50X, dsPIC33E | P256MC20X/50X and PIC | C24EP256GP/MC20X | | | | | DC60d | 35 | 100 | μΑ | -40°C | | | | | | DC60a | 40 | 100 | μΑ | +25°C | 3.3V | | | | | DC60b | 250 | 450 | μА | +85°C | 3.5V | | | | | DC60c | 1000 | 1200 | μА | +125°C | | | | | | Power-Down C | Power-Down Current (IPD) <sup>(1)</sup> – dsPIC33EP512GP50X, dsPIC33EP512MC20X/50X and PIC24EP512GP/MC20X | | | | | | | | | DC60d | 40 | 100 | μА | -40°C | | | | | | DC60a | 45 | 100 | μΑ | +25°C | 3.3V | | | | | DC60b | 350 | 800 | μΑ | +85°C | J.JV | | | | | DC60c | 1100 | 1500 | μА | +125°C | | | | | Note 1: IPD (Sleep) current is measured as follows: - CPU core is off, oscillator is configured in EC mode and external clock is active; OSC1 is driven with external square wave from rail-to-rail (EC clock overshoot/undershoot < 250 mV required) - · CLKO is configured as an I/O input pin in the Configuration Word - · All I/O pins are configured as inputs and pulled to Vss - MCLR = VDD, WDT and FSCM are disabled - All peripheral modules are disabled (PMDx bits are all set) - The VREGS bit (RCON<8>) = 0 (i.e., core regulator is set to standby while the device is in Sleep mode) - The VREGSF bit (RCON<11>) = 0 (i.e., Flash regulator is set to standby while the device is in Sleep mode) - · JTAG is disabled TABLE 30-33: SPI2 MAXIMUM DATA/CLOCK RATE SUMMARY | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | |----------------------|------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----| | Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex) | CKE | СКР | SMP | | 15 MHz | Table 30-33 | _ | _ | 0,1 | 0,1 | 0,1 | | 9 MHz | _ | Table 30-34 | | 1 | 0,1 | 1 | | 9 MHz | _ | Table 30-35 | | 0 | 0,1 | 1 | | 15 MHz | _ | _ | Table 30-36 | 1 | 0 | 0 | | 11 MHz | _ | _ | Table 30-37 | 1 | 1 | 0 | | 15 MHz | <u> </u> | _ | Table 30-38 | 0 | 1 | 0 | | 11 MHz | <del>-</del> | _ | Table 30-39 | 0 | 0 | 0 | FIGURE 30-14: SPI2 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 0) TIMING CHARACTERISTICS FIGURE 30-17: SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1) TIMING CHARACTERISTICS TABLE 30-36: SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1) TIMING REQUIREMENTS | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | |--------------------|-----------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|-----------------------------| | Param. | Symbol | Characteristic <sup>(1)</sup> | Min. | Typ. <sup>(2)</sup> | Max. | Units | Conditions | | SP10 | FscP | Maximum SCK2 Frequency | _ | | 9 | MHz | -40°C to +125°C<br>(Note 3) | | SP20 | TscF | SCK2 Output Fall Time | _ | _ | _ | ns | See Parameter DO32 (Note 4) | | SP21 | TscR | SCK2 Output Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | SP30 | TdoF | SDO2 Data Output Fall Time | _ | _ | _ | ns | See Parameter DO32 (Note 4) | | SP31 | TdoR | SDO2 Data Output Rise Time | _ | _ | _ | ns | See Parameter DO31 (Note 4) | | SP35 | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after SCK2 Edge | _ | 6 | 20 | ns | | | SP36 | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to First SCK2 Edge | 30 | _ | _ | ns | | | SP40 | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data<br>Input to SCK2 Edge | 30 | _ | _ | ns | | | SP41 | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge | 30 | _ | _ | ns | | - Note 1: These parameters are characterized, but are not tested in manufacturing. - 2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated. - 3: The minimum clock period for SCK2 is 111 ns. The clock generated in Master mode must not violate this specification. - 4: Assumes 50 pF load on all SPI2 pins. TABLE 30-49: I2Cx BUS DATA TIMING REQUIREMENTS (MASTER MODE) | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | |--------------------|---------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-------|------------------------| | Param<br>No. | Symbol | Characte | eristic <sup>(4)</sup> | Min. <sup>(1)</sup> Max. | | Units | Conditions | | IM10 | TLO:SCL | Clock Low Time | 100 kHz mode | Tcy/2 (BRG + 2) | _ | μS | | | | | | 400 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | | μS | | | IM11 | THI:SCL | Clock High Time | 100 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | | 400 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | | μS | | | IM20 | TF:SCL | SDAx and SCLx | 100 kHz mode | _ | 300 | ns | CB is specified to be | | | | Fall Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from 10 to 400 pF | | | | | 1 MHz mode <sup>(2)</sup> | _ | 100 | ns | | | IM21 | TR:SCL | SDAx and SCLx | 100 kHz mode | _ | 1000 | ns | CB is specified to be | | | | Rise Time | 400 kHz mode | 20 + 0.1 CB | 300 | ns | from 10 to 400 pF | | | | | 1 MHz mode <sup>(2)</sup> | _ | 300 | ns | | | IM25 | Tsu:dat | Data Input | 100 kHz mode | 250 | _ | ns | | | | | Setup Time | 400 kHz mode | 100 | _ | ns | | | | | | 1 MHz mode <sup>(2)</sup> | 40 | _ | ns | | | IM26 | THD:DAT | Data Input<br>Hold Time | 100 kHz mode | 0 | | μS | | | | | | 400 kHz mode | 0 | 0.9 | μS | | | | | | 1 MHz mode <sup>(2)</sup> | 0.2 | _ | μS | | | IM30 | Tsu:sta | Start Condition | 100 kHz mode | Tcy/2 (BRG + 2) | | μS | Only relevant for | | | | Setup Time | 400 kHz mode | Tcy/2 (BRG + 2) | | μS | Repeated Start | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | | μS | condition | | IM31 | THD:STA | Start Condition<br>Hold Time | 100 kHz mode | Tcy/2 (BRG + 2) | | μS | After this period, the | | | | | 400 kHz mode | Tcy/2 (BRG +2) | _ | μS | first clock pulse is | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | | μS | generated | | IM33 | Tsu:sto | Stop Condition | 100 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | Setup Time | 400 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | _ | μS | | | IM34 | THD:STO | Stop Condition | 100 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | Hold Time | 400 kHz mode | Tcy/2 (BRG + 2) | | μS | | | | | | 1 MHz mode <sup>(2)</sup> | Tcy/2 (BRG + 2) | | μS | | | IM40 | TAA:SCL | Output Valid | 100 kHz mode | _ | 3500 | ns | | | | | From Clock | 400 kHz mode | _ | 1000 | ns | | | | | | 1 MHz mode <sup>(2)</sup> | _ | 400 | ns | | | IM45 | TBF:SDA | Bus Free Time | 100 kHz mode | 4.7 | _ | μS | Time the bus must be | | | | | 400 kHz mode | 1.3 | _ | μS | free before a new | | | | | 1 MHz mode <sup>(2)</sup> | 0.5 | _ | μS | transmission can start | | IM50 | Св | Bus Capacitive L | | _ | 400 | pF | | | IM51 | TPGD | Pulse Gobbler De | elay | 65 | 390 | ns | (Note 3) | Note 1: BRG is the value of the I<sup>2</sup>C™ Baud Rate Generator. Refer to "Inter-Integrated Circuit (I<sup>2</sup>C™)" (DS70330) in the "dsPIC33/PIC24 Family Reference Manual". Please see the Microchip web site for the latest family reference manual sections. - 2: Maximum pin capacitance = 10 pF for all I2Cx pins (for 1 MHz mode only). - **3:** Typical value for this parameter is 130 ns. - 4: These parameters are characterized, but not tested in manufacturing. # 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm Footprint [TQFP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | 3 | |--------------------------|------------------|------|-------------|------| | | Dimension Limits | MIN | NOM | MAX | | Number of Leads | N | | 64 | | | Lead Pitch | е | | 0.50 BSC | | | Overall Height | А | _ | _ | 1.20 | | Molded Package Thickness | A2 | 0.95 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | - | 0.15 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | | 1.00 REF | | | Foot Angle | ф | 0° | 3.5° | 7° | | Overall Width | E | | 12.00 BSC | | | Overall Length | D | | 12.00 BSC | | | Molded Package Width | E1 | | 10.00 BSC | | | Molded Package Length | D1 | | 10.00 BSC | | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.17 | 0.22 | 0.27 | | Mold Draft Angle Top | α | 11° | 12° | 13° | | Mold Draft Angle Bottom | β | 11° | 12° | 13° | ## Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Chamfers at corners are optional; size may vary. - 3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-085B # **Revision F (November 2012)** Removed "Preliminary" from data sheet footer. # Revision G (March 2013) This revision includes the following global changes: - changes "FLTx" pin function to "FLTx" on all occurrences - adds Section 31.0 "High-Temperature Electrical Characteristics" for high-temperature (+150°C) data This revision also includes minor typographical and formatting changes throughout the text. Other major changes are referenced by their respective section in Table A-5. TABLE A-5: MAJOR SECTION UPDATES | Section Name | Update Description | |----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Cover Section | <ul> <li>Changes internal oscillator specification to 1.0%</li> <li>Changes I/O sink/source values to 12 mA or 6 mA</li> <li>Corrects 44-pin VTLA pin diagram (pin 32 now shows as 5V tolerant)</li> </ul> | | Section 4.0 "Memory<br>Organization" | <ul> <li>Deletes references to Configuration Shadow registers</li> <li>Corrects the spelling of the JTAGIP and PTGWDTIP bits throughout</li> <li>Corrects the Reset value of all IOCON registers as C000h</li> <li>Adds footnote to Table 4-42 to indicate the absence of Comparator 3 in 28-pin devices</li> </ul> | | Section 6.0 "Resets" | Removes references to cold and warm Resets, and clarifies the initial configuration of<br>the device clock source on all Resets | | Section 7.0 "Interrupt<br>Controller" | Corrects the definition of GIE as "Global Interrupt Enable" (not "General") | | Section 9.0 "Oscillator<br>Configuration" | <ul> <li>Clarifies the behavior of the CF bit when cleared in software</li> <li>Removes POR behavior footnotes from all control registers</li> <li>Corrects the tuning range of the TUN&lt;5:0&gt; bits in Register 9-4 to an overall range ±1.5%</li> </ul> | | Section 13.0 "Timer2/3 and Timer4/5" | Clarifies the presence of the ADC Trigger in 16-bit Timer3 and Timer5, as well as the 32-bit timers | | Section 15.0 "Output<br>Compare" | Corrects the first trigger source for SYNCSEL<4:0> (OCxCON2<4:0>) as OCxRS match | | Section 16.0 "High-Speed<br>PWM Module" | <ul> <li>Clarifies the source of the PWM interrupts in Figure 16-1</li> <li>Corrects the Reset states of IOCONx&lt;15:14&gt; in Register 16-13 as '11'</li> </ul> | | Section 17.0 "Quadrature<br>Encoder Interface (QEI)<br>Module" | <ul> <li>Clarifies the operation of the IMV&lt;1:0&gt; bits (QEICON&lt;9:8&gt;) with updated text and additional notes</li> <li>Corrects the first prescaler value for QFVDIV&lt;2:0&gt; (QEI1OC&lt;13:11&gt;), now 1:128</li> </ul> | | Section 23.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter<br>(ADC)" | <ul> <li>Adds note to Figure 23-1 that Op Amp 3 is not available in 28-pin devices</li> <li>Changes "sample clock" to "sample trigger" in AD1CON1 (Register 23-1)</li> <li>Clarifies footnotes on op amp usage in Registers 23-5 and 23-6</li> </ul> | | Section 25.0 "Op Amp/<br>Comparator Module" | <ul> <li>Adds Note text to indicate that Comparator 3 is unavailable in 28-pin devices</li> <li>Splits Figure 25-1 into two figures for clearer presentation (Figure 25-1 for Op amp/ Comparators 1 through 3, Figure 25-2 for Comparator 4). Subsequent figures are renumbered accordingly.</li> <li>Corrects reference description in xxxxx (now (AVDD+AVSS)/2)</li> <li>Changes CMSTAT&lt;15&gt; in Register 25-1 to "PSIDL"</li> </ul> | | Section 27.0 "Special Features" | Corrects the addresses of all Configuration bytes for 512 Kbyte devices | # **INDEX** | A | Timer1 External Clock Requirements | | |------------------------------------------------------------------------------------------|---------------------------------------------------|-----| | Absolute Maximum Ratings401 | Timer2/Timer4 External Clock Requirements | | | AC Characteristics413, 471 | Timer3/Timer5 External Clock Requirements | 419 | | 10-Bit ADC Conversion Requirements465 | UARTx I/O Requirements | 454 | | 12-Bit ADC Conversion Requirements | ADC | | | ADC Module459 | Control Registers | 325 | | ADC Module (10-Bit Mode) | Helpful Tips | 324 | | ADC Module (10-bit Mode)461, 473 | Key Features | 321 | | , | Resources | 324 | | Capacitive Loading Requirements on | Arithmetic Logic Unit (ALU) | 44 | | Output Pins | Assembler | | | DMA Module Requirements | MPASM Assembler | 398 | | ECANx I/O Requirements454 | | | | External Clock 414 | В | | | High-Speed PWMx Requirements | Bit-Reversed Addressing | 115 | | I/O Timing Requirements416 | Example | | | I2Cx Bus Data Requirements (Master Mode)451 | Implementation | | | I2Cx Bus Data Requirements (Slave Mode)453 | Sequence Table (16-Entry) | | | Input Capture x Requirements420 | Block Diagrams | | | Internal FRC Accuracy415 | | | | Internal LPRC Accuracy415 | Data Access from Program Space Address Generation | 117 | | Internal RC Accuracy472 | | | | Load Conditions 413, 471 | 16-Bit Timer1 Module | | | OCx/PWMx Mode Requirements421 | ADC Conversion Clock Period | 323 | | Op Amp/Comparator Voltage Reference | ADC with Connection Options for ANx Pins | | | Settling Time Specifications457 | and Op Amps | | | Output Compare x Requirements421 | Arbiter Architecture | | | PLL Clock415, 471 | BEMF Voltage Measurement Using ADC | | | QEI External Clock Requirements423 | Boost Converter Implementation | | | QEI Index Pulse Requirements | CALL Stack Frame | 111 | | Quadrature Decoder Requirements | Comparator (Module 4) | 356 | | Reset, Watchdog Timer, Oscillator Start-up Timer, | Connections for On-Chip Voltage Regulator | 384 | | · | CPU Core | 36 | | Power-up Timer Requirements417 | CRC Module | 373 | | SPI1 Master Mode (Full-Duplex, CKE = 0, CKP = x, | CRC Shift Engine | 374 | | SMP = 1) Requirements | CTMU Module | 316 | | SPI1 Master Mode (Full-Duplex, CKE = 1, CKP = x, | Digital Filter Interconnect | 357 | | SMP = 1) Requirements | DMA Controller | 141 | | SPI1 Master Mode (Half-Duplex, Transmit Only) | DMA Controller Module | | | Requirements439 | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X | | | SPI1 Maximum Data/Clock Rate Summary 438 | and PIC24EPXXXGP/MC20X | | | SPI1 Slave Mode (Full-Duplex, CKE = 0, | ECAN Module | | | CKP = 0, SMP = 0) Requirements449 | EDS Read Address Generation | | | SPI1 Slave Mode (Full-Duplex, CKE = 0, | EDS Write Address Generation | | | CKP = 1, SMP = 0) Requirements447 | Example of MCLR Pin Connections | | | SPI1 Slave Mode (Full-Duplex, CKE = 1, | High-Speed PWMx Architectural Overview | | | CKP = 0, SMP = 0) Requirements443 | High-Speed PWMx Register Interconnection | | | SPI1 Slave Mode (Full-Duplex, CKE = 1, | · · · · · · · · · · · · · · · · · · · | | | CKP = 1, SMP = 0) Requirements445 | I2Cx Module | | | SPI2 Master Mode (Full-Duplex, CKE = 0, CKP = x, SMP | Input Capture x | | | = 1) Requirements | Interleaved PFC | | | SPI2 Master Mode (Full-Duplex, CKE = 1, | Multiphase Synchronous Buck Converter | | | CKP = x, SMP = 1) Requirements | Multiplexing Remappable Output for RPn | | | SPI2 Master Mode (Half-Duplex, Transmit Only) | Op Amp Configuration A | | | Requirements427 | Op Amp Configuration B | | | SPI2 Maximum Data/Clock Rate Summary | Op Amp/Comparator Voltage Reference Module | 356 | | SPI2 Slave Mode (Full-Duplex, CKE = 0, | Op Amp/Comparator x (Modules 1, 2, 3) | | | • • • • • • • • • • • • • • • • • • • • | Oscillator System | 153 | | CKP = 0, SMP = 0) Requirements437<br>SPI2 Slave Mode (Full-Duplex, CKE = 0, CKP = 1, SMP | Output Compare x Module | 219 | | | PLL | 154 | | = 0) Requirements | Programmer's Model | 38 | | SPI2 Slave Mode (Full-Duplex, CKE = 1, | PTG Module | | | CKP = 0, SMP = 0) Requirements | Quadrature Encoder Interface | 250 | | SPI2 Slave Mode (Full-Duplex, CKE = 1, | Recommended Minimum Connection | 30 | | CKP = 1, SMP = 0) Requirements433 | | |