



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                           |
|----------------------------|----------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                            |
| Core Size                  | 16-Bit                                                                           |
| Speed                      | 70 MIPs                                                                          |
| Connectivity               | CANbus, I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                     |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                    |
| Number of I/O              | 21                                                                               |
| Program Memory Size        | 64KB (22K x 24)                                                                  |
| Program Memory Type        | FLASH                                                                            |
| EEPROM Size                | -                                                                                |
| RAM Size                   | 4K x 16                                                                          |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                        |
| Data Converters            | A/D 6x10b/12b                                                                    |
| Oscillator Type            | Internal                                                                         |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                |
| Mounting Type              | Surface Mount                                                                    |
| Package / Case             | 28-SOIC (0.295", 7.50mm Width)                                                   |
| Supplier Device Package    | 28-SOIC                                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic33ep64mc502t-i-so |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### Pin Diagrams (Continued)







#### 4.2.5 X AND Y DATA SPACES

# The dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X core has two Data Spaces, X and Y. These Data Spaces can be considered either separate (for some DSP instructions) or as one unified linear address range (for MCU instructions). The Data Spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms, such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT).

The X Data Space is used by all instructions and supports all addressing modes. X Data Space has separate read and write data buses. The X read data bus is the read data path for all instructions that view Data Space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class).

The Y Data Space is used in concert with the X Data Space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY. N and MSC) to provide two concurrent data read paths.

Both the X and Y Data Spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X Data Space. Modulo Addressing and Bit-Reversed Addressing are not present in PIC24EPXXXGP/MC20X devices.

All data memory writes, including in DSP instructions, view Data Space as combined X and Y address space. The boundary between the X and Y Data Spaces is device-dependent and is not user-programmable.

#### 4.3 Memory Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 4.3.1 KEY RESOURCES

- "Program Memory" (DS70613) in the "dsPIC33/ PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related *"dsPIC33/PIC24 Family Reference Manual"* Sections
- Development Tools

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8  | Bit 7 | Bit 6       | Bit 5       | Bit 4         | Bit 3  | Bit 2        | Bit 1        | Bit 0         | All<br>Resets |
|--------------|-------|--------|--------|------------|--------|--------|--------|------------|--------|-------|-------------|-------------|---------------|--------|--------------|--------------|---------------|---------------|
| IFS0         | 0800  | —      | DMA1IF | AD1IF      | U1TXIF | U1RXIF | SPI1IF | SPI1EIF    | T3IF   | T2IF  | OC2IF       | IC2IF       | DMA0IF        | T1IF   | OC1IF        | IC1IF        | <b>INT0IF</b> | 0000          |
| IFS1         | 0802  | U2TXIF | U2RXIF | INT2IF     | T5IF   | T4IF   | OC4IF  | OC3IF      | DMA2IF | _     | —           | —           | INT1IF        | CNIF   | CMIF         | MI2C1IF      | SI2C1IF       | 0000          |
| IFS2         | 0804  | —      | —      |            | —      |        | _      | —          | —      | -     | IC4IF       | IC3IF       | DMA3IF        | C1IF   | C1RXIF       | SPI2IF       | SPI2EIF       | 0000          |
| IFS3         | 0806  | —      | _      |            | —      |        | QEI1IF | PSEMIF     | —      |       | —           |             | —             |        | MI2C2IF      | SI2C2IF      |               | 0000          |
| IFS4         | 0808  | _      | _      | CTMUIF     | _      |        | —      | _          | _      |       | C1TXIF      |             | _             | CRCIF  | U2EIF        | U1EIF        |               | 0000          |
| IFS5         | 080A  | PWM2IF | PWM1IF | —          | —      | —      | —      | —          | —      | _     | —           | —           | —             | _      | —            | —            | _             | 0000          |
| IFS6         | 080C  | —      | —      | —          | —      | —      | —      | —          | —      | _     | —           | —           | —             | _      | —            | —            | PWM3IF        | 0000          |
| IFS8         | 0810  | JTAGIF | ICDIF  |            | _      |        | —      | _          | _      |       | _           |             | _             |        | —            | —            |               | 0000          |
| IFS9         | 0812  | _      | _      |            | _      |        | —      | _          | _      |       | PTG3IF      | PTG2IF      | PTG1IF        | PTG0IF | PTGWDTIF     | PTGSTEPIF    |               | 0000          |
| IEC0         | 0820  | —      | DMA1IE | AD1IE      | U1TXIE | U1RXIE | SPI1IE | SPI1EIE    | T3IE   | T2IE  | OC2IE       | IC2IE       | DMA0IE        | T1IE   | OC1IE        | IC1IE        | INT0IE        | 0000          |
| IEC1         | 0822  | U2TXIE | U2RXIE | INT2IE     | T5IE   | T4IE   | OC4IE  | OC3IE      | DMA2IE | _     | —           | —           | INT1IE        | CNIE   | CMIE         | MI2C1IE      | SI2C1IE       | 0000          |
| IEC2         | 0824  | —      | —      | —          | —      | —      | —      | —          | —      | _     | IC4IE       | IC3IE       | <b>DMA3IE</b> | C1IE   | C1RXIE       | SPI2IE       | SPI2EIE       | 0000          |
| IEC3         | 0826  | —      | —      | —          | —      | —      | QEI1IE | PSEMIE     | —      | _     | —           | —           | —             | _      | MI2C2IE      | SI2C2IE      | _             | 0000          |
| IEC4         | 0828  | —      | —      | CTMUIE     | —      | —      | —      | —          | —      | _     | C1TXIE      | —           | —             | CRCIE  | U2EIE        | U1EIE        | _             | 0000          |
| IEC5         | 082A  | PWM2IE | PWM1IE | _          | —      | _      | —      | —          | —      | _     | —           | _           | —             | _      | _            | —            | _             | 0000          |
| IEC6         | 082C  | —      | —      | _          | —      | _      | —      | —          | —      | _     | —           | _           | —             | _      | _            | —            | PWM3IE        | 0000          |
| IEC7         | 082E  | —      | —      | _          | —      | _      | —      | —          | —      | _     | —           | _           | —             | _      | —            | —            | _             | 0000          |
| IEC8         | 0830  | JTAGIE | ICDIE  | _          | —      | _      | —      | —          | —      | _     | —           | _           | —             | _      | —            | —            | _             | 0000          |
| IEC9         | 0832  | —      | —      |            | —      | _      | —      |            | —      | _     | PTG3IE      | PTG2IE      | PTG1IE        | PTG0IE | PTGWDTIE     | PTGSTEPIE    | _             | 0000          |
| IPC0         | 0840  | —      |        | T1IP<2:0>  |        | _      |        | OC1IP<2:0  | )>     | _     |             | IC1IP<2:0>  |               | _      |              | INT0IP<2:0>  |               | 4444          |
| IPC1         | 0842  | —      |        | T2IP<2:0>  |        | _      |        | OC2IP<2:0  | )>     | _     |             | IC2IP<2:0>  |               | _      | 1            | DMA0IP<2:0>  |               | 4444          |
| IPC2         | 0844  | —      |        | U1RXIP<2:0 | )>     | _      |        | SPI1IP<2:0 | )>     | _     |             | SPI1EIP<2:0 | >             | _      |              | T3IP<2:0>    |               | 4444          |
| IPC3         | 0846  | —      | —      |            | —      | _      | 0      | )MA1IP<2:  | 0>     | _     |             | AD1IP<2:0>  |               | _      |              | U1TXIP<2:0>  |               | 0444          |
| IPC4         | 0848  |        |        | CNIP<2:0>  |        | _      |        | CMIP<2:0   | >      |       |             | MI2C1IP<2:0 | >             | _      | :            | SI2C1IP<2:0> |               | 4444          |
| IPC5         | 084A  | —      | —      |            | —      | _      | —      |            | —      | _     | —           | _           | —             | _      |              | INT1IP<2:0>  |               | 0004          |
| IPC6         | 084C  | —      |        | T4IP<2:0>  |        | _      |        | OC4IP<2:0  | )>     | _     |             | OC3IP<2:0>  |               | _      | 1            | DMA2IP<2:0>  |               | 4444          |
| IPC7         | 084E  | —      |        | U2TXIP<2:0 | >      | _      | ι      | J2RXIP<2:( | 0>     | _     | INT2IP<2:0> |             | _             |        | T5IP<2:0>    |              | 4444          |               |
| IPC8         | 0850  | —      |        | C1IP<2:0>  | -      | _      | 0      | C1RXIP<2:( | 0>     | _     | SPI2IP<2:0> |             | _             |        | SPI2EIP<2:0> |              | 4444          |               |
| IPC9         | 0852  | —      | —      | _          | —      | _      |        | IC4IP<2:0  | >      | _     |             | IC3IP<2:0>  |               | _      | 1            | DMA3IP<2:0>  |               | 0444          |
| IPC12        | 0858  | —      | —      | _          | —      | _      | N      | 112C2IP<2: | 0>     | _     |             | SI2C2IP<2:0 | >             | _      | —            | —            | _             | 0440          |
| IPC14        | 085C  | —      | _      | —          | —      | —      | (      | QEI1IP<2:0 | )>     | _     |             | PSEMIP<2:0  | >             | —      | —            | —            | —             | 0440          |
| IPC16        | 0860  | _      |        | CRCIP<2:0  | >      | _      |        | U2EIP<2:0  | >      | _     |             | U1EIP<2:0>  |               | _      | _            | _            | _             | 4440          |
| IPC17        | 0862  | _      | —      | _          | —      | _      | (      | C1TXIP<2:0 | 0>     | _     | —           | —           | —             | _      | _            | _            | _             | 0400          |
| IPC19        | 0866  | —      | —      | _          | —      | _      | —      | —          | —      | _     |             | CTMUIP<2:0  | >             | _      | —            | —            | _             | 0040          |

#### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY

DS70000657H-page 73

| R/W-0         | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                               | R/W-0                   | R/W-0             | R/W-0                 | R/W-0                | U-0   |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------|-------------------|-----------------------|----------------------|-------|
| T5MD          | T4MD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | T3MD                                | T2MD                    | T1MD              | QEI1MD <sup>(1)</sup> | PWMMD <sup>(1)</sup> | —     |
| bit 15        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      | bit 8 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| R/W-0         | R/W-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                               | R/W-0                   | R/W-0             | U-0                   | R/W-0                | R/W-0 |
| I2C1MD        | U2MD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | U1MD                                | SPI2MD                  | SPI1MD            | _                     | C1MD <sup>(2)</sup>  | AD1MD |
| bit 7         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ·                                   |                         |                   |                       | · · · · · ·          | bit 0 |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| Legend:       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| R = Readable  | e bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | W = Writable I                      | oit                     | U = Unimplen      | nented bit, read      | d as '0'             |       |
| -n = Value at | POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | '1' = Bit is set                    |                         | '0' = Bit is clea | ared                  | x = Bit is unkn      | own   |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |
| bit 15        | T5MD: Timer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = Timer5 mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer5 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | odule is enable                     | d                       |                   |                       |                      |       |
| bit 14        | T4MD: Timer4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $\perp$ = Timer4 mo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | odule is disable<br>odule is enable | d                       |                   |                       |                      |       |
| bit 13        | T3MD: Timer?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 3 Module Disab                      | le hit                  |                   |                       |                      |       |
| Sit 10        | 1 = Timer3 model =  | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer3 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | odule is enable                     | d                       |                   |                       |                      |       |
| bit 12        | T2MD: Timer2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = Timer2 mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | odule is disable                    | d                       |                   |                       |                      |       |
|               | 0 = Timer2 model model model = Timer2 model = Tim | odule is enable                     | d                       |                   |                       |                      |       |
| bit 11        | T1MD: Timer1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | 1 = 1  imer 1 model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | odule is disable<br>odule is enable | d<br>d                  |                   |                       |                      |       |
| bit 10        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1 Module Disa                       | nle hit(1)              |                   |                       |                      |       |
| bit 10        | $1 = QEI1 \mod 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | lule is disabled                    |                         |                   |                       |                      |       |
|               | 0 = QEI1 mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | lule is enabled                     |                         |                   |                       |                      |       |
| bit 9         | PWMMD: PW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | /M Module Disa                      | ıble bit <sup>(1)</sup> |                   |                       |                      |       |
|               | 1 = PWM mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dule is disabled                    |                         |                   |                       |                      |       |
|               | 0 = PWM mod                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | dule is enabled                     |                         |                   |                       |                      |       |
| bit 8         | Unimplement                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ted: Read as 'o                     | )'                      |                   |                       |                      |       |
| bit 7         | 12C1MD: 12C1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $1 = 12C1 \mod 0 = 12C1 \mod 0$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ule is disabled                     |                         |                   |                       |                      |       |
| bit 6         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2 Module Disa                       | ole hit                 |                   |                       |                      |       |
| bit 0         | 1 = UART2 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is disable                    | ed                      |                   |                       |                      |       |
|               | 0 = UART2 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is enable                     | d                       |                   |                       |                      |       |
| bit 5         | U1MD: UART                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 Module Disal                      | ole bit                 |                   |                       |                      |       |
|               | 1 = UART1 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is disable                    | ed                      |                   |                       |                      |       |
|               | 0 = UART1 m                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | odule is enable                     | d                       |                   |                       |                      |       |
| bit 4         | SPI2MD: SPI2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2 Module Disab                      | le bit                  |                   |                       |                      |       |
|               | $\perp = SP12 \mod 0 = SP12 \mod 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ule is disabled                     |                         |                   |                       |                      |       |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                     |                         |                   |                       |                      |       |

#### REGISTER 10-1: PMD1: PERIPHERAL MODULE DISABLE CONTROL REGISTER 1

Note 1: This bit is available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: This bit is available on dsPIC33EPXXXGP50X and dsPIC33EPXXXMC50X devices only.

#### 11.5 I/O Helpful Tips

- 1. In some cases, certain pins, as defined in Table 30-11, under "Injection Current", have internal protection diodes to VDD and Vss. The term, "Injection Current", is also referred to as "Clamp Current". On designated pins, with sufficient external current-limiting precautions by the user, I/O pin input voltages are allowed to be greater or less than the data sheet absolute maximum ratings, with respect to the Vss and VDD supplies. Note that when the user application forward biases either of the high or low side internal input clamp diodes, that the resulting current being injected into the device, that is clamped internally by the VDD and Vss power rails, may affect the ADC accuracy by four to six counts.
- 2. I/O pins that are shared with any analog input pin (i.e., ANx) are always analog pins by default after any Reset. Consequently, configuring a pin as an analog input pin automatically disables the digital input pin buffer and any attempt to read the digital input level by reading PORTx or LATx will always return a '0', regardless of the digital logic level on the pin. To use a pin as a digital I/O pin on a shared ANx pin, the user application needs to configure the Analog Pin Configuration registers in the I/O ports module (i.e., ANSELx) by setting the appropriate bit that corresponds to that I/O port pin to a '0'.
- **Note:** Although it is not possible to use a digital input pin when its analog function is enabled, it is possible to use the digital I/O output function, TRISx = 0x0, while the analog function is also enabled. However, this is not recommended, particularly if the analog input is connected to an external analog voltage source, which would create signal contention between the analog signal and the output pin driver.
- 3. Most I/O pins have multiple functions. Referring to the device pin diagrams in this data sheet, the priorities of the functions allocated to any pins are indicated by reading the pin name from left-to-right. The left most function name takes precedence over any function to its right in the naming convention. For example: AN16/T2CK/T7CK/RC1. This indicates that AN16 is the highest priority in this example and will supersede all other functions to its right in the list. Those other functions to its right, even if enabled, would not work as long as any other function to its left was enabled. This rule applies to all of the functions listed for a given pin.
- 4. Each pin has an internal weak pull-up resistor and pull-down resistor that can be configured using the CNPUx and CNPDx registers, respectively. These resistors eliminate the need for external resistors in certain applications. The internal pull-up is up to ~(VDD - 0.8), not VDD. This value is still above the minimum VIH of CMOS and TTL devices.

5. When driving LEDs directly, the I/O pin can source or sink more current than what is specified in the VOH/IOH and VOL/IOL DC characteristic specification. The respective IOH and IOL current rating only applies to maintaining the corresponding output at or above the VOH, and at or below the VOL levels. However, for LEDs, unlike digital inputs of an externally connected device, they are not governed by the same minimum VIH/VIL levels. An I/O pin output can safely sink or source any current less than that listed in the absolute maximum rating section of this data sheet. For example:

VOH = 2.4V @ IOH = -8 mA and VDD = 3.3VThe maximum output current sourced by any 8 mA I/O pin = 12 mA.

LED source current < 12 mA is technically permitted. Refer to the VOH/IOH graphs in Section 30.0 "Electrical Characteristics" for additional information.

- 6. The Peripheral Pin Select (PPS) pin mapping rules are as follows:
  - a) Only one "output" function can be active on a given pin at any time, regardless if it is a dedicated or remappable function (one pin, one output).
  - b) It is possible to assign a "remappable output" function to multiple pins and externally short or tie them together for increased current drive.
  - c) If any "dedicated output" function is enabled on a pin, it will take precedence over any remappable "output" function.
  - d) If any "dedicated digital" (input or output) function is enabled on a pin, any number of "input" remappable functions can be mapped to the same pin.
  - e) If any "dedicated analog" function(s) are enabled on a given pin, "digital input(s)" of any kind will all be disabled, although a single "digital output", at the user's cautionary discretion, can be enabled and active as long as there is no signal contention with an external analog input signal. For example, it is possible for the ADC to convert the digital output logic level, or to toggle a digital output on a comparator or ADC input provided there is no external analog input, such as for a built-in self-test.
  - f) Any number of "input" remappable functions can be mapped to the same pin(s) at the same time, including to any pin with a single output from either a dedicated or remappable "output".

- g) The TRISx registers control only the digital I/O output buffer. Any other dedicated or remappable active "output" will automatically override the TRIS setting. The TRISx register does not control the digital logic "input" buffer. Remappable digital "inputs" do not automatically override TRIS settings, which means that the TRISx bit must be set to input for pins with only remappable input function(s) assigned
- h) All analog pins are enabled by default after any Reset and the corresponding digital input buffer on the pin has been disabled. Only the Analog Pin Select registers control the digital input buffer, *not* the TRISx register. The user must disable the analog function on a pin using the Analog Pin Select registers in order to use any "digital input(s)" on a corresponding pin, no exceptions.

#### 11.6 I/O Ports Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 11.6.1 KEY RESOURCES

- "I/O Ports" (DS70598) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0      | U-0   | U-0   | U-0       | U-0    | U-0   | U-0   |
|---------|----------|-------|-------|-----------|--------|-------|-------|
| —       | —        | —     | _     | —         | —      | —     | —     |
| bit 15  |          |       |       | ·         | -<br>- |       | bit 8 |
|         |          |       |       |           |        |       |       |
| U-0     | R/W-0    | R/W-0 | R/W-0 | R/W-0     | R/W-0  | R/W-0 | R/W-0 |
|         |          |       |       | SS2R<6:0> |        |       |       |
| bit 7   | <u>.</u> |       |       |           |        |       | bit 0 |
|         |          |       |       |           |        |       |       |
| Logondi |          |       |       |           |        |       |       |

#### REGISTER 11-13: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| Legend:           |                  |                                      |                    |  |  |
|-------------------|------------------|--------------------------------------|--------------------|--|--|
| R = Readable bit  | W = Writable bit | t U = Unimplemented bit, read as '0' |                    |  |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared                 | x = Bit is unknown |  |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>SS2R&lt;6:0&gt;:</b> Assign SPI2 Slave Select (SS2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                            |
|          | •                                                                                                                                         |
|          |                                                                                                                                           |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                               |
|          |                                                                                                                                           |

#### REGISTER 11-14: RPINR26: PERIPHERAL PIN SELECT INPUT REGISTER 26 (dsPIC33EPXXXGP/MC50X DEVICES ONLY)

| U-0    | U-0   | U-0   | U-0   | U-0        | U-0   | U-0   | U-0   |
|--------|-------|-------|-------|------------|-------|-------|-------|
| —      | —     | —     | —     | —          | _     | —     | —     |
| bit 15 |       |       |       |            |       |       | bit 8 |
|        |       |       |       |            |       |       |       |
| U-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 |
| —      |       |       |       | C1RXR<6:0> | >     |       |       |
| bit 7  |       |       |       |            |       |       | bit 0 |

| Legend:           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                              |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>C1RXR&lt;6:0&gt;:</b> Assign CAN1 RX Input (CRX1) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                          |
|          | •                                                                                                                                       |
|          |                                                                                                                                         |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                             |

### 12.0 TIMER1

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Timers" (DS70362) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Timer1 module is a 16-bit timer that can operate as a free-running interval timer/counter.

The Timer1 module has the following unique features over other timers:

- Can be operated in Asynchronous Counter mode from an external clock source
- The external clock input (T1CK) can optionally be synchronized to the internal device clock and the clock synchronization is performed after the prescaler
- A block diagram of Timer1 is shown in Figure 12-1.

The Timer1 module can operate in one of the following modes:

- Timer mode
- · Gated Timer mode
- Synchronous Counter mode
- · Asynchronous Counter mode

In Timer and Gated Timer modes, the input clock is derived from the internal instruction cycle clock (FCY). In Synchronous and Asynchronous Counter modes, the input clock is derived from the external clock input at the T1CK pin.

The Timer modes are determined by the following bits:

- Timer Clock Source Control bit (TCS): T1CON<1>
- Timer Synchronization Control bit (TSYNC): T1CON<2>
- Timer Gate Control bit (TGATE): T1CON<6>

Timer control bit setting for different operating modes are given in the Table 12-1.

| Mode                    | TCS | TGATE | TSYNC |
|-------------------------|-----|-------|-------|
| Timer                   | 0   | 0     | x     |
| Gated Timer             | 0   | 1     | х     |
| Synchronous<br>Counter  | 1   | x     | 1     |
| Asynchronous<br>Counter | 1   | x     | 0     |

#### TABLE 12-1: TIMER MODE SETTINGS

#### FIGURE 12-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM



| R/W-0           | R/W-0                                 | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | U-0               | U-0           |
|-----------------|---------------------------------------|-------------------------------------|-----------------------------------|-------------------------|----------------------|-------------------|---------------|
| PHR             | PHF                                   | PLR                                 | PLF                               | FLTLEBEN                | CLLEBEN              | _                 | _             |
| bit 15          | 1                                     |                                     | 1                                 |                         | 1                    |                   | bit 8         |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| U-0             | U-0                                   | R/W-0                               | R/W-0                             | R/W-0                   | R/W-0                | R/W-0             | R/W-0         |
| —               | —                                     | BCH(")                              | BCL                               | BPHH                    | BPHL                 | BPLH              | BPLL          |
| bit 7           |                                       |                                     |                                   |                         |                      |                   | bit 0         |
| Legend:         |                                       |                                     |                                   |                         |                      |                   |               |
| R = Readable    | bit                                   | W = Writable                        | bit                               | U = Unimpler            | mented bit, read     | as '0'            |               |
| -n = Value at F | POR                                   | '1' = Bit is set                    |                                   | '0' = Bit is cle        | ared                 | x = Bit is unkr   | nown          |
|                 |                                       |                                     |                                   |                         |                      |                   |               |
| bit 15          | PHR: PWMxH                            | Rising Edge                         | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | $\perp$ = Rising edg<br>0 = Leading-E | ge of PyvivixH v<br>Edge Blanking i | anores risina                     | edge of PWM             | anking counter<br>kH |                   |               |
| bit 14          | PHF: PWMxH                            | Falling Edge                        | Trigger Enabl                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxH                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | хH                   |                   |               |
| bit 13          | PLR: PWMxL                            | . Rising Edge T                     | rigger Enable                     | e bit<br>oding Edgo Blo | nking countor        |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores rising                     | edge of PWM             | kL                   |                   |               |
| bit 12          | PLF: PWMxL                            | Falling Edge T                      | rigger Enable                     | e bit                   |                      |                   |               |
|                 | 1 = Falling ed                        | ge of PWMxL                         | will trigger Le                   | ading-Edge Bla          | anking counter       |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | gnores falling                    | g edge of PWM           | xL                   |                   |               |
| bit 11          | 1 = Leading-F                         | -ault Input Lea<br>Edge Blanking i  | ding-Edge Bla                     | anking Enable           | bit                  |                   |               |
|                 | 0 = Leading-E                         | Edge Blanking i                     | s not applied                     | to selected Fa          | ult input            |                   |               |
| bit 10          | CLLEBEN: C                            | urrent-Limit Le                     | ading-Edge E                      | Blanking Enable         | e bit                |                   |               |
|                 | 1 = Leading-E                         | Edge Blanking i                     | s applied to s                    | selected curren         | t-limit input        |                   |               |
| hit 0.6         | 0 = Leading-E                         | tode Blanking I                     | s not applied                     | to selected cul         | rrent-limit input    |                   |               |
| bit 5           | BCH Blankin                           | a in Selected F                     | J<br>Blanking Sign                | al High Enable          | hit(1)               |                   |               |
| bit 5           | 1 = State blan                        | kina (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when seled     | ted blanking s    | ianal is hiah |
|                 | 0 = No blankii                        | ng when select                      | ed blanking s                     | signal is high          | ,                    | 5                 | 0 0           |
| bit 4           | BCL: Blanking                         | g in Selected B                     | lanking Signa                     | al Low Enable I         | bit <sup>(1)</sup>   |                   |               |
|                 | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when seled     | cted blanking s   | ignal is low  |
| bit 3           | BPHH: Blanki                          | ing in PWMxH                        | High Enable                       | hit                     |                      |                   |               |
| bit o           | 1 = State blan                        | iking (of curren                    | t-limit and/or                    | Fault input sigr        | nals) when PWN       | /IxH output is h  | igh           |
|                 | 0 <b>= No blanki</b>                  | ng when PWM                         | xH output is h                    | nigh                    |                      |                   | -             |
| bit 2           | BPHL: Blanki                          | ng in PWMxH                         | Low Enable b                      | pit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xH output is le | Fault input sigr<br>ow  | nals) when PWN       | IxH output is lo  | W             |
| bit 1           | BPLH: Blanki                          | ng in PWMxL I                       | High Enable b                     | oit                     |                      |                   |               |
|                 | 1 = State blan<br>0 = No blankii      | nking (of curren<br>ng when PWM     | t-limit and/or<br>xL output is h  | Fault input sigr<br>igh | nals) when PWN       | /IxL output is hi | igh           |
| bit 0           | BPLL: Blanki                          | ng in PWMxL L                       | ow Enable b                       | it                      |                      |                   |               |
|                 | 1 = State blan                        | king (of curren                     | t-limit and/or                    | Fault input sigr        | nals) when PWN       | IxL output is lo  | W             |
|                 | v = i N o diankii                     |                                     | x∟ output is io                   | JVV                     |                      |                   |               |

#### REGISTER 16-16: LEBCONX: PWMx LEADING-EDGE BLANKING CONTROL REGISTER

Note 1: The blanking signal is selected via the BLANKSELx bits in the AUXCONx register.

| U-0                   | U-0               | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
|-----------------------|-------------------|--------------------|------------------------|------------------|-----------------|-----------------------|----------|
|                       | —                 | PCHEQIRQ           | PCHEQIEN               | PCLEQIRQ         | PCLEQIEN        | POSOVIRQ              | POSOVIEN |
| bit 15                |                   |                    |                        |                  |                 |                       | bit 8    |
|                       |                   |                    |                        |                  |                 |                       |          |
| HS, R/C-0             | R/W-0             | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
| PCIIRQ <sup>(1)</sup> | PCIIEN            | VELOVIRQ           | VELOVIEN               | HOMIRQ           | HOMIEN          | IDXIRQ                | IDXIEN   |
| bit 7                 |                   |                    |                        |                  |                 |                       | bit 0    |
|                       |                   |                    |                        |                  |                 |                       |          |
| Legend:               |                   | HS = Hardware      | e Settable bit         | C = Clearable    | e bit           |                       |          |
| R = Readable          | bit               | W = Writable b     | bit                    | U = Unimpler     | nented bit, rea | d as '0'              |          |
| -n = Value at P       | POR               | '1' = Bit is set   |                        | '0' = Bit is cle | ared            | x = Bit is unkn       | IOWN     |
|                       |                   |                    |                        |                  |                 |                       |          |
| bit 15-14             | Unimplemen        | ted: Read as '0    |                        |                  | 01.1            | .,                    |          |
| DIT 13                |                   |                    | er Greater Tha         | n or Equal Con   | npare Status b  | It                    |          |
|                       | 0 = POS1CN        | T < QEI1GEC        |                        |                  |                 |                       |          |
| bit 12                | PCHEQIEN:         | Position Counte    | r Greater Tha          | n or Equal Con   | npare Interrupt | Enable bit            |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 11                | PCLEQIRQ:         | Position Counte    | r Less Than o          | r Equal Compa    | are Status bit  |                       |          |
|                       | $1 = POS1CN^{-1}$ | $T \leq QEI1LEC$   |                        |                  |                 |                       |          |
| bit 10                |                   | Position Counte    | r Less Than or         | r Equal Compa    | re Interrupt En | able bit              |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 9                 | POSOVIRQ:         | Position Counte    | er Overflow Sta        | atus bit         |                 |                       |          |
|                       | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
| <b>h</b> it 0         |                   | ow has occurred    | )<br>n Overflevv linte | ann at Eachlach  | .:.             |                       |          |
| DIL 8                 | 1 = Interrupt i   | Position Counte    | r Overnow Inte         | errupt Enable b  | nt              |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 7                 | PCIIRQ: Posi      | ition Counter (H   | oming) Initializ       | ation Process    | Complete Stat   | us bit <sup>(1)</sup> |          |
|                       | 1 = POS1CN        | T was reinitialize | ed                     |                  |                 |                       |          |
|                       | $0 = POS1CN^{-1}$ | T was not reiniti  | alized                 |                  |                 |                       |          |
| bit 6                 | PCIIEN: Posit     | tion Counter (He   | oming) Initializ       | ation Process    | Complete inter  | rupt Enable bit       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
| bit 5                 |                   | Velocity Counte    | r Overflow Sta         | tus bit          |                 |                       |          |
| Sit O                 | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
|                       | 0 = No overflo    | ow has not occu    | irred                  |                  |                 |                       |          |
| bit 4                 | VELOVIEN: \       | /elocity Counter   | Overflow Inte          | rrupt Enable bi  | it              |                       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
| <b>L</b> # 0          |                   | s disabled         |                        | ua hit           |                 |                       |          |
| DIL 3                 |                   | at has occurred    | me ⊨vent Stati         | us dil           |                 |                       |          |
|                       | 0 = No Home       | event has occure   | irred                  |                  |                 |                       |          |
|                       |                   |                    |                        |                  |                 |                       |          |

#### REGISTER 17-3: QEI1STAT: QEI1 STATUS REGISTER

**Note 1:** This status bit is only applicable to PIMOD<2:0> modes, '011' and '100'.

#### REGISTER 17-4: POSICNTH: POSITION COUNTER 1 HIGH WORD REGISTER

| -n = Value at P | POR   | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
| R = Readable    | bit   | W = Writable     | bit   | U = Unimpler     | mented bit, rea | d as '0'        |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
|                 |       |                  |       |                  |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  | POSCN | IT<23:16>        |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  | POSCN | IT<31:24>        |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |

bit 15-0 **POSCNT<31:16>:** High Word Used to Form 32-Bit Position Counter Register (POS1CNT) bits

#### REGISTER 17-5: POS1CNTL: POSITION COUNTER 1 LOW WORD REGISTER

| R/W-0  | R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-------|---------|-------|-------|-------|
|        |       |       | POSCN | T<15:8> |       |       |       |
| bit 15 |       |       |       |         |       |       | bit 8 |
|        |       |       |       |         |       |       |       |

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|-------|---------|-------|-------|-------|
|       |       |       | POSCN | NT<7:0> |       |       |       |
| bit 7 |       |       |       |         |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-0 POSCNT<15:0>: Low Word Used to Form 32-Bit Position Counter Register (POS1CNT) bits

#### REGISTER 17-6: POS1HLD: POSITION COUNTER 1 HOLD REGISTER

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|------------------|-----------------|-----------------|-------|
|                 |       |                  | POSHI | _D<15:8>         |                 |                 |       |
| bit 15          |       |                  |       |                  |                 |                 | bit 8 |
|                 |       |                  |       |                  |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0            | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | POSH  | LD<7:0>          |                 |                 |       |
| bit 7           |       |                  |       |                  |                 |                 | bit 0 |
|                 |       |                  |       |                  |                 |                 |       |
| Legend:         |       |                  |       |                  |                 |                 |       |
| R = Readable    | bit   | W = Writable b   | bit   | U = Unimpler     | nented bit, rea | d as '0'        |       |
| -n = Value at P | OR    | '1' = Bit is set |       | '0' = Bit is cle | ared            | x = Bit is unkr | nown  |

bit 15-0 **POSHLD<15:0>:** Hold Register for Reading and Writing POS1CNTH bits



FIGURE 19-1: I2Cx BLOCK DIAGRAM (X = 1 OR 2)

#### 22.0 CHARGE TIME MEASUREMENT UNIT (CTMU)

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Charge Time Measurement Unit (CTMU)" (DS70661) in the "dsPIC33/PIC24 Family Reference Manual", which is available on the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The Charge Time Measurement Unit is a flexible analog module that provides accurate differential time measurement between pulse sources, as well as asynchronous pulse generation. Its key features include:

- Four Edge Input Trigger Sources
- Polarity Control for Each Edge Source
- Control of Edge Sequence
- Control of Response to Edges
- · Precise Time Measurement Resolution of 1 ns
- Accurate Current Source Suitable for Capacitive Measurement
- On-Chip Temperature Measurement using a Built-in Diode

Together with other on-chip analog modules, the CTMU can be used to precisely measure time, measure capacitance, measure relative changes in capacitance or generate output pulses that are independent of the system clock.

The CTMU module is ideal for interfacing with capacitive-based sensors. The CTMU is controlled through three registers: CTMUCON1, CTMUCON2 and CTMUICON. CTMUCON1 and CTMUCON2 enable the module and control edge source selection, edge source polarity selection and edge sequencing. The CTMUICON register controls the selection and trim of the current source.

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

#### REGISTER 23-5: AD1CHS123: ADC1 INPUT CHANNEL 1, 2, 3 SELECT REGISTER

| U-0    | U-0 | U-0 | U-0 | U-0 | R/W-0    | R/W-0    | R/W-0   |
|--------|-----|-----|-----|-----|----------|----------|---------|
| —      | —   | —   | —   | —   | CH123NB1 | CH123NB0 | CH123SB |
| bit 15 |     |     |     |     |          |          | bit 8   |
|        |     |     |     |     |          |          |         |
| U-0    | U-0 | U-0 | U-0 | U-0 | R/W-0    | R/W-0    | R/W-0   |

| 0-0   | 0-0 | 0-0 | 0-0 | 0-0 | R/W-0    | R/W-0    | R/W-0   |
|-------|-----|-----|-----|-----|----------|----------|---------|
| —     | —   | —   | —   | —   | CH123NA1 | CH123NA0 | CH123SA |
| bit 7 |     |     |     |     |          |          | bit 0   |

#### Legend:

| Legenu.           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-11 Unimplemented: Read as '0'

bit 10-9

CH123NB<1:0>: Channel 1, 2, 3 Negative Input Select for Sample MUXB bits

In 12-bit mode (AD21B = 1), CH123NB is Unimplemented and is Read as '0':

| Value           | ADC Channel |       |       |  |  |  |
|-----------------|-------------|-------|-------|--|--|--|
| value           | CH1         | CH2   | CH3   |  |  |  |
| 11              | AN9         | AN10  | AN11  |  |  |  |
| 10 <b>(1,2)</b> | OA3/AN6     | AN7   | AN8   |  |  |  |
| 0x              | VREFL       | VREFL | VREFL |  |  |  |

bit 8 **CH123SB:** Channel 1, 2, 3 Positive Input Select for Sample MUXB bit In 12-bit mode (AD21B = 1), CH123SB is Unimplemented and is Read as '0':

| Value          | ADC Channel |         |         |  |  |  |  |
|----------------|-------------|---------|---------|--|--|--|--|
| value          | CH1         | CH2     | СНЗ     |  |  |  |  |
| 1 <b>(2)</b>   | OA1/AN3     | OA2/AN0 | OA3/AN6 |  |  |  |  |
| 0 <b>(1,2)</b> | OA2/AN0     | AN1     | AN2     |  |  |  |  |

bit 7-3 Unimplemented: Read as '0'

bit 2-1 **CH123NA<1:0>:** Channel 1, 2, 3 Negative Input Select for Sample MUXA bits In 12-bit mode (AD21B = 1), CH123NA is Unimplemented and is Read as '<u>0</u>':

| Value           | ADC Channel |       |       |  |  |  |  |
|-----------------|-------------|-------|-------|--|--|--|--|
| value           | CH1         | CH2   | CH3   |  |  |  |  |
| 11              | AN9         | AN10  | AN11  |  |  |  |  |
| 10 <b>(1,2)</b> | OA3/AN6     | AN7   | AN8   |  |  |  |  |
| 0x              | VREFL       | VREFL | VREFL |  |  |  |  |

- **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

#### FIGURE 30-17: SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1) TIMING CHARACTERISTICS



# TABLE 30-36:SPI2 MASTER MODE (FULL-DUPLEX, CKE = 0, CKP = x, SMP = 1)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial |                                                      |                     |      |       |                             |  |
|--------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------|------|-------|-----------------------------|--|
|                    | i                     | <i>"</i>                                                                                                                                          | $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |                     |      |       |                             |  |
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                                                                                                                     | Min.                                                 | Typ. <sup>(2)</sup> | Max. | Units | Conditions                  |  |
| SP10               | FscP                  | Maximum SCK2 Frequency                                                                                                                            | —                                                    | —                   | 9    | MHz   | -40°C to +125°C<br>(Note 3) |  |
| SP20               | TscF                  | SCK2 Output Fall Time                                                                                                                             | _                                                    | _                   |      | ns    | See Parameter DO32 (Note 4) |  |
| SP21               | TscR                  | SCK2 Output Rise Time                                                                                                                             | —                                                    | _                   | _    | ns    | See Parameter DO31 (Note 4) |  |
| SP30               | TdoF                  | SDO2 Data Output Fall Time                                                                                                                        | —                                                    | —                   | —    | ns    | See Parameter DO32 (Note 4) |  |
| SP31               | TdoR                  | SDO2 Data Output Rise Time                                                                                                                        | —                                                    | _                   | _    | ns    | See Parameter DO31 (Note 4) |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO2 Data Output Valid after SCK2 Edge                                                                                                            | —                                                    | 6                   | 20   | ns    |                             |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO2 Data Output Setup to<br>First SCK2 Edge                                                                                                      | 30                                                   | _                   |      | ns    |                             |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI2 Data<br>Input to SCK2 Edge                                                                                                     | 30                                                   |                     |      | ns    |                             |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI2 Data Input to SCK2 Edge                                                                                                         | 30                                                   |                     |      | ns    |                             |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

- **3:** The minimum clock period for SCK2 is 111 ns. The clock generated in Master mode must not violate this specification.
- 4: Assumes 50 pF load on all SPI2 pins.



#### FIGURE 30-20: SPI2 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

#### FIGURE 30-23: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 1) TIMING CHARACTERISTICS



#### TABLE 30-42: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY) TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                              | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                     |      |       |                                |  |
|--------------------|-----------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------------------|--|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                | Min.                                                                                                                                                                                                                                                                                    | Typ. <sup>(2)</sup> | Max. | Units | Conditions                     |  |
| SP10               | FscP                  | Maximum SCK1 Frequency                       | —                                                                                                                                                                                                                                                                                       |                     | 15   | MHz   | (Note 3)                       |  |
| SP20               | TscF                  | SCK1 Output Fall Time                        | —                                                                                                                                                                                                                                                                                       | _                   | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP21               | TscR                  | SCK1 Output Rise Time                        | —                                                                                                                                                                                                                                                                                       | —                   | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                   | —                                                                                                                                                                                                                                                                                       | _                   | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                   | —                                                                                                                                                                                                                                                                                       | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge    | —                                                                                                                                                                                                                                                                                       | 6                   | 20   | ns    |                                |  |
| SP36               | TdiV2scH,<br>TdiV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge | 30                                                                                                                                                                                                                                                                                      |                     |      | ns    |                                |  |

Note 1: These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 66.7 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

# TABLE 30-48:SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 0, CKP = 0, SMP = 0)TIMING REQUIREMENTS

| AC CHARACTERISTICS |                       |                                                 | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |                     |      |       |                                |  |
|--------------------|-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|--------------------------------|--|
| Param.             | Symbol                | Characteristic <sup>(1)</sup>                   | Min.                                                                                                                                                                                                                                                                                    | Тур. <sup>(2)</sup> | Max. | Units | Conditions                     |  |
| SP70               | FscP                  | Maximum SCK1 Input Frequency                    |                                                                                                                                                                                                                                                                                         | _                   | 11   | MHz   | (Note 3)                       |  |
| SP72               | TscF                  | SCK1 Input Fall Time                            | _                                                                                                                                                                                                                                                                                       |                     | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP73               | TscR                  | SCK1 Input Rise Time                            | _                                                                                                                                                                                                                                                                                       | _                   | —    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP30               | TdoF                  | SDO1 Data Output Fall Time                      |                                                                                                                                                                                                                                                                                         |                     | _    | ns    | See Parameter DO32<br>(Note 4) |  |
| SP31               | TdoR                  | SDO1 Data Output Rise Time                      | —                                                                                                                                                                                                                                                                                       | _                   | _    | ns    | See Parameter DO31<br>(Note 4) |  |
| SP35               | TscH2doV,<br>TscL2doV | SDO1 Data Output Valid after<br>SCK1 Edge       | —                                                                                                                                                                                                                                                                                       | 6                   | 20   | ns    |                                |  |
| SP36               | TdoV2scH,<br>TdoV2scL | SDO1 Data Output Setup to<br>First SCK1 Edge    | 30                                                                                                                                                                                                                                                                                      | _                   | _    | ns    |                                |  |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDI1 Data Input to SCK1 Edge      | 30                                                                                                                                                                                                                                                                                      | _                   | _    | ns    |                                |  |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDI1 Data Input to SCK1 Edge       | 30                                                                                                                                                                                                                                                                                      | _                   | _    | ns    |                                |  |
| SP50               | TssL2scH,<br>TssL2scL | $\overline{SS1}$ ↓ to SCK1 ↑ or SCK1 ↓<br>Input | 120                                                                                                                                                                                                                                                                                     |                     | —    | ns    |                                |  |
| SP51               | TssH2doZ              | SS1 ↑ to SDO1 Output<br>High-Impedance          | 10                                                                                                                                                                                                                                                                                      | —                   | 50   | ns    | (Note 4)                       |  |
| SP52               | TscH2ssH,<br>TscL2ssH | SS1 ↑ after SCK1 Edge                           | 1.5 Tcy + 40                                                                                                                                                                                                                                                                            | —                   | _    | ns    | (Note 4)                       |  |

**Note 1:** These parameters are characterized, but are not tested in manufacturing.

2: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

**3:** The minimum clock period for SCK1 is 91 ns. Therefore, the SCK1 clock generated by the master must not violate this specification.

4: Assumes 50 pF load on all SPI1 pins.

28-Lead Plastic Shrink Small Outline (SS) - 5.30 mm Body [SSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | MILLIMETERS          |      |      |      |  |
|--------------------------|----------------------|------|------|------|--|
| Dimension                | MIN                  | NOM  | MAX  |      |  |
| Contact Pitch            | act Pitch E 0.65 BSC |      |      |      |  |
| Contact Pad Spacing      | С                    |      | 7.20 |      |  |
| Contact Pad Width (X28)  | X1                   |      |      | 0.45 |  |
| Contact Pad Length (X28) | Y1                   |      |      | 1.75 |  |
| Distance Between Pads    | G                    | 0.20 |      |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2073A