

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

⊡XFI

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Active                                                                          |
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 70 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                            |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                   |
| Number of I/O              | 21                                                                              |
| Program Memory Size        | 128KB (43K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 8K x 16                                                                         |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 6x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 28-VQFN Exposed Pad                                                             |
| Supplier Device Package    | 28-QFN-S (6x6)                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep128mc202t-i-mm |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for digital signal processing. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

## 3.1 Registers

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

## 3.2 Instruction Set

The instruction set for dsPIC33EPXXXGP50X and dsPIC33EPXXXMC20X/50X devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. The instruction set for PIC24EPXXXGP/MC20X devices has the MCU class of instructions only and does not support DSP instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

## 3.3 Data Space Addressing

The base Data Space can be addressed as 64 Kbytes (32K words).

The Data Space includes two ranges of memory, referred to as X and Y data memory. Each memory range is accessible through its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. On dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Spaces have memory locations that are device-specific, and are described further in the data memory maps in **Section 4.2 "Data Address Space"**.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 32-Kbyte aligned program word boundary. The Program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Moreover, the Base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space (EDS) address. The EDS can be addressed as 8M words or 16 Mbytes. Refer to the "**Data Memory**" (DS70595) and "**Program Memory**" (DS70613) sections in the "*dsPIC33/PIC24 Family Reference Manual*" for more details on EDS, PSV and table accesses.

On the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms. PIC24EPXXXGP/MC20X devices do not support Modulo and Bit-Reversed Addressing.

## 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.

## **REGISTER 3-1:** SR: CPU STATUS REGISTER (CONTINUED)

| bit 7-5       | IPL<2:0>: CPU Interrupt Priority Level Status bits <sup>(2,3)</sup><br>111 = CPU Interrupt Priority Level is 7 (15); user interrupts are disabled<br>110 = CPU Interrupt Priority Level is 6 (14)<br>101 = CPU Interrupt Priority Level is 5 (13)<br>100 = CPU Interrupt Priority Level is 4 (12)<br>011 = CPU Interrupt Priority Level is 3 (11)<br>010 = CPU Interrupt Priority Level is 2 (10)<br>001 = CPU Interrupt Priority Level is 1 (9)<br>000 = CPU Interrupt Priority Level is 0 (8) |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4         | RA: REPEAT Loop Active bit<br>1 = REPEAT loop in progress<br>0 = REPEAT loop not in progress                                                                                                                                                                                                                                                                                                                                                                                                    |
| bit 3         | N: MCU ALU Negative bit<br>1 = Result was negative<br>0 = Result was non-negative (zero or positive)                                                                                                                                                                                                                                                                                                                                                                                            |
| bit 2         | <ul> <li>OV: MCU ALU Overflow bit</li> <li>This bit is used for signed arithmetic (2's complement). It indicates an overflow of the magnitude that causes the sign bit to change state.</li> <li>1 = Overflow occurred for signed arithmetic (in this arithmetic operation)</li> <li>0 = No overflow occurred</li> </ul>                                                                                                                                                                        |
| bit 1         | <ul> <li><b>Z:</b> MCU ALU Zero bit</li> <li>1 = An operation that affects the Z bit has set it at some time in the past</li> <li>0 = The most recent operation that affects the Z bit has cleared it (i.e., a non-zero result)</li> </ul>                                                                                                                                                                                                                                                      |
| bit 0         | <b>C:</b> MCU ALU Carry/Borrow bit<br>1 = A carry-out from the Most Significant bit of the result occurred<br>0 = No carry-out from the Most Significant bit of the result occurred                                                                                                                                                                                                                                                                                                             |
| Note 1:<br>2: | This bit is available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.<br>The IPL<2:0> bits are concatenated with the IPL<3> bit (CORCON<3>) to form the CPU Interrupt Priority                                                                                                                                                                                                                                                                                                     |

- Level. The value in parentheses indicates the IPL, if IPL<3> = 1. User interrupts are disabled when IPL<3> = 1.
  3: The IPL<2:0> Status bits are read-only when the NSTDIS bit (INTCON1<15>) = 1.
- 4: A data write to the SR register can modify the SA and SB bits by either a data write to SA and SB or by clearing the SAB bit. To avoid a possible SA or SB bit write race condition, the SA and SB bits should not be modified using bit operations.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0             | U-0                                                     | U-0              | U-0                                                | U-0    | U-0   | U-0   | U-0   |
|-----------------|---------------------------------------------------------|------------------|----------------------------------------------------|--------|-------|-------|-------|
| —               | —                                                       | —                | —                                                  | —      | —     | —     | —     |
| bit 15          |                                                         |                  |                                                    |        | •     |       | bit 8 |
|                 |                                                         |                  |                                                    |        |       |       |       |
| R/W-0           | R/W-0                                                   | R/W-0            | R/W-0                                              | R/W-0  | R/W-0 | R/W-0 | R/W-0 |
|                 |                                                         |                  | STB<                                               | 23:16> |       |       |       |
| bit 7           |                                                         |                  |                                                    |        |       |       | bit 0 |
|                 |                                                         |                  |                                                    |        |       |       |       |
| Legend:         |                                                         |                  |                                                    |        |       |       |       |
| R = Readable    | bit W = Writable bit U = Unimplemented bit, read as '0' |                  |                                                    |        |       |       |       |
| -n = Value at P | POR                                                     | '1' = Bit is set | Bit is set '0' = Bit is cleared x = Bit is unknown |        | nown  |       |       |
|                 |                                                         |                  |                                                    |        |       |       |       |

#### REGISTER 8-5: DMAXSTBH: DMA CHANNEL X START ADDRESS REGISTER B (HIGH)

bit 15-8 Unimplemented: Read as '0'

bit 7-0 STB<23:16>: Secondary Start Address bits (source or destination)

### REGISTER 8-6: DMAXSTBL: DMA CHANNEL X START ADDRESS REGISTER B (LOW)

| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|-----------------|-------|------------------|-------|-------------------|-----------------|-----------------|-------|
|                 |       |                  | STB   | <15:8>            |                 |                 |       |
| bit 15          |       |                  |       |                   |                 |                 | bit 8 |
|                 |       |                  |       |                   |                 |                 |       |
| R/W-0           | R/W-0 | R/W-0            | R/W-0 | R/W-0             | R/W-0           | R/W-0           | R/W-0 |
|                 |       |                  | STE   | 3<7:0>            |                 |                 |       |
| bit 7           |       |                  |       |                   |                 |                 | bit 0 |
| Legend:         |       |                  |       |                   |                 |                 |       |
| R = Readable    | bit   | W = Writable b   | bit   | U = Unimplen      | nented bit, rea | ad as '0'       |       |
| -n = Value at P | POR   | '1' = Bit is set |       | '0' = Bit is clea | ared            | x = Bit is unkı | nown  |

bit 15-0 STB<15:0>: Secondary Start Address bits (source or destination)

## dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0             | U-0        | R/W-0                               | R/W-0      | R/W-0                    | R/W-0            | R/W-0              | R/W-0 |  |  |
|-----------------|------------|-------------------------------------|------------|--------------------------|------------------|--------------------|-------|--|--|
| —               | —          |                                     |            | RP57                     | R<5:0>           |                    |       |  |  |
| bit 15          |            |                                     |            |                          |                  |                    | bit 8 |  |  |
|                 |            |                                     |            |                          |                  |                    |       |  |  |
| U-0             | U-0        | R/W-0                               | R/W-0      | R/W-0                    | R/W-0            | R/W-0              | R/W-0 |  |  |
| _               | —          |                                     | RP56R<5:0> |                          |                  |                    |       |  |  |
| bit 7           |            |                                     |            |                          |                  |                    | bit 0 |  |  |
|                 |            |                                     |            |                          |                  |                    |       |  |  |
| Legend:         |            |                                     |            |                          |                  |                    |       |  |  |
| R = Readable I  | bit        | W = Writable                        | bit        | U = Unimplen             | nented bit, read | d as '0'           |       |  |  |
| -n = Value at P | OR         | '1' = Bit is set                    | :          | '0' = Bit is clea        | ared             | x = Bit is unknown |       |  |  |
|                 |            |                                     |            |                          |                  |                    |       |  |  |
| bit 15-14       | Unimplemen | ted: Read as '                      | 0'         |                          |                  |                    |       |  |  |
| bit 13-8        |            | : Peripheral Ou<br>-3 for periphera |            | is Assigned to<br>mbers) | RP57 Output F    | Pin bits           |       |  |  |
| bit 7-6         | Unimplemen | ted: Read as '                      | 0'         |                          |                  |                    |       |  |  |

## REGISTER 11-24: RPOR6: PERIPHERAL PIN SELECT OUTPUT REGISTER 6

| (see Table 11-3 for peripheral function numbers) |
|--------------------------------------------------|
|                                                  |

#### REGISTER 11-25: RPOR7: PERIPHERAL PIN SELECT OUTPUT REGISTER 7

| U-0    | U-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
|--------|-----|------------|-------|-------|-------|-------|-------|--|
| —      | —   | RP97R<5:0> |       |       |       |       |       |  |
| bit 15 |     |            |       |       |       |       | bit 8 |  |

RP56R<5:0>: Peripheral Output Function is Assigned to RP56 Output Pin bits

| U-0   | U-0 | U-0 | U-0 | U-0 | U-0 | U-0 | U-0   |
|-------|-----|-----|-----|-----|-----|-----|-------|
| —     | —   | —   |     | —   | —   |     | —     |
| bit 7 |     |     |     |     |     |     | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

bit 15-14 Unimplemented: Read as '0'

bit 13-8 **RP97R<5:0>:** Peripheral Output Function is Assigned to RP97 Output Pin bits (see Table 11-3 for peripheral function numbers)

bit 7-0 Unimplemented: Read as '0'

bit 5-0

# REGISTER 16-13: IOCONX: PWMx I/O CONTROL REGISTER<sup>(2)</sup> (CONTINUED)

- bit 1 SWAP: SWAP PWMxH and PWMxL Pins bit
   1 = PWMxH output signal is connected to PWMxL pins; PWMxL output signal is connected to PWMxH pins
   0 = PWMxH and PWMxL pins are mapped to their respective pins
   bit 0 OSYNC: Output Override Synchronization bit
   1 = Output overrides via the OVRDAT<1:0> bits are synchronized to the PWMx period boundary
  - 0 = Output overrides via the OVDDAT<1:0> bits occur on the next CPU clock boundary
- Note 1: These bits should not be changed after the PWMx module is enabled (PTEN = 1).
  - 2: If the PWMLOCK Configuration bit (FOSCSEL<6>) is a '1', the IOCONx register can only be written after the unlock sequence has been executed.

| U-0              | R/W-0                                                                | R/W-0                              | R/W-0           | R/W-0             | R/W-0                          | R/W-0                | R/W-0           |  |  |  |  |
|------------------|----------------------------------------------------------------------|------------------------------------|-----------------|-------------------|--------------------------------|----------------------|-----------------|--|--|--|--|
| _                | CLSRC4                                                               | CLSRC3                             | CLSRC2          | CLSRC1            | CLSRC0                         | CLPOL <sup>(2)</sup> | CLMOD           |  |  |  |  |
| bit 15           |                                                                      |                                    | •               |                   |                                |                      | bit 8           |  |  |  |  |
|                  | <b>D</b> 4 4                                                         | D 0.01 4                           | <b>D</b> 444    |                   | DAMA                           | DAMA                 | <b>D</b> 444.0  |  |  |  |  |
| R/W-1            | R/W-1                                                                | R/W-1                              | R/W-1           | R/W-1             | R/W-0<br>FLTPOL <sup>(2)</sup> | R/W-0                | R/W-0           |  |  |  |  |
| FLTSRC4<br>bit 7 | FLTSRC3                                                              | FLTSRC2                            | FLTSRC1         | FLTSRC0           | FLIPOL-                        | FLTMOD1              | FLTMOD0<br>bit  |  |  |  |  |
|                  |                                                                      |                                    |                 |                   |                                |                      | DI              |  |  |  |  |
| Legend:          |                                                                      |                                    |                 |                   |                                |                      |                 |  |  |  |  |
| R = Readable     | bit                                                                  | W = Writable                       | bit             | U = Unimpler      | mented bit, read               | l as '0'             |                 |  |  |  |  |
| -n = Value at I  | POR                                                                  | '1' = Bit is set                   |                 | '0' = Bit is cle  | ared                           | x = Bit is unkr      | nown            |  |  |  |  |
|                  |                                                                      |                                    |                 |                   |                                |                      |                 |  |  |  |  |
| bit 15           | Unimplemen                                                           | ted: Read as '                     | 0'              |                   |                                |                      |                 |  |  |  |  |
| bit 14-10        | CLSRC<4:0>                                                           | Current-Limit                      | Control Signa   | al Source Seleo   | ct for PWM Ger                 | nerator # bits       |                 |  |  |  |  |
|                  | 11111 = Fault 32                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 11110 = Reserved                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | •                                                                    |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | •                                                                    |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | •<br>01100 = Reserved                                                |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 01001 = Comparator 4                                                 |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 01011 = Comparator 4<br>01010 = Op Amp/Comparator 3                  |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 01001 = Op Amp/Comparator 2                                          |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 01000 = Op Amp/Comparator 1                                          |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00111 = Reserved                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00110 = Reserved                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00101 = Reserved                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00100 = Reserved                                                     |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00011 <b>= Fault 4</b>                                               |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00010 = Fault 3                                                      |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00001 = Fault 2                                                      |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 00000 <b>= Fau</b>                                                   | ( <i>)</i>                         |                 |                   | ~                              |                      |                 |  |  |  |  |
| bit 9            | CLPOL: Current-Limit Polarity for PWM Generator # bit <sup>(2)</sup> |                                    |                 |                   |                                |                      |                 |  |  |  |  |
|                  |                                                                      | cted current-lim                   |                 |                   |                                |                      |                 |  |  |  |  |
|                  | 0 = The selec                                                        | cted current-lim                   | it source is ac | tive-high         |                                |                      |                 |  |  |  |  |
| bit 8            | CLMOD: Cur                                                           | rent-Limit Mode                    | e Enable for P  | WM Generator      | r # bit                        |                      |                 |  |  |  |  |
|                  |                                                                      | imit mode is er<br>imit mode is di |                 |                   |                                |                      |                 |  |  |  |  |
|                  | ne PWMLOCK                                                           |                                    |                 | <6>) is a '1', th | e IOCONx regi                  | ster can only be     | e written aftei |  |  |  |  |
| the              | unlock sequen                                                        | ce has been ex                     | ecuted.         |                   |                                |                      |                 |  |  |  |  |
|                  |                                                                      |                                    |                 |                   |                                |                      |                 |  |  |  |  |

# REGISTER 16-15: FCLCONx: PWMx FAULT CURRENT-LIMIT CONTROL REGISTER<sup>(1)</sup>

2: These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

## 17.2 QEI Control Registers

|  | REGISTER 17-1: | QEI1CON: QEI1 CONTROL REGISTER |
|--|----------------|--------------------------------|
|--|----------------|--------------------------------|

| U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         —       INTDIV2 <sup>(3)</sup> INTDIV1 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         bit 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------------------------|---------------------|
| bit 15       bit 2         U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         -       INTDIV2 <sup>(3)</sup> INTDIV1 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         -       INTDIV2 <sup>(3)</sup> INTDIV1 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         -       INTDIV2 <sup>(3)</sup> INTDIV1 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         bit 7       -       intdividue       W= Writable bit       U = Unimplemented bit, read as '0'       bit 15       GEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Module counters are enabled       0 = Module counters are disabled, but SFRs can be read or written to         bit 13       GEISDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD-2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       100 = Modulo Count mode for position counter         100 = Next index event after home event initializes position counter with contents of QEI1IC register       100 = Next index input event initializes position counter with contents of QEI1IC register       100 = Index input event dees not affect position coun                                                                                                                                                                                                  | R/W-0        | U-0                                                                                              | R/W-0                                                                                                          | R/W-0                                                                                        | R/W-0                                                                                          | R/W-0                                                      | R/W-0                             | R/W-0               |
| U-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0       R/W-0         -       INTDIV2 <sup>(3)</sup> INTDIV1 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         bit 7       bit 0       Dit 7       Dit 7       Dit 7       Dit 7       Dit 7         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'       Dit 7         en value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN:       Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Module counters are enabled       0 = Module counters are disabled, but SFRs can be read or written to         bit 13       QEISDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation in Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD<2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       101 = Resets the position counter         101 = Resets the position counter when the position counter with contents of QEI1IC register       100 = Module Count mode for position counter         101 = Resets the position counter when the position counter with contents of QEI1IC register       100 = Index input event resets the position counter with contents of QEI1IC register                                                                                                                                                                                                             | QEIEN        | _                                                                                                | QEISIDL                                                                                                        | PIMOD2 <sup>(1)</sup>                                                                        | PIMOD1 <sup>(1)</sup>                                                                          | PIMOD0 <sup>(1)</sup>                                      | IMV1 <sup>(2)</sup>               | IMV0 <sup>(2)</sup> |
| -       INTDIV2 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         bit 7       bit 7       bit 0         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'       bit 0         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are disabled, but SFRs can be read or written to         bit 14       Unimplemented: Read as '0'       Bit is cleared       x = Bit is unknown         bit 13       QEISDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation unter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       110 = Modulo Count mode for position counter         10 = Resets the position counter when the position counter with contents of QEI1IC register       100 = Second index event after home event initializes position counter with contents of QEI1IC register         10 = Next index input event frees the position counter       110 = Resets the position counter         11 = Reserved       11 = First index event after home event initializes position counter with contents of QEI1IC register         10 = Next index input event free home event initializes position counter with contents of QEI1IC register                                                                                                                                          | bit 15       |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   | bit 8               |
| -       INTDIV2 <sup>(3)</sup> INTDIV0 <sup>(3)</sup> CNTPOL       GATEN       CCM1       CCM0         bit 7       bit 7       bit 0         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'       bit 0         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are disabled, but SFRs can be read or written to         bit 14       Unimplemented: Read as '0'       Bit is cleared       x = Bit is unknown         bit 13       QEISDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation unter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       110 = Modulo Count mode for position counter         10 = Resets the position counter when the position counter with contents of QEI1IC register       100 = Second index event after home event initializes position counter with contents of QEI1IC register         10 = Next index input event frees the position counter       110 = Resets the position counter         11 = Reserved       11 = First index event after home event initializes position counter with contents of QEI1IC register         10 = Next index input event free home event initializes position counter with contents of QEI1IC register                                                                                                                                          |              |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
| bit 7       bit 0         Legend:       W = Writable bit       U = Unimplemented bit, read as '0'         n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Module counters are enabled         0 = Module counters are disabled, but SFRs can be read or written to       0 = Module counters are disabled, but SFRs can be read or written to         bit 14       Unimplemented: Read as '0'       0 = Continues module operation when device enters Idle mode         0 = Continues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD-2:0-: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       110 = Resets the position counter         101 = Resets the position counter when the position counter with contents of QEI1IC register         101 = Nexet input event after home event initializes position counter with contents of QEI1IC register         010 = Next index input event resets the position counter         011 = Every index input event resets the position counter         012 = Nease B match occurs when QEB = 1         0 = Phase B match occurs when QEB = 0         bit 8       IMV0: Index Match Value for Phase A bit <sup>(2)</sup> 1 = Phase A match occurs when QEA = 1 <t< td=""><td>U-0</td><td></td><td></td><td></td><td>R/W-0</td><td>R/W-0</td><td>R/W-0</td><td>R/W-0</td></t<>                                                                       | U-0          |                                                                                                  |                                                                                                                |                                                                                              | R/W-0                                                                                          | R/W-0                                                      | R/W-0                             | R/W-0               |
| Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0         0 = Module counters are enabled       0 = Module counters are disabled, but SFRs can be read or written to       0         bit 14       Unimplemented: Read as '0'       0         bit 13       QEISIDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode         0 = Continues module operation in Idle mode       0 = Continues module operation in Idle mode         11 = Reserved       111 = Reserved         110 = Modulo Count mode for position counter       101 = Resets the position counter when the position counter equals QEI1GEC register         100 = Second index event after home event initializes position counter with contents of QEI1IC register       100 = Second index event after home event initializes position counter with contents of QEI1IC register         101 = First index vent after home event initializes position counter with contents of QEI1IC register       001 = Every index input event resets the position counter         010 = Next index input event does not affect position counter       001 = Every index input event after home event initializes position counter with contents of QEI1IC register                                                                                                                                |              | INTDIV2 <sup>(3)</sup>                                                                           | INTDIV1 <sup>(3)</sup>                                                                                         | INTDIV0 <sup>(3)</sup>                                                                       | CNTPOL                                                                                         | GATEN                                                      | CCM1                              |                     |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Bit is cleared       x = Bit is unknown         bit 15       QEISIDL: QEI Stop in Idle Mode bit       1 = Module counters are disabled, but SFRs can be read or written to       bit 14         Unimplemented: Read as '0'       East as '0'       East as '0'       East as '0'         bit 13       QEISIDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD<2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved         110 = Modulo Count mode for position counter       10 = Second index event after home event initializes position counter with contents of QEI1IC register         100 = Second index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes the position counter         101 = Reserved       III = First index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes position counter with contents of QEI1IC register         102 = Mext index input event does not affect position counter       01 = Phase                                                                                              | bit 7        |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   | bit 0               |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         In = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Bit is cleared       x = Bit is unknown         bit 15       QEISIDL: QEI Stop in Idle Mode bit       1 = Module counters are disabled, but SFRs can be read or written to       bit 14         Unimplemented: Read as '0'       East as '0'       East as '0'       East as '0'         bit 13       QEISIDL: QEI Stop in Idle Mode bit       1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD<2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved         110 = Modulo Count mode for position counter       10 = Second index event after home event initializes position counter with contents of QEI1IC register         100 = Second index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes the position counter         101 = Reserved       III = First index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes position counter with contents of QEI1IC register         102 = Mext index input event does not affect position counter       01 = Phase                                                                                              | Logondy      |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
| n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Bit is unknown         bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit       1 = Module counters are enabled       0 = Bit is unknown         bit 14       Unimplemented: Read as '0'       0'       0'       Bit is cleared       0 = Continues module operation when device enters ldle mode       0 = Continues module operation in ldle mode         bit 12-10       PIMOD<2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved         110 = Modulo Count mode for position counter       10 = Second index event after home event initializes position counter with contents of QEI11C register         100 = Second index event after home event initializes position counter with contents of QEI11C register       10 = Next index input event resets the position counter with contents of QEI11C register         101 = Every index input event resets the position counter       00 = Index input event does not affect position counter         001 = Every index input event genst bit <sup>(2)</sup> 1 = Phase B match occurs when QEB = 1         011 = Phase B match occurs when QEB = 1       0 = Phase B match occurs when QEA = 1         015 = Phase A match occurs when QEA = 1       0 = Phase A match occurs when QEA = 1         015 = Phase A match occurs when QEA =                                                                                                  |              | lo hit                                                                                           |                                                                                                                | hit                                                                                          | II – Unimplor                                                                                  | monted bit read                                            | ac '0'                            |                     |
| bit 15       QEIEN: Quadrature Encoder Interface Module Counter Enable bit         1 = Module counters are enabled       0 = Module counters are disabled, but SFRs can be read or written to         bit 14       Unimplemented: Read as '0'         bit 13       QEISIDL: QEI Stop in Idle Mode bit         1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation in Idle mode       0 = Continues module operation in Idle mode         11 = Discontinues module operation in Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation in Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation in Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation in Idle mode       0 = Continues module operation in Idle mode         0 = Continues module operation counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved         110 = Modulo Count mode for position counter       100 = Second index event after home event initializes position counter with contents of QEI1IC register         011 = First index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event resets the position counter         001 = Nevery index input eve                                                                                                  |              |                                                                                                  |                                                                                                                |                                                                                              | •                                                                                              |                                                            |                                   |                     |
| <ul> <li>1 = Module counters are enabled</li> <li>0 = Module counters are disabled, but SFRs can be read or written to</li> <li>bit 14</li> <li>Unimplemented: Read as '0'</li> <li>bit 13</li> <li>QEISIDL: QEI Stop in Idle Mode bit</li> <li>1 = Discontinues module operation when device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> <li>0 = Continues module operation in Idle mode</li> <li>0 = Continues module operation counter Initialization Mode Select bits<sup>(1)</sup></li> <li>111 = Reserved</li> <li>110 = Modulo Count mode for position counter</li> <li>101 = Resets the position counter when the position counter equals QEI1GEC register</li> <li>100 = Second index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event initializes the position counter with contents of QEI1IC register</li> <li>010 = Next index input event resets the position counter with contents of QEI1IC register</li> <li>011 = Every index input event resets the position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index Match Value for Phase B bit<sup>(2)</sup></li> <li>1 = Phase B match occurs when QEB = 1</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>bit 8</li> <li>IMV0: Index Match Value for Phase A bit<sup>(2)</sup></li> <li>1 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 0</li> <li>bit 7</li> <li>Unimplemented: Read as '0'</li> </ul> | -n = value a | PUR                                                                                              | I = Bit is set                                                                                                 |                                                                                              | 0 = Bit is cle                                                                                 | ared                                                       | x = Bit is unkr                   | lown                |
| bit 13       QEISDL: QEI Stop in Idle Mode bit         1 = Discontinues module operation when device enters Idle mode       0 = Continues module operation in Idle mode         bit 12-10       PIMOD<2:0>: Position Counter Initialization Mode Select bits <sup>(1)</sup> 111 = Reserved       110 = Modulo Count mode for position counter         100 = Modulo Count mode for position counter       101 = Resets the position counter when the position counter equals QEI1GEC register         100 = Second index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes the position counter with contents of QEI1IC register         011 = First index event after home event initializes position counter with contents of QEI1IC register       010 = Next index input event initializes the position counter with contents of QEI1IC register         011 = Every index input event resets the position counter       001 = Every index input event for position counter         001 = Index input event does not affect position counter       000 = Index input event does not affect position counter         001 = Phase B match occurs when QEB = 1       0 = Phase B match occurs when QEB = 0         0it 8       IMV0: Index Match Value for Phase A bit <sup>(2)</sup> 1 = Phase A match occurs when QEA = 1       0 = Phase A match occurs when QEA = 0         0it 7       Unimplemented: Read as '0'                                                                                                                                                                                   | bit 15       | 1 = Module co                                                                                    | ounters are ena                                                                                                | abled                                                                                        |                                                                                                |                                                            |                                   |                     |
| <ul> <li>1 = Discontinues module operation when device enters Idle mode</li> <li>0 = Continues module operation in Idle mode</li> <li>bit 12-10</li> <li>PIMOD&lt;2:0&gt;: Position Counter Initialization Mode Select bits<sup>(1)</sup></li> <li>111 = Reserved</li> <li>10 = Modulo Count mode for position counter</li> <li>10 = Resets the position counter when the position counter equals QEI1GEC register</li> <li>100 = Second index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event resets the position counter with contents of QEI1IC register</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event operation when QEB = 1</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>bit 8</li> <li>IMV0: Index Match Value for Phase A bit<sup>(2)</sup></li> <li>1 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 0</li> <li>bit 7</li> <li>Unimplemented: Read as '0'</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                  | bit 14       | Unimplemen                                                                                       | ted: Read as '                                                                                                 | 0'                                                                                           |                                                                                                |                                                            |                                   |                     |
| <ul> <li>0 = Continues module operation in Idle mode</li> <li>bit 12-10</li> <li>PIMOD&lt;2:0&gt;: Position Counter Initialization Mode Select bits<sup>(1)</sup></li> <li>111 = Reserved</li> <li>10 = Modulo Count mode for position counter</li> <li>101 = Resets the position counter when the position counter equals QEI1GEC register</li> <li>100 = Second index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event resets the position counter with contents of QEI1IC register</li> <li>001 = Every index input event resets the position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event QEB = 1</li> <li>0 = Phase B match occurs when QEB = 1</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>bit 8</li> <li>IMV0: Index Match Value for Phase A bit<sup>(2)</sup></li> <li>1 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 0</li> <li>bit 7</li> </ul>                                                                                                                                                                                                                                                                                                                                  | bit 13       | QEISIDL: QE                                                                                      | I Stop in Idle M                                                                                               | lode bit                                                                                     |                                                                                                |                                                            |                                   |                     |
| <ul> <li>111 = Reserved</li> <li>10 = Modulo Count mode for position counter</li> <li>101 = Resets the position counter when the position counter equals QEI1GEC register</li> <li>100 = Second index event after home event initializes position counter with contents of QEI1IC register</li> <li>011 = First index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event initializes the position counter with contents of QEI1IC register</li> <li>011 = Every index input event resets the position counter with contents of QEI1IC register</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event does not affect position counter</li> <li>011 = Phase B match occurs when QEB = 1</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>1 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 0</li> <li>0 = Phase A match occurs when QEA = 0</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                | dle mode                                                   |                                   |                     |
| <ul> <li>110 = Modulo Count mode for position counter</li> <li>101 = Resets the position counter when the position counter equals QEI1GEC register</li> <li>100 = Second index event after home event initializes position counter with contents of QEI1IC register</li> <li>011 = First index event after home event initializes position counter with contents of QEI1IC register</li> <li>010 = Next index input event initializes the position counter with contents of QEI1IC register</li> <li>001 = Every index input event resets the position counter</li> <li>000 = Index input event does not affect position counter</li> <li>000 = Index input event for Phase B bit<sup>(2)</sup></li> <li>1 = Phase B match occurs when QEB = 1</li> <li>0 = Phase B match occurs when QEB = 0</li> <li>bit 8</li> <li>IMV0: Index Match Value for Phase A bit<sup>(2)</sup></li> <li>1 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 1</li> <li>0 = Phase A match occurs when QEA = 0</li> <li>bit 7</li> <li>Unimplemented: Read as '0'</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bit 12-10    | PIMOD<2:0>                                                                                       | : Position Cour                                                                                                | nter Initializatio                                                                           | on Mode Selec                                                                                  | t bits <sup>(1)</sup>                                      |                                   |                     |
| 1 = Phase B match occurs when QEB = 1         0 = Phase B match occurs when QEB = 0         bit 8       IMV0: Index Match Value for Phase A bit <sup>(2)</sup> 1 = Phase A match occurs when QEA = 1         0 = Phase A match occurs when QEA = 0         bit 7       Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              | 110 = Module<br>101 = Resets<br>100 = Second<br>011 = First in<br>010 = Next in<br>001 = Every i | b Count mode f<br>the position co<br>d index event a<br>dex event after<br>idex input even<br>index input even | bunter when the<br>fter home event<br>home event in<br>t initializes the<br>put resets the p | e position cou<br>at initializes posi<br>nitializes positi<br>position coun<br>position counte | sition counter wit<br>on counter with<br>ter with contents | h contents of C<br>contents of QE | EI1IC register      |
| 0 = Phase B match occurs when QEB = 0         bit 8         IMV0: Index Match Value for Phase A bit <sup>(2)</sup> 1 = Phase A match occurs when QEA = 1         0 = Phase A match occurs when QEA = 0         bit 7         Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | bit 9        | IMV1: Index I                                                                                    | Match Value for                                                                                                | <sup>-</sup> Phase B bit <sup>(2</sup>                                                       | )                                                                                              |                                                            |                                   |                     |
| bit 8       IMV0: Index Match Value for Phase A bit <sup>(2)</sup> 1 = Phase A match occurs when QEA = 1         0 = Phase A match occurs when QEA = 0         bit 7       Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
| 1 = Phase A match occurs when QEA = 10 = Phase A match occurs when QEA = 0bit 7Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                                                                                                  |                                                                                                                |                                                                                              | <b>N</b>                                                                                       |                                                            |                                   |                     |
| 0 = Phase A match occurs when QEA = 0         bit 7         Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | bit 8        |                                                                                                  |                                                                                                                |                                                                                              | 1                                                                                              |                                                            |                                   |                     |
| bit 7 Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |              |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | bit 7        |                                                                                                  |                                                                                                                |                                                                                              |                                                                                                |                                                            |                                   |                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              | -                                                                                                |                                                                                                                |                                                                                              | inters onerate                                                                                 | as timers and th                                           |                                   | > hits are          |

**Note 1:** When CCM<1:0> = 10 or 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are ignored.

2: When CCM<1:0> = 00, and QEA and QEB values match the Index Match Value (IMV), the POSCNTH and POSCNTL registers are reset. QEA/QEB signals used for the index match have swap and polarity values applied, as determined by the SWPAB and QEAPOL/QEBPOL bits.

3: The selected clock rate should be at least twice the expected maximum quadrature count rate.

| R/W-0         | R/W-0                                    | R/W-0                                                                                                                          | U-0          | U-0              | U-0             | U-0               | U-0    |
|---------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------|------------------|-----------------|-------------------|--------|
| FRMEN         | SPIFSD                                   | FRMPOL                                                                                                                         | —            | —                | _               | —                 | _      |
| bit 15        |                                          |                                                                                                                                |              |                  |                 |                   | bit 8  |
|               |                                          |                                                                                                                                |              |                  |                 |                   |        |
| U-0           | U-0                                      | U-0                                                                                                                            | U-0          | U-0              | U-0             | R/W-0             | R/W-0  |
| _             | —                                        | —                                                                                                                              | _            |                  | _               | FRMDLY            | SPIBEN |
| bit 7         |                                          |                                                                                                                                |              |                  |                 |                   | bit 0  |
|               |                                          |                                                                                                                                |              |                  |                 |                   |        |
| Legend:       |                                          |                                                                                                                                |              |                  |                 |                   |        |
| R = Readable  | e bit                                    | W = Writable b                                                                                                                 | pit          | U = Unimpler     | nented bit, rea | ad as '0'         |        |
| -n = Value at | POR                                      | '1' = Bit is set                                                                                                               |              | '0' = Bit is cle | ared            | x = Bit is unkr   | nown   |
|               |                                          |                                                                                                                                |              |                  |                 |                   |        |
| bit 15        | FRMEN: Fra                               | med SPIx Suppo                                                                                                                 | ort bit      |                  |                 |                   |        |
|               |                                          | SPIx support is e<br>SPIx support is d                                                                                         |              | x pin is used as | Frame Sync      | oulse input/outpu | it)    |
| bit 14        | SPIFSD: Fra                              | me Sync Pulse [                                                                                                                | Direction Co | ontrol bit       |                 |                   |        |
|               |                                          | ync pulse input (<br>ync pulse output                                                                                          |              |                  |                 |                   |        |
| bit 13        | FRMPOL: Fr                               | ame Sync Pulse                                                                                                                 | Polarity bit | t                |                 |                   |        |
|               |                                          | ync pulse is activ                                                                                                             | •            |                  |                 |                   |        |
|               |                                          | ync pulse is activ                                                                                                             |              |                  |                 |                   |        |
| bit 12-2      | -                                        | Unimplemented: Read as '0'                                                                                                     |              |                  |                 |                   |        |
| bit 1         | FRMDLY: Frame Sync Pulse Edge Select bit |                                                                                                                                |              |                  |                 |                   |        |
|               |                                          | <ul> <li>1 = Frame Sync pulse coincides with first bit clock</li> <li>0 = Frame Sync pulse precedes first bit clock</li> </ul> |              |                  |                 |                   |        |
| bit 0         | SPIBEN: Enhanced Buffer Enable bit       |                                                                                                                                |              |                  |                 |                   |        |
|               |                                          | d buffer is enable                                                                                                             |              |                  |                 |                   |        |
|               | 0 = Enhance                              | d buffer is disabl                                                                                                             | ed (Standa   | rd mode)         |                 |                   |        |
|               |                                          |                                                                                                                                |              |                  |                 |                   |        |

#### REGISTER 18-3: SPIXCON2: SPIX CONTROL REGISTER 2

## REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED)

| bit 5 | <ul> <li>ADDEN: Address Character Detect bit (bit 8 of received data = 1)</li> <li>1 = Address Detect mode is enabled; if 9-bit mode is not selected, this does not take effect</li> <li>0 = Address Detect mode is disabled</li> </ul>                                                          |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 4 | RIDLE: Receiver Idle bit (read-only)<br>1 = Receiver is Idle<br>0 = Receiver is active                                                                                                                                                                                                           |
| bit 3 | <b>PERR:</b> Parity Error Status bit (read-only) 1 = Parity error has been detected for the current character (character at the top of the receive FIFO) 0 = Parity error has not been detected                                                                                                  |
| bit 2 | <pre>FERR: Framing Error Status bit (read-only) 1 = Framing error has been detected for the current character (character at the top of the receive FIFO) 0 = Framing error has not been detected</pre>                                                                                           |
| bit 1 | <ul> <li>OERR: Receive Buffer Overrun Error Status bit (clear/read-only)</li> <li>1 = Receive buffer has overflowed</li> <li>0 = Receive buffer has not overflowed; clearing a previously set OERR bit (1 → 0 transition) resets the receiver buffer and the UxRSR to the empty state</li> </ul> |
| bit 0 | <ul> <li>URXDA: UARTx Receive Buffer Data Available bit (read-only)</li> <li>1 = Receive buffer has data, at least one more character can be read</li> <li>0 = Receive buffer is empty</li> </ul>                                                                                                |

**Note 1:** Refer to the "**UART**" (DS70582) section in the "*dsPIC33/PIC24 Family Reference Manual*" for information on enabling the UARTx module for transmit operation.

# 23.0 10-BIT/12-BIT ANALOG-TO-DIGITAL CONVERTER (ADC)

- **Note 1:** This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. То complement the information in this data sheet. refer to "Analog-to-Digital Converter (ADC)" (DS70621) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have one ADC module. The ADC module supports up to 16 analog input channels.

On ADC1, the AD12B bit (AD1CON1<10>) allows the ADC module to be configured by the user as either a 10-bit, 4 Sample-and-Hold (S&H) ADC (default configuration) or a 12-bit, 1 S&H ADC.

Note: The ADC module needs to be disabled before modifying the AD12B bit.

## 23.1 Key Features

## 23.1.1 10-BIT ADC CONFIGURATION

The 10-bit ADC configuration has the following key features:

- Successive Approximation (SAR) conversion
- · Conversion speeds of up to 1.1 Msps
- · Up to 16 analog input pins
- Connections to three internal op amps
- Connections to the Charge Time Measurement Unit (CTMU) and temperature measurement diode
- Channel selection and triggering can be controlled by the Peripheral Trigger Generator (PTG)
- External voltage reference input pins
- · Simultaneous sampling of:
  - Up to four analog input pins
  - Three op amp outputs
  - Combinations of analog inputs and op amp outputs
- Automatic Channel Scan mode
- Selectable conversion Trigger source
- · Selectable Buffer Fill modes
- Four result alignment options (signed/unsigned, fractional/integer)
- Operation during CPU Sleep and Idle modes

## 23.1.2 12-BIT ADC CONFIGURATION

The 12-bit ADC configuration supports all the features listed above, with the exception of the following:

- In the 12-bit configuration, conversion speeds of up to 500 ksps are supported
- There is only one S&H amplifier in the 12-bit configuration; therefore, simultaneous sampling of multiple channels is not supported.

Depending on the particular device pinout, the ADC can have up to 16 analog input pins, designated AN0 through AN15. These analog inputs are shared with op amp inputs and outputs, comparator inputs, and external voltage references. When op amp/comparator functionality is enabled, or an external voltage reference is used, the analog input that shares that pin is no longer available. The actual number of analog input pins, op amps and external voltage reference input configuration depends on the specific device.

A block diagram of the ADC module is shown in Figure 23-1. Figure 23-2 provides a diagram of the ADC conversion clock period.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

## REGISTER 24-12: PTGQPTR: PTG STEP QUEUE POINTER REGISTER<sup>(1)</sup>

| U-0    | U-0 | U-0 | U-0   | U-0   | U-0         | U-0   | U-0   |
|--------|-----|-----|-------|-------|-------------|-------|-------|
| —      | —   | —   | —     | —     |             | _     | —     |
| bit 15 |     |     |       |       |             |       | bit 8 |
|        |     |     |       |       |             |       |       |
| U-0    | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0       | R/W-0 | R/W-0 |
| _      |     |     |       |       | PTGQPTR<4:0 | >     |       |
| bit 7  |     |     |       |       |             |       | bit 0 |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

bit 15-5 Unimplemented: Read as '0'

bit 4-0 **PTGQPTR<4:0>:** PTG Step Queue Pointer Register bits This register points to the currently active Step command in the Step queue.

**Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).

## **REGISTER 24-13: PTGQUEX: PTG STEP QUEUE REGISTER x (x = 0-7)**<sup>(1,3)</sup>

| R/W-0  | R/W-0 | R/W-0 | R/W-0     | R/W-0                | R/W-0 | R/W-0 | R/W-0 |
|--------|-------|-------|-----------|----------------------|-------|-------|-------|
|        |       |       | STEP(2x + | - 1)<7:0> <b>(2)</b> |       |       |       |
| bit 15 |       |       |           |                      |       |       | bit 8 |
|        |       |       |           |                      |       |       |       |
| R/W-0  | R/W-0 | R/W-0 | R/W-0     | R/W-0                | R/W-0 | R/W-0 | R/W-0 |

| R/W-0 | R/W-0 | R/W-0 | R/W-0   | R/W-0                  | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-------|---------|------------------------|-------|-------|-------|
|       |       |       | STEP(2x | ()<7:0> <sup>(2)</sup> |       |       |       |
| bit 7 |       |       |         |                        | bit 0 |       |       |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | read as '0'        |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15-8 | STEP(2x + 1)<7:0>: PTG Step Queue Pointer Register bits <sup>(2)</sup> |
|----------|------------------------------------------------------------------------|
|          | A queue location for storage of the STEP(2x + 1) command byte.         |
| bit 7-0  | STEP(2x)<7:0>: PTG Step Queue Pointer Register bits <sup>(2)</sup>     |
|          | A queue location for storage of the STEP(2x) command byte.             |

- **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).
  - 2: Refer to Table 24-1 for the Step command encoding.

**3:** The Step registers maintain their values on any type of Reset.

#### REGISTER 25-4: CMxMSKSRC: COMPARATOR x MASK SOURCE SELECT CONTROL REGISTER (CONTINUED)

- bit 3-0 SELSRCA<3:0>: Mask A Input Select bits
  - 1111 = FLT4 1110 = FLT2 1101 = PTGO19 1100 = PTGO18 1011 = Reserved 1010 = Reserved 1001 = Reserved 1000 = Reserved 0111 = Reserved 0110 = Reserved 0101 = PWM3H 0100 = PWM3L 0011 = PWM2H 0010 = PWM2L 0001 = PWM1H 0000 = PWM1L

# REGISTER 25-5: CMxMSKCON: COMPARATOR x MASK GATING CONTROL REGISTER (CONTINUED)

bit 3 ABEN: AND Gate B Input Enable bit 1 = MBI is connected to AND gate 0 = MBI is not connected to AND gate bit 2 ABNEN: AND Gate B Input Inverted Enable bit 1 = Inverted MBI is connected to AND gate 0 = Inverted MBI is not connected to AND gate bit 1 AAEN: AND Gate A Input Enable bit 1 = MAI is connected to AND gate 0 = MAI is not connected to AND gate bit 0 AANEN: AND Gate A Input Inverted Enable bit 1 = Inverted MAI is connected to AND gate 0 = Inverted MAI is not connected to AND gate

| File<br>Name | Address          | Device<br>Memory<br>Size<br>(Kbytes) | Bits 23-8 | Bit 7                   | Bit 6                  | Bit 5     | Bit 4                   | Bit 3                   | Bit 2    | Bit 1     | Bit 0 |  |  |  |  |  |
|--------------|------------------|--------------------------------------|-----------|-------------------------|------------------------|-----------|-------------------------|-------------------------|----------|-----------|-------|--|--|--|--|--|
| Reserved     | 0057EC           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFEC           | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157EC           | 128                                  | _         | _                       | _                      | _         |                         | _                       | _        | —         | —     |  |  |  |  |  |
|              | 02AFEC           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557EC           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| Reserved     | 0057EE           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFEE           | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157EE           | 128                                  | _         | _                       | _                      | _         | _                       | _                       | _        | _         | _     |  |  |  |  |  |
|              | 02AFEE           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557EE           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| FICD         | 0057F0           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFF0           | 64                                   | -         |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157F0           | 128                                  |           | Reserved <sup>(3)</sup> | _                      | JTAGEN    | Reserved <sup>(2)</sup> | Reserved <sup>(3)</sup> | _        | ICS<      | :1.0> |  |  |  |  |  |
|              | 02AFF0           | 256                                  |           |                         |                        | 01110211  |                         |                         |          | 1005      | 1.04  |  |  |  |  |  |
|              | 0557F0           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| FPOR         | 0057F2           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 003712<br>00AFF2 | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157F2           | 128                                  |           | WDTV                    | VIN<1:0>               | ALTI2C2   | ALTI2C1                 | Reserved <sup>(3)</sup> | _        |           |       |  |  |  |  |  |
|              | 013712<br>02AFF2 | 256                                  |           | VUDIV                   |                        | ALTIZOZ   | ALIIZOI                 | Tteserveu.              |          |           | _     |  |  |  |  |  |
|              | 02AFF2<br>0557F2 | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| FWDT         | 0057F2           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              |                  |                                      |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFF4           | 64                                   |           |                         | FWDTEN WINDIS          |           | WOTODE                  |                         | WDTDOO   | T -0.05   |       |  |  |  |  |  |
|              | 0157F4           | 128                                  | —         | FWDIEN                  |                        |           | PLLKEN WDTPRE           | WDTPOST<3:0>            |          |           |       |  |  |  |  |  |
|              | 02AFF4           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| 5000         | 0557F4           | 512                                  |           |                         |                        |           |                         |                         | r        |           |       |  |  |  |  |  |
| FOSC         | 0057F6           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFF6           | 64                                   | -         |                         |                        |           |                         |                         | OSCIOENC |           |       |  |  |  |  |  |
|              | 0157F6           | 128                                  | —         | FCKS                    | SM<1:0>                | IOL1WAY — | - OSCIOFNC              | POSCMD<1:0>             |          |           |       |  |  |  |  |  |
|              | 02AFF6           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557F6           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| FOSCSEL      | 0057F8           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFF8           | 64                                   |           |                         | (4)                    |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157F8           | 128                                  | —         | IESO                    | PWMLOCK <sup>(1)</sup> | —         | -                       | -                       | F        | NOSC<2:0> |       |  |  |  |  |  |
|              | 02AFF8           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557F8           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| FGS          | 0057FA           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFFA           | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157FA           | 128                                  | —         | —                       | —                      | —         | —                       | —                       | —        | GCP       | GWRP  |  |  |  |  |  |
|              | 02AFFA           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557FA           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| Reserved     | 0057FC           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFFC           | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157FC           | 128                                  | —         | -                       | —                      | —         | —                       | —                       | —        | —         | —     |  |  |  |  |  |
|              | 02AFFC           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557FC           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
| Reserved     | 057FFE           | 32                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 00AFFE           | 64                                   |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0157FE           | 128                                  | _         | -                       | _                      | _         | —                       | -                       | —        | —         | —     |  |  |  |  |  |
|              | 02AFFE           | 256                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |
|              | 0557FE           | 512                                  |           |                         |                        |           |                         |                         |          |           |       |  |  |  |  |  |

#### TABLE 27-1: CONFIGURATION BYTE REGISTER MAP

Legend: — = unimplemented, read as '1'.

Note 1: This bit is only available on dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices.

**2:** This bit is reserved and must be programmed as '0'.

3: These bits are reserved and must be programmed as '1'.

## 29.2 MPLAB XC Compilers

The MPLAB XC Compilers are complete ANSI C compilers for all of Microchip's 8, 16 and 32-bit MCU and DSC devices. These compilers provide powerful integration capabilities, superior code optimization and ease of use. MPLAB XC Compilers run on Windows, Linux or MAC OS X.

For easy source level debugging, the compilers provide debug information that is optimized to the MPLAB X IDE.

The free MPLAB XC Compiler editions support all devices and commands, with no time or memory restrictions, and offer sufficient code optimization for most applications.

MPLAB XC Compilers include an assembler, linker and utilities. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. MPLAB XC Compiler uses the assembler to produce its object file. Notable features of the assembler include:

- Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- Command-line interface
- · Rich directive set
- Flexible macro language
- MPLAB X IDE compatibility

### 29.3 MPASM Assembler

The MPASM Assembler is a full-featured, universal macro assembler for PIC10/12/16/18 MCUs.

The MPASM Assembler generates relocatable object files for the MPLINK Object Linker, Intel<sup>®</sup> standard HEX files, MAP files to detail memory usage and symbol reference, absolute LST files that contain source lines and generated machine code, and COFF files for debugging.

The MPASM Assembler features include:

- Integration into MPLAB X IDE projects
- User-defined macros to streamline
   assembly code
- Conditional assembly for multipurpose source files
- Directives that allow complete control over the assembly process

## 29.4 MPLINK Object Linker/ MPLIB Object Librarian

The MPLINK Object Linker combines relocatable objects created by the MPASM Assembler. It can link relocatable objects from precompiled libraries, using directives from a linker script.

The MPLIB Object Librarian manages the creation and modification of library files of precompiled code. When a routine from a library is called from a source file, only the modules that contain that routine will be linked in with the application. This allows large libraries to be used efficiently in many different applications.

The object linker/library features include:

- Efficient linking of single libraries instead of many smaller files
- Enhanced code maintainability by grouping related modules together
- Flexible creation of libraries with easy module listing, replacement, deletion and extraction

## 29.5 MPLAB Assembler, Linker and Librarian for Various Device Families

MPLAB Assembler produces relocatable machine code from symbolic assembly language for PIC24, PIC32 and dsPIC DSC devices. MPLAB XC Compiler uses the assembler to produce its object file. The assembler generates relocatable object files that can then be archived or linked with other relocatable object files and archives to create an executable file. Notable features of the assembler include:

- · Support for the entire device instruction set
- · Support for fixed-point and floating-point data
- · Command-line interface
- · Rich directive set
- Flexible macro language
- · MPLAB X IDE compatibility

## 29.11 Demonstration/Development Boards, Evaluation Kits and Starter Kits

A wide variety of demonstration, development and evaluation boards for various PIC MCUs and dsPIC DSCs allows quick application development on fully functional systems. Most boards include prototyping areas for adding custom circuitry and provide application firmware and source code for examination and modification.

The boards support a variety of features, including LEDs, temperature sensors, switches, speakers, RS-232 interfaces, LCD displays, potentiometers and additional EEPROM memory.

The demonstration and development boards can be used in teaching environments, for prototyping custom circuits and for learning about various microcontroller applications.

In addition to the PICDEM<sup>™</sup> and dsPICDEM<sup>™</sup> demonstration/development board series of circuits, Microchip has a line of evaluation kits and demonstration software for analog filter design, KEELOQ<sup>®</sup> security ICs, CAN, IrDA<sup>®</sup>, PowerSmart battery management, SEEVAL<sup>®</sup> evaluation system, Sigma-Delta ADC, flow rate sensing, plus many more.

Also available are starter kits that contain everything needed to experience the specified device. This usually includes a single application and debug capability, all on one board.

Check the Microchip web page (www.microchip.com) for the complete list of demonstration, development and evaluation kits.

## 29.12 Third-Party Development Tools

Microchip also offers a great collection of tools from third-party vendors. These tools are carefully selected to offer good value and unique functionality.

- Device Programmers and Gang Programmers from companies, such as SoftLog and CCS
- Software Tools from companies, such as Gimpel and Trace Systems
- Protocol Analyzers from companies, such as Saleae and Total Phase
- Demonstration Boards from companies, such as MikroElektronika, Digilent<sup>®</sup> and Olimex
- Embedded Ethernet Solutions from companies, such as EZ Web Lynx, WIZnet and IPLogika<sup>®</sup>

| DC CHARACTERISTICS |                 |                                                      | $\begin{array}{l} \mbox{Standard Operating Conditions: 3.0V to 3.6V} \\ \mbox{(unless otherwise stated)}^{(1)} \\ \mbox{Operating temperature} & -40 \ ^\circ C \leq TA \leq +85 \ ^\circ C \ for \ Industrial \\ & -40 \ ^\circ C \leq TA \leq +125 \ ^\circ C \ for \ Extended \end{array}$ |                     |      |        |                                                   |
|--------------------|-----------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|--------|---------------------------------------------------|
| Param<br>No.       | Symbol          | Characteristic                                       | Min.                                                                                                                                                                                                                                                                                          | Тур. <sup>(2)</sup> | Max. | Units  | Conditions                                        |
| Compa              | rator AC Ch     | naracteristics                                       |                                                                                                                                                                                                                                                                                               |                     |      |        |                                                   |
| CM10               | TRESP           | Response Time <sup>(3)</sup>                         | —                                                                                                                                                                                                                                                                                             | 19                  | —    | ns     | V+ input step of 100 mV<br>V- input held at VDD/2 |
| CM11               | Тмс2о∨          | Comparator Mode<br>Change to Output Valid            | —                                                                                                                                                                                                                                                                                             | -                   | 10   | μs     |                                                   |
| Compa              | rator DC Ch     | naracteristics                                       |                                                                                                                                                                                                                                                                                               |                     |      |        |                                                   |
| CM30               | VOFFSET         | Comparator Offset<br>Voltage                         | —                                                                                                                                                                                                                                                                                             | ±10                 | 40   | mV     |                                                   |
| CM31               | VHYST           | Input Hysteresis<br>Voltage <sup>(3)</sup>           | _                                                                                                                                                                                                                                                                                             | 30                  | —    | mV     |                                                   |
| CM32               | Trise/<br>Tfall | Comparator Output Rise/<br>Fall Time <sup>(3)</sup>  | —                                                                                                                                                                                                                                                                                             | 20                  | —    | ns     | 1 pF load capacitance<br>on input                 |
| CM33               | Vgain           | Open-Loop Voltage<br>Gain <sup>(3)</sup>             | —                                                                                                                                                                                                                                                                                             | 90                  | —    | db     |                                                   |
| CM34               | VICM            | Input Common-Mode<br>Voltage                         | AVss                                                                                                                                                                                                                                                                                          | -                   | AVDD | V      |                                                   |
| Op Am              | p AC Chara      | cteristics                                           |                                                                                                                                                                                                                                                                                               |                     |      |        |                                                   |
| CM20               | SR              | Slew Rate <sup>(3)</sup>                             |                                                                                                                                                                                                                                                                                               | 9                   | _    | V/µs   | 10 pF load                                        |
| CM21a              | Рм              | Phase Margin<br>(Configuration A) <sup>(3,4)</sup>   | _                                                                                                                                                                                                                                                                                             | 55                  | —    | Degree | G = 100V/V; 10 pF load                            |
| CM21b              | Рм              | Phase Margin<br>(Configuration B) <sup>(3,5)</sup>   | _                                                                                                                                                                                                                                                                                             | 40                  | _    | Degree | G = 100V/V; 10 pF load                            |
| CM22               | Gм              | Gain Margin <sup>(3)</sup>                           | —                                                                                                                                                                                                                                                                                             | 20                  | _    | db     | G = 100V/V; 10 pF load                            |
| CM23a              | Gвw             | Gain Bandwidth<br>(Configuration A) <sup>(3,4)</sup> | _                                                                                                                                                                                                                                                                                             | 10                  | —    | MHz    | 10 pF load                                        |
| CM23b              | GBW             | Gain Bandwidth<br>(Configuration B) <sup>(3,5)</sup> | —                                                                                                                                                                                                                                                                                             | 6                   | —    | MHz    | 10 pF load                                        |

## TABLE 30-53: OP AMP/COMPARATOR SPECIFICATIONS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

- 2: Data in "Typ" column is at 3.3V, +25°C unless otherwise stated.
- 3: Parameter is characterized but not tested in manufacturing.
- 4: See Figure 25-6 for configuration information.
- 5: See Figure 25-7 for configuration information.
- 6: Resistances can vary by ±10% between op amps.

| DC CHARACTERISTICS |             |                                                    | $\begin{array}{l} \mbox{Standard Operating Conditions:3.0V to 3.6V} \\ \mbox{(unless otherwise stated)} \\ \mbox{Operating temperature} & -40^{\circ}C \leq TA \leq +85^{\circ}C \mbox{ for Industrial} \\ & -40^{\circ}C \leq TA \leq +125^{\circ}C \mbox{ for Extended} \end{array}$ |       |      |       |                                   |  |
|--------------------|-------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-----------------------------------|--|
| Param<br>No.       | Symbol      | Characteristic                                     | Min. Typ. Max. Units Conditions                                                                                                                                                                                                                                                        |       |      |       | Conditions                        |  |
| CTMU Curr          | rent Source | 9                                                  |                                                                                                                                                                                                                                                                                        |       |      |       |                                   |  |
| CTMUI1             | Ιουτ1       | Base Range <sup>(1)</sup>                          | 0.29                                                                                                                                                                                                                                                                                   |       | 0.77 | μA    | CTMUICON<9:8> = 01                |  |
| CTMUI2             | IOUT2       | 10x Range <sup>(1)</sup>                           | 3.85                                                                                                                                                                                                                                                                                   |       | 7.7  | μA    | CTMUICON<9:8> = 10                |  |
| CTMUI3             | Ιουτ3       | 100x Range <sup>(1)</sup>                          | 38.5                                                                                                                                                                                                                                                                                   | _     | 77   | μA    | CTMUICON<9:8> = 11                |  |
| CTMUI4             | IOUT4       | 1000x Range <sup>(1)</sup>                         | 385                                                                                                                                                                                                                                                                                    | _     | 770  | μA    | CTMUICON<9:8> = 00                |  |
| CTMUFV1            | VF          | Temperature Diode Forward Voltage <sup>(1,2)</sup> | _                                                                                                                                                                                                                                                                                      | 0.598 | _    | V     | TA = +25°C,<br>CTMUICON<9:8> = 01 |  |
|                    |             |                                                    | _                                                                                                                                                                                                                                                                                      | 0.658 | _    | V     | TA = +25°C,<br>CTMUICON<9:8> = 10 |  |
|                    |             |                                                    | _                                                                                                                                                                                                                                                                                      | 0.721 | _    | V     | TA = +25°C,<br>CTMUICON<9:8> = 11 |  |
| CTMUFV2            | VFVR        | Temperature Diode Rate of                          | _                                                                                                                                                                                                                                                                                      | -1.92 | _    | mV/ºC | CTMUICON<9:8> = 01                |  |
|                    |             | Change <sup>(1,2,3)</sup>                          | _                                                                                                                                                                                                                                                                                      | -1.74 | _    | mV/ºC | CTMUICON<9:8> = 10                |  |
|                    |             |                                                    |                                                                                                                                                                                                                                                                                        | -1.56 | _    | mV/ºC | CTMUICON<9:8> = 11                |  |

## TABLE 30-56: CTMU CURRENT SOURCE SPECIFICATIONS

Note 1: Nominal value at center point of current trim range (CTMUICON<15:10> = 000000).

2: Parameters are characterized but not tested in manufacturing.

**3:** Measurements taken with the following conditions:

- VREF+ = AVDD = 3.3V
- ADC configured for 10-bit mode
- ADC module configured for conversion speed of 500 ksps
- All PMDx bits are cleared (PMDx = 0)
- Executing a while(1) statement
- · Device operating from the FRC with no PLL

# Revision E (April 2012)

This revision includes typographical and formatting changes throughout the data sheet text.

All other major changes are referenced by their respective section in Table A-3.

| TABLE A-4: | MAJOR SECTION UPDATES |
|------------|-----------------------|
|------------|-----------------------|

| Section Name                                   | Update Description                                                                              |
|------------------------------------------------|-------------------------------------------------------------------------------------------------|
| "16-bit Microcontrollers<br>and Digital Signal | The following 512-Kbyte devices were added to the General Purpose Families table (see Table 1): |
| Controllers (up to                             | <ul> <li>PIC24EP512GP202</li> </ul>                                                             |
| 512-Kbyte Flash and                            | • PIC24EP512GP204                                                                               |
| 48-Kbyte SRAM) with High-                      | • PIC24EP512GP206                                                                               |
| Speed PWM, Op amps, and Advanced Analog"       | • dsPIC33EP512GP502                                                                             |
| Advanced Analog                                | • dsPIC33EP512GP504                                                                             |
|                                                | • dsPIC33EP512GP506                                                                             |
|                                                | The following 512-Kbyte devices were added to the Motor Control Families table (see Table 2):   |
|                                                | • PIC24EP512MC202                                                                               |
|                                                | • PIC24EP512MC204                                                                               |
|                                                | • PIC24EP512MC206                                                                               |
|                                                | • dsPIC33EP512MC202                                                                             |
|                                                | • dsPIC33EP512MC204                                                                             |
|                                                | • dsPIC33EP512MC206                                                                             |
|                                                | • dsPIC33EP512MC502                                                                             |
|                                                | • dsPIC33EP512MC504                                                                             |
|                                                | • dsPIC33EP512MC506                                                                             |
|                                                | Certain Pin Diagrams were updated to include the new 512-Kbyte devices.                         |
| Section 4.0 "Memory                            | Added a Program Memory Map for the new 512-Kbyte devices (see Figure 4-4).                      |
| Organization"                                  | Added a Data Memory Map for the new dsPIC 512-Kbyte devices (see Figure 4-11).                  |
|                                                | Added a Data Memory Map for the new PIC24 512-Kbyte devices (see Figure 4-16).                  |
| Section 7.0 "Interrupt<br>Controller"          | Updated the VECNUM bits in the INTTREG register (see Register 7-7).                             |
| Section 11.0 "I/O Ports"                       | Added tip 6 to Section 11.5 "I/O Helpful Tips".                                                 |
| Section 27.0 "Special<br>Features"             | The following modifications were made to the Configuration Byte Register Map (see Table 27-1):  |
|                                                | <ul> <li>Added the column Device Memory Size (Kbytes)</li> </ul>                                |
|                                                | Removed Notes 1 through 4                                                                       |
|                                                | Added addresses for the new 512-Kbyte devices                                                   |
| Section 30.0 "Electrical                       | Updated the Minimum value for Parameter DC10 (see Table 30-4).                                  |
| Characteristics"                               | Added Power-Down Current (Ipd) parameters for the new 512-Kbyte devices (see Table 30-8).       |
|                                                | Updated the Minimum value for Parameter CM34 (see Table 30-53).                                 |
|                                                | Updated the Minimum and Maximum values and the Conditions for paramteer SY12 (see Table 30-22). |

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| PMD (PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| PORTA (PIC24EPXXXGP/MC202,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC202/502 Devices) 104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ,                                                             |
| PORTA (PIC24EPXXXGP/MC203,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC203/503 Devices) 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                                             |
| PORTA (PIC24EPXXXGP/MC204,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC204/504 Devices) 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ,                                                             |
| PORTA (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>,</b>                                                      |
| PORTB (PIC24EPXXXGP/MC202,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ,                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |
| dsPIC33EPXXXGP/MC202/502 Devices) 104                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |
| PORTB (PIC24EPXXXGP/MC203,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC203/503 Devices) 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                                             |
| PORTB (PIC24EPXXXGP/MC204,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC204/504 Devices) 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2                                                             |
| PORTB (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ,                                                             |
| PORTC (PIC23EPXXXGP/MC203,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC203/503 Devices) 103                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ł                                                             |
| PORTC (PIC24EPXXXGP/MC204,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ,                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |
| dsPIC33EPXXXGP/MC204/504 Devices) 102                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |
| PORTC (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | )                                                             |
| PORTD (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices) 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | )                                                             |
| PORTE (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices) 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | )                                                             |
| PORTF (PIC24EPXXXGP/MC206,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices) 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>`</b>                                                      |
| ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ,                                                             |
| PORTG (PIC24EPXXXGP/MC206 and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                               |
| dsPIC33EPXXXGP/MC206/506 Devices) 101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |
| PTG78                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                               |
| PWM (dsPIC33EPXXXMC20X/50X,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | )                                                             |
| PIC24EPXXXMC20X Devices)79                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | )                                                             |
| PIC24EPXXXMC20X Devices)79<br>PWM Generator 1 (dsPIC33EPXXXMC20X/50X,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                               |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | )                                                             |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ))                                                            |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ))                                                            |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ))                                                            |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | )<br>)<br>}                                                   |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | )<br>)<br>}                                                   |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | )<br>)<br>}<br>;                                              |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | )<br>)<br>3<br>3<br>5                                         |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | )<br>)<br>3<br>3<br>5                                         |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                               |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                               |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                               |
| PIC24EPXXXMC20X Devices)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input Channel 0 Select)       331         AD1CON1 (ADC1 Control 1)       325                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input Channel 0 Select)       331         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327                                                                                                                                                                                                                                                                                                                                                                                     |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329                                                                                                                                                                                                                                                                                                                                                            |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PUC24EPXXXMC20X Devices)       80         QEI1 (dsPIC33EPXXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input Channel 0 Select)       331         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330                                                                                                                                                                                                                                                                                               |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         AD1CON1 (ADC1 Control 1)       325         AD1CON3 (ADC1 Control 2)       327         AD1CON4 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1CON4 (ADC1 Control 4)       330                                                                                                                                                                                                                                                                          |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         AD1CON1 (ADC1 Control 1)       325         AD1CON3 (ADC1 Control 2)       327         AD1CON4 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1CSSH (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336                                                                                                                                                                      |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         Channel 1, 2, 3 Select)       331         AD1CON1 (ADC1 Control 1)       325         AD1CON3 (ADC1 Control 2)       327         AD1CON4 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1COSE (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         AD1CSSL (ADC1 Input Scan Select Low)       336                                                                                                      |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS123 (ADC1 Input         AD1CN3 (ADC1 Control 1)       325         AD1CON1 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 3)       326         AD1COSSH (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         AUXCONx (PWMx Auxiliary Control)       247                                                                                                                                |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         Channel 1, 2, 3 Select)       331         AD1CON1 (ADC1 Control 1)       325         AD1CON3 (ADC1 Control 2)       327         AD1CON4 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1COSE (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         AD1CSSL (ADC1 Input Scan Select Low)       336                                                                                                      |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PUC4EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS123 (ADC1 Input         AD1CN3 (ADC1 Control 1)       325         AD1CON1 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 3)       326         AD1COSSH (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         AUXCONx (PWMx Auxiliary Control)       247                                                                                                                                | )<br>)<br>)<br>;<br>;<br>;<br>;<br>;<br>;<br>;<br>;<br>;<br>; |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         QEI1 (dsPIC33EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         Channel 1, 2, 3 Select)       331         AD1CON1 (ADC1 Control 1)       325         AD1CON3 (ADC1 Control 2)       327         AD1CON4 (ADC1 Input Scan Select High)       335         AD1COSL (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         AUXCONx (PWMx Auxiliary Control)       247         CHOP (PWMx Chop Clock Generator)       234         CLKDIV (Clock Divisor)       158                                   |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         QEI1 (dsPIC33EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1COSSL (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         ALTDTRx (PWMx Auternate Dead-Time)       238         AUXCONx (PWMx Auxiliary Control)       247         CHOP (PWMx Chop Clock Generator)       234         CLKDIV (Clock Divisor)   |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         QEI1 (dsPIC33EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       325         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1COSSL (ADC1 Input Scan Select High)       335         AD1COSSL (ADC1 Input Scan Select High)       336         ALTDTRx (PWMx Alternate Dead-Time)       238         AUXCONx (PWMx Auxiliary Control)       247         CHOP (PWMx Chop Clock Generator)       234         CLKDIV (Clock Divisor) |                                                               |
| PIC24EPXXXMC20X Devices)       79         PWM Generator 1 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 2 (dsPIC33EPXXXMC20X/50X,       79         PWM Generator 3 (dsPIC33EPXXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         PWM Generator 3 (dsPIC33EPXXMC20X/50X,       80         QEI1 (dsPIC33EPXXMC20X Devices)       80         QEI1 (dsPIC33EPXXMC20X/50X,       81         Reference Clock       93         SPI1 and SPI2       83         System Control       93         Time1 through Time5       75         UART1 and UART2       82         Registers       AD1CHS0 (ADC1 Input Channel 0 Select)       333         AD1CHS123 (ADC1 Input       331         AD1CON1 (ADC1 Control 1)       325         AD1CON2 (ADC1 Control 2)       327         AD1CON3 (ADC1 Control 3)       329         AD1CON4 (ADC1 Control 4)       330         AD1COSSL (ADC1 Input Scan Select High)       335         AD1CSSL (ADC1 Input Scan Select Low)       336         ALTDTRx (PWMx Auternate Dead-Time)       238         AUXCONx (PWMx Auxiliary Control)       247         CHOP (PWMx Chop Clock Generator)       234         CLKDIV (Clock Divisor)   |                                                               |

| CMxMSKCON (Comparator x Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                         |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|
| Gating Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 368                                                                                     |
| CMxMSKSRC (Comparator x Mask Source                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                         |
| Select Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                         |
| CORCON (Core Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 133                                                                                     |
| CRCCON1 (CRC Control 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                         |
| CRCCON2 (CRC Control 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                         |
| CRCXORH (CRC XOR Polynomial High)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         |
| CRCXORL (CRC XOR Polynomial Low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                         |
| CTMUCON1 (CTMU Control 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| CTMUCON2 (CTMU Control 2)<br>CTMUICON (CTMU Current Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                         |
| CVRCON (Comparator Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 219                                                                                     |
| Reference Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 371                                                                                     |
| CxBUFPNT1 (ECANx Filter 0-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 571                                                                                     |
| Buffer Pointer 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 300                                                                                     |
| CxBUFPNT2 (ECANx Filter 4-7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 500                                                                                     |
| Buffer Pointer 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 301                                                                                     |
| CxBUFPNT3 (ECANx Filter 8-11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 501                                                                                     |
| Buffer Pointer 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 301                                                                                     |
| CxBUFPNT4 (ECANx Filter 12-15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 501                                                                                     |
| Buffer Pointer 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 302                                                                                     |
| CxCFG1 (ECANx Baud Rate Configuration 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
| CxCFG2 (ECANx Baud Rate Configuration 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                         |
| CxCTRL1 (ECANx Control 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| CxCTRL2 (ECANx Control 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| CxEC (ECANx Transmit/Receive Error Count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| CxFCTRL (ECANx FIFO Control)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 293                                                                                     |
| CxFEN1 (ECANx Acceptance Filter Enable 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| CxFIFO (ECANx FIFO Status)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                         |
| CxFMSKSEL1 (ECANx Filter 7-0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                         |
| Mask Selection 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 304                                                                                     |
| CxFMSKSEL2 (ECANx Filter 15-8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                         |
| Mask Selection 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 305                                                                                     |
| CxINTE (ECANx Interrupt Enable)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 297                                                                                     |
| CxINTF (ECANx Interrupt Flag)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 295                                                                                     |
| CxRXFnEID (ECANx Acceptance Filter n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
| Extended Identifier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 304                                                                                     |
| CxRXFnSID (ECANx Acceptance Filter n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
| Standard Identifier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                         |
| CxRXFUL1 (ECANx Receive Buffer Full 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                         |
| CxRXFUL2 (ECANx Receive Buffer Full 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 307                                                                                     |
| CxRXMnEID (ECANx Acceptance Filter Mask n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                         |
| Extended Identifier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 306                                                                                     |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                         |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                         |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 306                                                                                     |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 306                                                                                     |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive                                                                                                                                                                                                                                                                                                                                                                                                                                   | 306<br>308                                                                              |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)                                                                                                                                                                                                                                                                                                                                                                                                             | 306<br>308                                                                              |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX                                                                                                                                                                                                                                                                                                                                                                                   | 306<br>308<br>308                                                                       |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)                                                                                                                                                                                                                                                                                                                                                             | 306<br>308<br>308<br>308                                                                |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)                                                                                                                                                                                                                                                                                                                             | 306<br>308<br>308<br>309<br>292                                                         |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)                                                                                                                                                                                                                                                                                                        | 306<br>308<br>308<br>309<br>292<br>383                                                  |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVREV (Device Revision)                                                                                                                                                                                                                                                                            | 306<br>308<br>308<br>309<br>292<br>383<br>383                                           |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)                                                                                                                                                                                                            | 306<br>308<br>308<br>309<br>292<br>383<br>383<br>150                                    |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)                                                                                                                                                                                                            | 306<br>308<br>308<br>309<br>292<br>383<br>383<br>150                                    |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Ping-Pong Status)<br>DMAPWC (DMA Peripheral Write                                                                                                                                           | 306<br>308<br>308<br>309<br>292<br>383<br>383<br>150<br>151                             |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Peripheral Write<br>Collision Status)                                                                                                                                                       | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148                             |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Peripheral Write<br>Collision Status)<br>DMARQC (DMA Request Collision Status)                                                                                                              | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148<br>149                      |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Ping-Pong Status)<br>DMAPWC (DMA Peripheral Write<br>Collision Status)<br>DMARQC (DMA Request Collision Status)                                                                             | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148<br>149<br>146               |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Ping-Pong Status)<br>DMAPPS (DMA Peripheral Write<br>Collision Status)<br>DMARQC (DMA Request Collision Status)<br>DMARQC (DMA Channel x Transfer Count)                                    | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148<br>149<br>146               |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Ping-Pong Status)<br>DMAPPS (DMA Peripheral Write<br>Collision Status)<br>DMARQC (DMA Request Collision Status)<br>DMARQC (DMA Channel x Transfer Count)<br>DMAxCON (DMA Channel x Control) | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148<br>149<br>146<br>142        |
| Extended Identifier)<br>CxRXMnSID (ECANx Acceptance Filter Mask n<br>Standard Identifier)<br>CxRXOVF1 (ECANx Receive<br>Buffer Overflow 1)<br>CxRXOVF2 (ECANx Receive<br>Buffer Overflow 2)<br>CxTRmnCON (ECANx TX/RX<br>Buffer mn Control)<br>CxVEC (ECANx Interrupt Code)<br>DEVID (Device ID)<br>DEVID (Device ID)<br>DEVREV (Device Revision)<br>DMALCA (DMA Last Channel Active Status)<br>DMAPPS (DMA Ping-Pong Status)<br>DMAPPS (DMA Peripheral Write<br>Collision Status)<br>DMARQC (DMA Request Collision Status)<br>DMARQC (DMA Channel x Transfer Count)                                    | 306<br>308<br>309<br>292<br>383<br>383<br>150<br>151<br>148<br>149<br>146<br>142<br>146 |