

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 60 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 35                                                                             |
| Program Memory Size        | 128KB (43K x 24)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 8K x 16                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 9x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 44-VQFN Exposed Pad                                                            |
| Supplier Device Package    | 44-QFN (8x8)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep128mc204-e-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### TABLE 2: dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X MOTOR CONTROL FAMILIES

|                   |                                | <u>~</u>                    |              |                      |               | Re             | mappa                                          | ble P                        | eriphe | erals              |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
|-------------------|--------------------------------|-----------------------------|--------------|----------------------|---------------|----------------|------------------------------------------------|------------------------------|--------|--------------------|------------------|------------------------------------|------|---------------|------------------------------|---------------------|------|-----|----------|-----------|-----------------------|
| Device            | Page Erase Size (Instructions) | Program Flash Memory (Kbyte | RAM (Kbytes) | 16-Bit/32-Bit Timers | Input Capture | Output Compare | Motor Control PWM <sup>(4)</sup><br>(Channels) | Quadrature Encoder Interface | UART   | SPI <sup>(2)</sup> | ECAN™ Technology | External Interrupts <sup>(3)</sup> | I²C™ | CRC Generator | 10-Bit/12-Bit ADC (Channels) | Op Amps/Comparators | СТМИ | PTG | l/O Pins | Pins      | Packages              |
| PIC24EP32MC202    | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| PIC24EP64MC202    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | SPDIP,                |
| PIC24EP128MC202   | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 6                            | 2/3 <sup>(1)</sup>  | Yes  | Yes | 21       | 28        | SOIC,                 |
| PIC24EP256MC202   | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | QFN-S                 |
| PIC24EP512MC202   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| PIC24EP32MC203    | 512                            | 32                          | 4            | -                    |               |                | _                                              | 4                            | 0      | 0                  |                  | 0                                  | 0    | 4             | •                            | 2/4                 | V    | Vee | 05       | 20        |                       |
| PIC24EP64MC203    | 1024                           | 64                          | 8            | 5                    | 4             | 4              | ю                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 8                            | 3/4                 | res  | res | 25       | 30        | VILA                  |
| PIC24EP32MC204    | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| PIC24EP64MC204    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | VTLA <sup>(5)</sup> , |
| PIC24EP128MC204   | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 9                            | 3/4                 | Yes  | Yes | 35       | 44/<br>48 | TQFP,                 |
| PIC24EP256MC204   | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | QFN,<br>UQFN          |
| PIC24EP512MC204   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| PIC24EP64MC206    | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| PIC24EP128MC206   | 1024                           | 128                         | 16           | _                    |               |                |                                                |                              | -      |                    |                  | •                                  |      |               |                              |                     |      |     |          | 64        | TQFP.                 |
| PIC24EP256MC206   | 1024                           | 256                         | 32           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 16                           | 3/4                 | res  | res | 53       |           | QFN                   |
| PIC24EP512MC206   | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP32MC202  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC202  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | SPDIP,                |
| dsPIC33EP128MC202 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 6                            | 2/3(1)              | Yes  | Yes | 21       | 28        | SOIC,                 |
| dsPIC33EP256MC202 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | QFN-S                 |
| dsPIC33EP512MC202 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP32MC203  | 512                            | 32                          | 4            | _                    |               | _              |                                                |                              | -      | _                  |                  | -                                  | -    |               | -                            |                     |      |     |          |           |                       |
| dsPIC33EP64MC203  | 1024                           | 64                          | 8            | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | —                | 3                                  | 2    | 1             | 8                            | 3/4                 | Yes  | Yes | 25       | 36        | VTLA                  |
| dsPIC33EP32MC204  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC204  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | VTLA <sup>(5)</sup> , |
| dsPIC33EP128MC204 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | _                | 3                                  | 2    | 1             | 9                            | 3/4                 | Yes  | Yes | 35       | 44/       | TQFP,                 |
| dsPIC33EP256MC204 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          | 40        | UQFN,                 |
| dsPIC33EP512MC204 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC206  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP128MC206 | 1024                           | 128                         | 16           | _                    |               |                |                                                |                              | -      |                    |                  | -                                  | -    |               |                              |                     |      |     |          |           | TOFP                  |
| dsPIC33EP256MC206 | 1024                           | 256                         | 32           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | —                | 3                                  | 2    | 1             | 16                           | 3/4                 | Yes  | Yes | 53       | 64        | QFN                   |
| dsPIC33EP512MC206 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP32MC502  | 512                            | 32                          | 4            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           |                       |
| dsPIC33EP64MC502  | 1024                           | 64                          | 8            |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | SPDIP,                |
| dsPIC33EP128MC502 | 1024                           | 128                         | 16           | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | 1                | 3                                  | 2    | 1             | 6                            | 2/3(1)              | Yes  | Yes | 21       | 28        | SOIC,                 |
| dsPIC33EP256MC502 | 1024                           | 256                         | 32           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | QFN-S                 |
| dsPIC33EP512MC502 | 1024                           | 512                         | 48           |                      |               |                |                                                |                              |        |                    |                  |                                    |      |               |                              |                     |      |     |          |           | _                     |
| dsPIC33EP32MC503  | 512                            | 32                          | 4            | _                    |               | l .            | 6                                              |                              | _      | 6                  |                  |                                    | -    |               | _                            | <b></b>             |      | ~   | a-       |           |                       |
| dsPIC33EP64MC503  | 1024                           | 64                          | 8            | 5                    | 4             | 4              | 6                                              | 1                            | 2      | 2                  | 1                | 3                                  | 2    | 1             | 8                            | 3/4                 | res  | res | 25       | 36        | VILA                  |

Note 1: On 28-pin devices, Comparator 4 does not have external connections. Refer to Section 25.0 "Op Amp/Comparator Module" for details. 2: Only SPI2 is remappable.

**3:** INTO is not remappable.

4: Only the PWM Faults are remappable.

5: The SSOP and VTLA packages are not available for devices with 512 Kbytes of memory.

### Pin Diagrams (Continued)



# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for digital signal processing. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

## 3.1 Registers

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

## 3.2 Instruction Set

The instruction set for dsPIC33EPXXXGP50X and dsPIC33EPXXXMC20X/50X devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. The instruction set for PIC24EPXXXGP/MC20X devices has the MCU class of instructions only and does not support DSP instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

### 3.3 Data Space Addressing

The base Data Space can be addressed as 64 Kbytes (32K words).

The Data Space includes two ranges of memory, referred to as X and Y data memory. Each memory range is accessible through its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. On dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Spaces have memory locations that are device-specific, and are described further in the data memory maps in **Section 4.2 "Data Address Space"**.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 32-Kbyte aligned program word boundary. The Program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Moreover, the Base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space (EDS) address. The EDS can be addressed as 8M words or 16 Mbytes. Refer to the "**Data Memory**" (DS70595) and "**Program Memory**" (DS70613) sections in the "*dsPIC33/PIC24 Family Reference Manual*" for more details on EDS, PSV and table accesses.

On the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms. PIC24EPXXXGP/MC20X devices do not support Modulo and Bit-Reversed Addressing.

## 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.



# FIGURE 4-8: DATA MEMORY MAP FOR dsPIC33EP64MC20X/50X AND dsPIC33EP64GP50X DEVICES

| TABLE 4   | -1:   | CPU C  | ORE RE            | GISTE  | R MAP F                      | OR dsF | PIC33EP | XXXMC   | 20X/50X   | AND d     | sPIC33I | EPXXX | GP50X  | DEVICE | S ONL | (CON  | TINUE | D)            |
|-----------|-------|--------|-------------------|--------|------------------------------|--------|---------|---------|-----------|-----------|---------|-------|--------|--------|-------|-------|-------|---------------|
| File Name | Addr. | Bit 15 | Bit 14            | Bit 13 | Bit 12                       | Bit 11 | Bit 10  | Bit 9   | Bit 8     | Bit 7     | Bit 6   | Bit 5 | Bit 4  | Bit 3  | Bit 2 | Bit 1 | Bit 0 | All<br>Resets |
| SR        | 0042  | OA     | OB                | SA     | SB                           | OAB    | SAB     | DA      | DC        | IPL2      | IPL1    | IPL0  | RA     | Ν      | OV    | Z     | С     | 0000          |
| CORCON    | 0044  | VAR    | _                 | US<    | 1:0>                         | EDT    |         | DL<2:0> |           | SATA      | SATB    | SATDW | ACCSAT | IPL3   | SFA   | RND   | IF    | 0020          |
| MODCON    | 0046  | XMODEN | YMODEN            | _      | - BWM<3:0> YWM<3:0> XWM<3:0> |        |         |         |           |           |         |       | 0000   |        |       |       |       |               |
| XMODSRT   | 0048  |        | XMODSRT<15:0>     |        |                              |        |         |         |           |           | _       | 0000  |        |        |       |       |       |               |
| XMODEND   | 004A  |        | XMODEND<15:0>     |        |                              |        |         |         |           | _         | 0001    |       |        |        |       |       |       |               |
| YMODSRT   | 004C  |        |                   |        |                              |        |         | YMC     | DSRT<15:0 | >         |         |       |        |        |       |       |       | 0000          |
| YMODEND   | 004E  |        |                   |        |                              |        |         | YMC     | DEND<15:0 | )>        |         |       |        |        |       |       |       | 0001          |
| XBREV     | 0050  | BREN   |                   |        |                              |        |         |         | XBF       | REV<14:0> |         |       |        |        |       |       |       | 0000          |
| DISICNT   | 0052  | _      | — — DISICNT<13:0> |        |                              |        |         |         |           | 0000      |         |       |        |        |       |       |       |               |
| TBLPAG    | 0054  |        | TBLPAG<7:0> 00    |        |                              |        |         |         |           | 0000      |         |       |        |        |       |       |       |               |
| MSTRPR    | 0058  |        | MSTRPR<15:0> 00   |        |                              |        |         |         |           | 0000      |         |       |        |        |       |       |       |               |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

DS70000657H-page 64

# TABLE 4-6: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY (CONTINUED)

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9     | Bit 8 | Bit 7                   | Bit 6   | Bit 5                       | Bit 4   | Bit 3   | Bit 2  | Bit 1   | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|------------|---------|---------|--------|-----------|-------|-------------------------|---------|-----------------------------|---------|---------|--------|---------|--------|---------------|
| IPC35        | 0886  | _      |        | JTAGIP<2:( | )>      | —       |        | ICDIP<2:0 | >     | _                       | —       | —                           | —       | —       | _      | —       | —      | 4400          |
| IPC36        | 0888  |        |        | PTG0IP<2:0 | )>      | —       | PT     | GWDTIP<   | 2:0>  |                         | P       | TGSTEPIP<2                  | :0>     | —       | —      |         | —      | 4440          |
| IPC37        | 088A  |        | _      |            | _       | —       | F      | PTG3IP<2: | )>    | PTG2IP<2:0> PTG1IP<2:0> |         | - PTG2IP<2:0> - PTG1IP<2:0> |         |         | 0444   |         |        |               |
| INTCON1      | 08C0  | NSTDIS | OVAERR | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE     | COVTE | SFTACERR                | DIV0ERR | DMACERR                     | MATHERR | ADDRERR | STKERR | OSCFAIL | —      | 0000          |
| INTCON2      | 08C2  | GIE    | DISI   | SWTRAP     | —       | _       | _      |           |       |                         | —       | —                           | —       | —       | INT2EP | INT1EP  | INT0EP | 8000          |
| INTCON3      | 08C4  |        | —      |            | _       | _       | _      |           |       |                         | —       | DAE                         | DOOVR   | —       | —      |         | —      | 0000          |
| INTCON4      | 08C6  |        | —      |            | _       | _       | _      |           |       |                         | —       | —                           | —       | —       | —      |         | SGHT   | 0000          |
| INTTREG      | 08C8  | _      | _      | _          | _       |         | ILR<   | 3:0>      |       | VECNUM<7:0>             |         |                             |         |         | 0000   |         |        |               |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

Allocating different Page registers for read and write access allows the architecture to support data movement between different pages in data memory. This is accomplished by setting the DSRPAG register value to the page from which you want to read, and configuring the DSWPAG register to the page to which it needs to be written. Data can also be moved from different PSV to EDS pages, by configuring the DSRPAG and DSWPAG registers to address PSV and EDS space, respectively. The data can be moved between pages by a single instruction.

When an EDS or PSV page overflow or underflow occurs, EA<15> is cleared as a result of the register indirect EA calculation. An overflow or underflow of the EA in the EDS or PSV pages can occur at the page boundaries when:

- The initial address prior to modification addresses an EDS or PSV page
- The EA calculation uses Pre-Modified or Post-Modified Register Indirect Addressing; however, this does not include Register Offset Addressing

In general, when an overflow is detected, the DSxPAG register is incremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. When an underflow is detected, the DSxPAG register is decremented and the EA<15> bit is set to keep the base address within the EDS or PSV window. This creates a linear EDS and PSV address space, but only when using Register Indirect Addressing modes.

Exceptions to the operation described above arise when entering and exiting the boundaries of Page 0, EDS and PSV spaces. Table 4-61 lists the effects of overflow and underflow scenarios at different boundaries.

In the following cases, when overflow or underflow occurs, the EA<15> bit is set and the DSxPAG is not modified; therefore, the EA will wrap to the beginning of the current page:

- · Register Indirect with Register Offset Addressing
- Modulo Addressing
- · Bit-Reversed Addressing

|             |            |                | Before       |                        |                | After        |                        |
|-------------|------------|----------------|--------------|------------------------|----------------|--------------|------------------------|
| 0/U,<br>R/W | Operation  | DSxPAG         | DS<br>EA<15> | Page<br>Description    | DSxPAG         | DS<br>EA<15> | Page<br>Description    |
| O,<br>Read  |            | DSRPAG = 0x1FF | 1            | EDS: Last page         | DSRPAG = 0x1FF | 0            | See Note 1             |
| O,<br>Read  | [++\Wn]    | DSRPAG = 0x2FF | 1            | PSV: Last lsw<br>page  | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page |
| O,<br>Read  | [Wn++]     | DSRPAG = 0x3FF | 1            | PSV: Last MSB<br>page  | DSRPAG = 0x3FF | 0            | See Note 1             |
| O,<br>Write |            | DSWPAG = 0x1FF | 1            | EDS: Last page         | DSWPAG = 0x1FF | 0            | See Note 1             |
| U,<br>Read  |            | DSRPAG = 0x001 | 1            | PSV page               | DSRPAG = 0x001 | 0            | See Note 1             |
| U,<br>Read  | [Wn]<br>Or | DSRPAG = 0x200 | 1            | PSV: First Isw<br>page | DSRPAG = 0x200 | 0            | See Note 1             |
| U,<br>Read  | [ //11 - ] | DSRPAG = 0x300 | 1            | PSV: First MSB<br>page | DSRPAG = 0x2FF | 1            | PSV: Last Isw<br>page  |

# TABLE 4-61: OVERFLOW AND UNDERFLOW SCENARIOS AT PAGE 0, EDS and PSV SPACE BOUNDARIES<sup>(2,3,4)</sup>

Legend: O = Overflow, U = Underflow, R = Read, W = Write

Note 1: The Register Indirect Addressing now addresses a location in the base Data Space (0x0000-0x8000).

2: An EDS access with DSxPAG = 0x000 will generate an address error trap.

- **3:** Only reads from PS are supported using DSRPAG. An attempt to write to PS using DSWPAG will generate an address error trap.
- 4: Pseudo-Linear Addressing is not supported for large offsets.

#### 4.4.2 EXTENDED X DATA SPACE

The lower portion of the base address space range, between 0x0000 and 0x7FFF, is always accessible regardless of the contents of the Data Space Page registers. It is indirectly addressable through the register indirect instructions. It can be regarded as being located in the default EDS Page 0 (i.e., EDS address range of 0x000000 to 0x007FFF with the base address bit, EA<15> = 0, for this address range). However, Page 0 cannot be accessed through the upper 32 Kbytes, 0x8000 to 0xFFFF, of base Data Space, in combination with DSRPAG = 0x000 or DSWPAG = 0x000. Consequently, DSRPAG and DSWPAG are initialized to 0x001 at Reset.

- Note 1: DSxPAG should not be used to access Page 0. An EDS access with DSxPAG set to 0x000 will generate an address error trap.
  - 2: Clearing the DSxPAG in software has no effect.

The remaining pages, including both EDS and PSV pages, are only accessible using the DSRPAG or DSWPAG registers in combination with the upper 32 Kbytes, 0x8000 to 0xFFFF, of the base address, where base address bit, EA<15> = 1.

For example, when DSRPAG = 0x001 or DSWPAG = 0x001, accesses to the upper 32 Kbytes, 0x8000 to 0xFFFF, of the Data Space will map to the EDS address range of 0x008000 to 0x00FFFF. When DSRPAG = 0x002 or DSWPAG = 0x002, accesses to the upper 32 Kbytes of the Data Space will map to the EDS address range of 0x010000 to 0x017FFF and so on, as shown in the EDS memory map in Figure 4-17.

For more information on the PSV page access using Data Space Page registers, refer to the "**Program Space Visibility from Data Space**" section in "**Program Memory**" (DS70613) of the "*dsPIC33/ PIC24 Family Reference Manual*".



#### FIGURE 4-17: EDS MEMORY MAP

| R/W-0           | R/W-0                             | R/W-0            | R/W-0               | R/W-0                     | U-0               | U-0             | U-0     |
|-----------------|-----------------------------------|------------------|---------------------|---------------------------|-------------------|-----------------|---------|
| CHEN            | SIZE                              | DIR              | HALF                | NULLW                     | _                 | —               | —       |
| bit 15          |                                   |                  |                     |                           |                   |                 | bit 8   |
|                 |                                   |                  |                     |                           |                   |                 |         |
| U-0             | U-0                               | R/W-0            | R/W-0               | U-0                       | U-0               | R/W-0           | R/W-0   |
|                 |                                   | AMODE1           | AMODE0              |                           |                   | MODE1           | MODE0   |
| bit 7           |                                   |                  |                     |                           |                   |                 | bit 0   |
|                 |                                   |                  |                     |                           |                   |                 |         |
| Legend:         |                                   |                  | ,                   |                           |                   | (0)             |         |
| R = Readable    | bit                               | W = Writable     | bit                 |                           | mented bit, read  | as '0'          |         |
| -n = Value at F | POR                               | '1' = Bit is set |                     | $0^{\prime}$ = Bit is cle | eared             | x = Bit is unkn | IOWN    |
| bit 15          |                                   | Channel Enabl    | o hit               |                           |                   |                 |         |
| bit 15          | 1 = Channel                       | is enabled       |                     |                           |                   |                 |         |
|                 | 0 = Channel                       | is disabled      |                     |                           |                   |                 |         |
| bit 14          | SIZE: DMA D                       | ata Transfer Si  | ze bit              |                           |                   |                 |         |
|                 | 1 = Byte                          |                  |                     |                           |                   |                 |         |
|                 | 0 = Word                          |                  |                     |                           |                   |                 |         |
| bit 13          | DIR: DMA Tra                      | ansfer Direction | ) bit (source/d     | estination bus            | select)           |                 |         |
|                 | 1 = Reads from  0 = Reads from  1 | om RAM addre     | ddress. writes to p | s to RAM addr             | ess<br>ess        |                 |         |
| bit 12          | HALF: DMA                         | Block Transfer   | Interrupt Sele      | ct bit                    |                   |                 |         |
|                 | 1 = Initiates i                   | nterrupt when I  | nalf of the dat     | a has been mo             | oved              |                 |         |
|                 | 0 = Initiates i                   | nterrupt when a  | all of the data     | has been mov              | ved               |                 |         |
| bit 11          | NULLW: Null                       | Data Periphera   | al Write Mode       | Select bit                |                   |                 |         |
|                 | 1 = Null data                     | write to periph  | eral in additio     | n to RAM write            | e (DIR bit must a | also be clear)  |         |
| bit 10-6        | Unimplemen                        | ted: Read as '   | ר'                  |                           |                   |                 |         |
| bit 5-4         | AMODE<1:0                         | : DMA Channe     | el Addressina       | Mode Select               | bits              |                 |         |
|                 | 11 = Reserve                      | ed               |                     |                           |                   |                 |         |
|                 | 10 = Peripher                     | ral Indirect Add | ressing mode        |                           |                   |                 |         |
|                 | 01 = Register                     | Indirect withou  | ut Post-Increm      | nent mode                 |                   |                 |         |
| hit 3 2         |                                   | tod: Pood as '   | ost-incremen        | tmode                     |                   |                 |         |
| bit $1_0$       |                                   | DMA Channel      | Operating Mc        | nda Salact hits           |                   |                 |         |
| bit 1-0         | 11 = One-Sh                       | ot. Pina-Pona r  | nodes are en        | abled (one blo            | ck transfer from  | /to each DMA b  | ouffer) |
|                 | 10 = Continue                     | ous, Ping-Pong   | modes are e         | nabled                    |                   |                 |         |
|                 | 01 = One-Sho                      | ot, Ping-Pong r  | nodes are dis       | abled                     |                   |                 |         |
|                 |                                   | ous, Ping-Pong   | modes are d         | ISADIEO                   |                   |                 |         |

#### REGISTER 8-1: DMAXCON: DMA CHANNEL X CONTROL REGISTER

#### 11.4.4.2 Output Mapping

In contrast to inputs, the outputs of the Peripheral Pin Select options are mapped on the basis of the pin. In this case, a control register associated with a particular pin dictates the peripheral output to be mapped. The RPORx registers are used to control output mapping. Like the RPINRx registers, each register contains sets of 6-bit fields, with each set associated with one RPn pin (see Register 11-18 through Register 11-27). The value of the bit field corresponds to one of the peripherals and that peripheral's output is mapped to the pin (see Table 11-3 and Figure 11-3).

A null output is associated with the output register Reset value of '0'. This is done to ensure that remappable outputs remain disconnected from all output pins by default.

#### FIGURE 11-3: MULTIPLEXING REMAPPABLE OUTPUT FOR RPn



#### 11.4.4.3 Mapping Limitations

The control schema of the peripheral select pins is not limited to a small range of fixed peripheral configurations. There are no mutual or hardware-enforced lockouts between any of the peripheral mapping SFRs. Literally any combination of peripheral mappings across any or all of the RPn pins is possible. This includes both many-toone and one-to-many mappings of peripheral inputs and outputs to pins. While such mappings may be technically possible from a configuration point of view, they may not be supportable from an electrical point of view.

#### TABLE 11-3: OUTPUT SELECTION FOR REMAPPABLE PINS (RPn)

| Function                | RPxR<5:0> | Output Name                                   |
|-------------------------|-----------|-----------------------------------------------|
| Default PORT            | 000000    | RPn tied to Default Pin                       |
| U1TX                    | 000001    | RPn tied to UART1 Transmit                    |
| U2TX                    | 000011    | RPn tied to UART2 Transmit                    |
| SDO2                    | 001000    | RPn tied to SPI2 Data Output                  |
| SCK2                    | 001001    | RPn tied to SPI2 Clock Output                 |
| SS2                     | 001010    | RPn tied to SPI2 Slave Select                 |
| C1TX <sup>(2)</sup>     | 001110    | RPn tied to CAN1 Transmit                     |
| OC1                     | 010000    | RPn tied to Output Compare 1 Output           |
| OC2                     | 010001    | RPn tied to Output Compare 2 Output           |
| OC3                     | 010010    | RPn tied to Output Compare 3 Output           |
| OC4                     | 010011    | RPn tied to Output Compare 4 Output           |
| C1OUT                   | 011000    | RPn tied to Comparator Output 1               |
| C2OUT                   | 011001    | RPn tied to Comparator Output 2               |
| C3OUT                   | 011010    | RPn tied to Comparator Output 3               |
| SYNCO1 <sup>(1)</sup>   | 101101    | RPn tied to PWM Primary Time Base Sync Output |
| QEI1CCMP <sup>(1)</sup> | 101111    | RPn tied to QEI 1 Counter Comparator Output   |
| REFCLKO                 | 110001    | RPn tied to Reference Clock Output            |
| C4OUT                   | 110010    | RPn tied to Comparator Output 4               |

Note 1: This function is available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: This function is available in dsPIC33EPXXXGP/MC50X devices only.

# 12.2 Timer1 Control Register

| R/W-0              | U-0                                                                                                                                                                   | R/W-0                                              | U-0                       | U-0              | U-0                      | U-0                | U-0   |  |  |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------|------------------|--------------------------|--------------------|-------|--|--|--|
| TON <sup>(1)</sup> | —                                                                                                                                                                     | TSIDL                                              | —                         | _                | —                        | —                  | —     |  |  |  |
| bit 15             |                                                                                                                                                                       |                                                    |                           |                  |                          |                    | bit 8 |  |  |  |
|                    |                                                                                                                                                                       |                                                    |                           |                  |                          |                    |       |  |  |  |
| U-0                | R/W-0                                                                                                                                                                 | R/W-0                                              | R/W-0                     | U-0              | R/W-0                    | R/W-0              | U-0   |  |  |  |
|                    | TGATE                                                                                                                                                                 | TCKPS1                                             | TCKPS0                    | _                | TSYNC <sup>(1)</sup>     | TCS <sup>(1)</sup> | —     |  |  |  |
| bit 7              |                                                                                                                                                                       |                                                    |                           |                  |                          |                    | bit 0 |  |  |  |
|                    |                                                                                                                                                                       |                                                    |                           |                  |                          |                    |       |  |  |  |
| Legend:            |                                                                                                                                                                       |                                                    |                           |                  |                          |                    |       |  |  |  |
| R = Readab         | ole bit                                                                                                                                                               | W = Writable                                       | bit                       | U = Unimpler     | mented bit, read         | as '0'             |       |  |  |  |
| -n = Value a       | at POR                                                                                                                                                                | '1' = Bit is set                                   |                           | '0' = Bit is cle | ared                     | x = Bit is unkn    | own   |  |  |  |
|                    |                                                                                                                                                                       | (4)                                                |                           |                  |                          |                    |       |  |  |  |
| bit 15             | TON: Timer1                                                                                                                                                           | On bit <sup>(1)</sup>                              |                           |                  |                          |                    |       |  |  |  |
|                    | 1 = Starts 16-                                                                                                                                                        | bit Limer1<br>bit Timer1                           |                           |                  |                          |                    |       |  |  |  |
| bit 1/             | Unimplement                                                                                                                                                           | ted: Pead as '                                     | ı'                        |                  |                          |                    |       |  |  |  |
| bit 13             |                                                                                                                                                                       | 1 Stop in Idle N                                   | lode hit                  |                  |                          |                    |       |  |  |  |
| DIC 15             | 1 = Discontinu                                                                                                                                                        | i stop in lae k                                    | eration when a            | device enters l  | dle mode                 |                    |       |  |  |  |
|                    | 0 = Continues                                                                                                                                                         | module opera                                       | tion in Idle mo           | ode              |                          |                    |       |  |  |  |
| bit 12-7           | Unimplement                                                                                                                                                           | ted: Read as '                                     | )'                        |                  |                          |                    |       |  |  |  |
| bit 6              | TGATE: Time                                                                                                                                                           | . TGATE: Timer1 Gated Time Accumulation Enable bit |                           |                  |                          |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                            | <u>1:</u><br>prod                                  |                           |                  |                          |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                            | 0.<br>0.                                           |                           |                  |                          |                    |       |  |  |  |
|                    | 1 = Gated tim                                                                                                                                                         | <u>e</u> accumulatior                              | n is enabled              |                  |                          |                    |       |  |  |  |
|                    | 0 = Gated tim                                                                                                                                                         | e accumulatior                                     | n is disabled             |                  |                          |                    |       |  |  |  |
| bit 5-4            | TCKPS<1:0>                                                                                                                                                            | : Timer1 Input                                     | Clock Prescal             | e Select bits    |                          |                    |       |  |  |  |
|                    | 11 = 1:256                                                                                                                                                            |                                                    |                           |                  |                          |                    |       |  |  |  |
|                    | 10 = 1:64<br>01 = 1:8                                                                                                                                                 |                                                    |                           |                  |                          |                    |       |  |  |  |
|                    | 01 = 1.0<br>00 = 1.1                                                                                                                                                  |                                                    |                           |                  |                          |                    |       |  |  |  |
| bit 3              | Unimplement                                                                                                                                                           | ted: Read as '                                     | )'                        |                  |                          |                    |       |  |  |  |
| bit 2              | TSYNC: Time                                                                                                                                                           | er1 External Clo                                   | ock Input Sync            | chronization Se  | elect bit <sup>(1)</sup> |                    |       |  |  |  |
|                    | When TCS =                                                                                                                                                            | 1:                                                 |                           |                  |                          |                    |       |  |  |  |
|                    | 1 = Synchroni                                                                                                                                                         | izes external cl                                   | ock input                 |                  |                          |                    |       |  |  |  |
|                    | 0 = Does not                                                                                                                                                          | synchronize ex                                     | ternal clock in           | nput             |                          |                    |       |  |  |  |
|                    | This bit is jand                                                                                                                                                      | <u>ored</u> .                                      |                           |                  |                          |                    |       |  |  |  |
| bit 1              | TCS: Timer1 (                                                                                                                                                         | Clock Source S                                     | Select bit <sup>(1)</sup> |                  |                          |                    |       |  |  |  |
|                    | 1 = External c                                                                                                                                                        | lock is from pir                                   | n, T1CK (on th            | ne rising edge)  |                          |                    |       |  |  |  |
|                    | 0 = Internal cl                                                                                                                                                       | ock (FP)                                           |                           | 5 5-7            |                          |                    |       |  |  |  |
| bit 0              | Unimplement                                                                                                                                                           | ted: Read as '                                     | )'                        |                  |                          |                    |       |  |  |  |
| Note 1: \          | : When Timer1 is enabled in External Synchronous Counter mode (TCS = 1, TSYNC = 1, TON = 1), any attempts by user software to write to the TMR1 register are ignored. |                                                    |                           |                  |                          |                    |       |  |  |  |

### REGISTER 12-1: T1CON: TIMER1 CONTROL REGISTER

© 2011-2013 Microchip Technology Inc.

# 16.3 PWMx Control Registers

#### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER

| R/W-0  | U-0 | R/W-0  | HS/HC-0 | R/W-0 | R/W-0               | R/W-0                  | R/W-0                  |
|--------|-----|--------|---------|-------|---------------------|------------------------|------------------------|
| PTEN   | —   | PTSIDL | SESTAT  | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> |
| bit 15 |     |        |         |       |                     |                        | bit 8                  |

| R/W-0                 | R/W-0                   | R/W-0                   | R/W-0                   | R/W-0      | R/W-0                  | R/W-0                  | R/W-0                  |
|-----------------------|-------------------------|-------------------------|-------------------------|------------|------------------------|------------------------|------------------------|
| SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3(1) | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> |
| bit 7                 |                         |                         |                         |            |                        |                        | bit 0                  |

| Legend:           | HC = Hardware Clearable bit | HS = Hardware Settable bit |                    |
|-------------------|-----------------------------|----------------------------|--------------------|
| R = Readable bit  | W = Writable bit            | U = Unimplemented bit, re  | ad as '0'          |
| -n = Value at POR | '1' = Bit is set            | '0' = Bit is cleared       | x = Bit is unknown |

| bit 15  | PTEN: PWMx Module Enable bit                                                                                                                     |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <ul> <li>1 = PWMx module is enabled</li> <li>0 = PWMx module is disabled</li> </ul>                                                              |
| bit 14  | Unimplemented: Read as '0'                                                                                                                       |
| bit 13  | PTSIDL: PWMx Time Base Stop in Idle Mode bit                                                                                                     |
|         | <ul> <li>1 = PWMx time base halts in CPU Idle mode</li> <li>0 = PWMx time base runs in CPU Idle mode</li> </ul>                                  |
| bit 12  | SESTAT: Special Event Interrupt Status bit                                                                                                       |
|         | <ul> <li>1 = Special event interrupt is pending</li> <li>0 = Special event interrupt is not pending</li> </ul>                                   |
| bit 11  | SEIEN: Special Event Interrupt Enable bit                                                                                                        |
|         | 1 = Special event interrupt is enabled                                                                                                           |
|         | 0 = Special event interrupt is disabled                                                                                                          |
| bit 10  | EIPU: Enable Immediate Period Updates bit <sup>(1)</sup>                                                                                         |
|         | <ul> <li>1 = Active Period register is updated immediately</li> <li>0 = Active Period register updates occur on PWMx cycle boundaries</li> </ul> |
| bit 9   | SYNCPOL: Synchronize Input and Output Polarity bit <sup>(1)</sup>                                                                                |
|         | 1 = SYNCI1/SYNCO1 polarity is inverted (active-low)                                                                                              |
|         | 0 = SYNCI1/SYNCO1 is active-high                                                                                                                 |
| bit 8   | SYNCOEN: Primary Time Base Sync Enable bit <sup>(1)</sup>                                                                                        |
|         | 1 = SYNCO1 output is enabled                                                                                                                     |
| L:1 7   | 0 = SYNCOT output is disabled                                                                                                                    |
| DIT /   | SYNCEN: External Time Base Synchronization Enable bit                                                                                            |
|         | 1 = External synchronization of primary time base is enabled                                                                                     |
|         |                                                                                                                                                  |
| Note 1: | These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user                                            |
|         | application must program the period register with a value that is slightly larger than the expected period of                                    |

the external synchronization input signal.

2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection.

| REGISTER 16-2: PTCON2: PWMx PRIMARY MASTER CLOCK DIVIDER SELECT REGISTER |
|--------------------------------------------------------------------------|
|--------------------------------------------------------------------------|

| U-0                                | U-0 | U-0              | U-0 | U-0                                | U-0                     | U-0                     | U-0         |
|------------------------------------|-----|------------------|-----|------------------------------------|-------------------------|-------------------------|-------------|
| —                                  | —   | —                | _   | —                                  | —                       | —                       | —           |
| bit 15                             | -   |                  |     | ·                                  |                         |                         | bit 8       |
|                                    |     |                  |     |                                    |                         |                         |             |
| U-0                                | U-0 | U-0              | U-0 | U-0                                | R/W-0                   | R/W-0                   | R/W-0       |
|                                    | _   | —                | —   | —                                  | PCLKDIV2 <sup>(1)</sup> | PCLKDIV1 <sup>(1)</sup> | PCLKDIV0(1) |
| bit 7 bit 0                        |     |                  |     |                                    |                         |                         |             |
|                                    |     |                  |     |                                    |                         |                         |             |
| Legend:                            |     |                  |     |                                    |                         |                         |             |
| R = Readable bit                   |     | W = Writable bit |     | U = Unimplemented bit, read as '0' |                         |                         |             |
| -n = Value at POR                  |     | '1' = Bit is set |     | '0' = Bit is cleared               |                         | x = Bit is unknown      |             |
| <u> </u>                           |     |                  |     |                                    |                         |                         |             |
| bit 15.2 Unimplemented Deed as '0' |     |                  |     |                                    |                         |                         |             |

#### bit 15-3 Unimplemented: Read as '0'

bit 2-0 PCLKDIV<2:0>: PWMx Input Clock Prescaler (Divider) Select bits<sup>(1)</sup>

- 111 = Reserved 110 = Divide-by-64 101 = Divide-by-32
- 100 = Divide-by-32100 = Divide-by-16
- 011 = Divide-by-8
- 010 = Divide-by-4
- 001 = Divide-by-2
- 000 = Divide-by-1, maximum PWMx timing resolution (power-on default)
- **Note 1:** These bits should be changed only when PTEN = 0. Changing the clock selection during operation will yield unpredictable results.

# 24.2 PTG Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 24.2.1 KEY RESOURCES

- "Peripheral Trigger Generator" (DS70669) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# **REGISTER 24-3: PTGBTE: PTG BROADCAST TRIGGER ENABLE REGISTER**<sup>(1,2)</sup> (CONTINUED)

| bit 4 | OC1CS: Clock Source for OC1 bit                                                                                                                                                                |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | <ul> <li>1 = Generates clock pulse when the broadcast command is executed</li> <li>0 = Does not generate clock pulse when the broadcast command is executed</li> </ul>                         |
| bit 3 | OC4TSS: Trigger/Synchronization Source for OC4 bit                                                                                                                                             |
|       | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |
| bit 2 | OC3TSS: Trigger/Synchronization Source for OC3 bit                                                                                                                                             |
|       | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |
| bit 1 | OC2TSS: Trigger/Synchronization Source for OC2 bit                                                                                                                                             |
|       | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |
| bit 0 | OC1TSS: Trigger/Synchronization Source for OC1 bit                                                                                                                                             |
|       | <ul> <li>1 = Generates Trigger/Synchronization when the broadcast command is executed</li> <li>0 = Does not generate Trigger/Synchronization when the broadcast command is executed</li> </ul> |
|       |                                                                                                                                                                                                |

- **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1).
  - 2: This register is only used with the PTGCTRL OPTION = 1111 Step command.





#### 26.1 Overview

The CRC module can be programmed for CRC polynomials of up to the 32nd order, using up to 32 bits. Polynomial length, which reflects the highest exponent in the equation, is selected by the PLEN<4:0> bits (CRCCON2<4:0>).

The CRCXORL and CRCXORH registers control which exponent terms are included in the equation. Setting a particular bit includes that exponent term in the equation; functionally, this includes an XOR operation on the corresponding bit in the CRC engine. Clearing the bit disables the XOR.

For example, consider two CRC polynomials, one a 16-bit equation and the other a 32-bit equation:

$$\begin{array}{c} x16+x12+x5+1\\ \text{and}\\ x32+x26+x23+x22+x16+x12+x11+x10+x8+x7\\ +x5+x4+x2+x+1 \end{array}$$

To program these polynomials into the CRC generator, set the register bits as shown in Table 26-1.

Note that the appropriate positions are set to '1' to indicate that they are used in the equation (for example, X26 and X23). The 0 bit required by the equation is always XORed; thus, X0 is a don't care. For a polynomial of length N, it is assumed that the *N*th bit will always be used, regardless of the bit setting. Therefore, for a polynomial length of 32, there is no 32nd bit in the CRCxOR register.

# TABLE 26-1:CRC SETUP EXAMPLES FOR16 AND 32-BIT POLYNOMIAL

| CBC Control | Bit Values             |                        |  |  |  |
|-------------|------------------------|------------------------|--|--|--|
| Bits        | 16-bit<br>Polynomial   | 32-bit<br>Polynomial   |  |  |  |
| PLEN<4:0>   | 01111                  | 11111                  |  |  |  |
| X<31:16>    | 0000 0000<br>0000 000x | 0000 0100<br>1100 0001 |  |  |  |
| X<15:0>     | 0001 0000<br>0010 000x | 0001 1101<br>1011 011x |  |  |  |

## 26.2 Programmable CRC Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 26.2.1 KEY RESOURCES

- "Programmable Cyclic Redundancy Check (CRC)" (DS70346) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# **30.0 ELECTRICAL CHARACTERISTICS**

This section provides an overview of dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

Absolute maximum ratings for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

# Absolute Maximum Ratings<sup>(1)</sup>

| Ambient temperature under bias                                                 | 40°C to +125°C       |
|--------------------------------------------------------------------------------|----------------------|
| Storage temperature                                                            | 65°C to +150°C       |
| Voltage on VDD with respect to Vss                                             | -0.3V to +4.0V       |
| Voltage on any pin that is not 5V tolerant, with respect to Vss <sup>(3)</sup> | 0.3V to (VDD + 0.3V) |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD \ge 3.0V^{(3)}$   | 0.3V to +5.5V        |
| Voltage on any 5V tolerant pin with respect to Vss when $VDD < 3.0V^{(3)}$     | -0.3V to +3.6V       |
| Maximum current out of Vss pin                                                 |                      |
| Maximum current into VDD pin <sup>(2)</sup>                                    |                      |
| Maximum current sunk/sourced by any 4x I/O pin                                 |                      |
| Maximum current sunk/sourced by any 8x I/O pin                                 | 25 mA                |
| Maximum current sunk by all ports <sup>(2,4)</sup>                             | 200 mA               |

- **Note 1:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
  - 2: Maximum allowable current is a function of device maximum power dissipation (see Table 30-2).
  - 3: See the "Pin Diagrams" section for the 5V tolerant pins.
  - 4: Exceptions are: dsPIC33EPXXXGP502, dsPIC33EPXXXMC202/502 and PIC24EPXXXGP/MC202 devices, which have a maximum sink/source capability of 130 mA.

NOTES:



# 44-Lead Plastic Quad Flat, No Lead Package (ML) - 8x8 mm Body [QFN]

Note:

Microchip Technology Drawing C04-103C Sheet 1 of 2

# TABLE A-1:MAJOR SECTION UPDATES (CONTINUED)

| Section Name                                 | Update Description                                                                                                                                                       |
|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section 30.0 "Electrical<br>Characteristics" | Removed Voltage on VCAP with respect to Vss and added Note 5 in Absolute Maximum Ratings <sup>(1)</sup> .                                                                |
|                                              | Removed Parameter DC18 (VCORE) and Note 3 from the DC Temperature and Voltage Specifications (see Table 30-4).                                                           |
|                                              | Updated Note 1 in the DC Characteristics: Operating Current (IDD) (see Table 30-6).                                                                                      |
|                                              | Updated Note 1 in the DC Characteristics: Idle Current (IIDLE) (see Table 30-7).                                                                                         |
|                                              | Changed the Typical values for Parameters DC60a-DC60d and updated Note 1 in the DC Characteristics: Power-down Current (IPD) (see Table 30-8).                           |
|                                              | Updated Note 1 in the DC Characteristics: Doze Current (IDOZE) (see Table 30-9).                                                                                         |
|                                              | Updated Note 2 in the Electrical Characteristics: BOR (see Table 30-12).                                                                                                 |
|                                              | Updated Parameters CM20 and CM31, and added Parameters CM44 and CM45 in the AC/DC Characteristics: Op amp/Comparator (see Table 30-14).                                  |
|                                              | Added the Op amp/Comparator Reference Voltage Settling Time Specifications (see Table 30-15).                                                                            |
|                                              | Added Op amp/Comparator Voltage Reference DC Specifications (see Table 30-16).                                                                                           |
|                                              | Updated Internal FRC Accuracy Parameter F20a (see Table 30-21).                                                                                                          |
|                                              | Updated the Typical value and Units for Parameter CTMUI1, and added Parameters CTMUI4, CTMUFV1, and CTMUFV2 to the CTMU Current Source Specifications (see Table 30-55). |
| Section 31.0 "Packaging<br>Information"      | Updated packages by replacing references of VLAP with TLA.                                                                                                               |
| "Product Identification<br>System"           | Changed VLAP to TLA.                                                                                                                                                     |