Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | etails | | |---------------------------|--------------------------------------------------------------------------------| | roduct Status | Active | | ore Processor | PIC | | ore Size | 16-Bit | | peed | 70 MIPs | | onnectivity | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART | | eripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | umber of I/O | 53 | | rogram Memory Size | 128KB (43K x 24) | | rogram Memory Type | FLASH | | EPROM Size | - | | AM Size | 8K x 16 | | oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | ata Converters | A/D 16x10b/12b | | scillator Type | Internal | | perating Temperature | -40°C ~ 85°C (TA) | | ounting Type | Surface Mount | | ackage / Case | 64-TQFP | | upplier Device Package | 64-TQFP (10x10) | | ırchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep128mc206-i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 3.8 Arithmetic Logic Unit (ALU) The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X ALU is 16 bits wide, and is capable of addition, subtraction, bit shifts and logic operations. Unless otherwise mentioned, arithmetic operations are two's complement in nature. Depending on the operation, the ALU can affect the values of the Carry (C), Zero (Z), Negative (N), Overflow (OV) and Digit Carry (DC) Status bits in the SR register. The C and DC Status bits operate as Borrow and Digit Borrow bits, respectively, for subtraction operations. The ALU can perform 8-bit or 16-bit operations, depending on the mode of the instruction that is used. Data for the ALU operation can come from the W register array or data memory, depending on the addressing mode of the instruction. Likewise, output data from the ALU can be written to the W register array or a data memory location. Refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157) for information on the SR bits affected by each instruction. The core CPU incorporates hardware support for both multiplication and division. This includes a dedicated hardware multiplier and support hardware for 16-bit divisor division. #### 3.8.1 MULTIPLIER Using the high-speed 17-bit x 17-bit multiplier, the ALU supports unsigned, signed, or mixed-sign operation in several MCU multiplication modes: - 16-bit x 16-bit signed - 16-bit x 16-bit unsigned - 16-bit signed x 5-bit (literal) unsigned - 16-bit signed x 16-bit unsigned - · 16-bit unsigned x 5-bit (literal) unsigned - 16-bit unsigned x 16-bit signed - · 8-bit unsigned x 8-bit unsigned #### 3.8.2 DIVIDER The divide block supports 32-bit/16-bit and 16-bit/16-bit signed and unsigned integer divide operations with the following data sizes: - · 32-bit signed/16-bit signed divide - · 32-bit unsigned/16-bit unsigned divide - 16-bit signed/16-bit signed divide - · 16-bit unsigned/16-bit unsigned divide The quotient for all divide instructions ends up in W0 and the remainder in W1. The 16-bit signed and unsigned DIV instructions can specify any W register for both the 16-bit divisor (Wn) and any W register (aligned) pair (W(m + 1):Wm) for the 32-bit dividend. The divide algorithm takes one cycle per bit of divisor, so both 32-bit/16-bit and 16-bit/16-bit instructions take the same number of cycles to execute. # 3.9 DSP Engine (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X Devices Only) The DSP engine consists of a high-speed 17-bit x 17-bit multiplier, a 40-bit barrel shifter and a 40-bit adder/subtracter (with two target accumulators, round and saturation logic). The DSP engine can also perform inherent accumulator-to-accumulator operations that require no additional data. These instructions are ADD, SUB and NEG. The DSP engine has options selected through bits in the CPU Core Control register (CORCON), as listed below: - Fractional or integer DSP multiply (IF) - · Signed, unsigned or mixed-sign DSP multiply (US) - Conventional or convergent rounding (RND) - · Automatic saturation on/off for ACCA (SATA) - · Automatic saturation on/off for ACCB (SATB) - Automatic saturation on/off for writes to data memory (SATDW) - Accumulator Saturation mode selection (ACCSAT) TABLE 3-2: DSP INSTRUCTIONS SUMMARY | Instruction | Algebraic<br>Operation | ACC Write<br>Back | |-------------|-------------------------|-------------------| | CLR | A = 0 | Yes | | ED | $A = (x - y)^2$ | No | | EDAC | $A = A + (x - y)^2$ | No | | MAC | $A = A + (x \bullet y)$ | Yes | | MAC | $A = A + x^2$ | No | | MOVSAC | No change in A | Yes | | MPY | $A = x \cdot y$ | No | | MPY | $A = x^2$ | No | | MPY.N | $A = -x \bullet y$ | No | | MSC | $A = A - x \bullet y$ | Yes | #### 4.2.5 X AND Y DATA SPACES The dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X core has two Data Spaces, X and Y. These Data Spaces can be considered either separate (for some DSP instructions) or as one unified linear address range (for MCU instructions). The Data Spaces are accessed using two Address Generation Units (AGUs) and separate data paths. This feature allows certain instructions to concurrently fetch two words from RAM, thereby enabling efficient execution of DSP algorithms, such as Finite Impulse Response (FIR) filtering and Fast Fourier Transform (FFT). The X Data Space is used by all instructions and supports all addressing modes. X Data Space has separate read and write data buses. The X read data bus is the read data path for all instructions that view Data Space as combined X and Y address space. It is also the X data prefetch path for the dual operand DSP instructions (MAC class). The Y Data Space is used in concert with the X Data Space by the MAC class of instructions (CLR, ED, EDAC, MAC, MOVSAC, MPY, MPY. N and MSC) to provide two concurrent data read paths. Both the X and Y Data Spaces support Modulo Addressing mode for all instructions, subject to addressing mode restrictions. Bit-Reversed Addressing mode is only supported for writes to X Data Space. Modulo Addressing and Bit-Reversed Addressing are not present in PIC24EPXXXGP/MC20X devices. All data memory writes, including in DSP instructions, view Data Space as combined X and Y address space. The boundary between the X and Y Data Spaces is device-dependent and is not user-programmable. #### 4.3 Memory Resources Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information. Note: In the event you are not able to access the product page using the link above, enter this URL in your browser: http://www.microchip.com/wwwproducts/Devices.aspx?dDocName=en555464 #### 4.3.1 KEY RESOURCES - "Program Memory" (DS70613) in the "dsPIC33/ PIC24 Family Reference Manual" - · Code Samples - · Application Notes - Software Libraries - Webinars - All Related "dsPIC33/PIC24 Family Reference Manual" Sections - · Development Tools #### REGISTER 5-2: NVMADRH: NONVOLATILE MEMORY ADDRESS REGISTER HIGH | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | R/W-x | | |---------------|-------|-------|-------|-------|-------|-------|-------|--|--| | NVMADR<23:16> | | | | | | | | | | | bit 7 | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 Unimplemented: Read as '0' bit 7-0 NVMADR<23:16>: Nonvolatile Memory Write Address High bits Selects the upper 8 bits of the location to program or erase in program Flash memory. This register may be read or written by the user application. #### REGISTER 5-3: NVMADRL: NONVOLATILE MEMORY ADDRESS REGISTER LOW | R/W-x | | |--------------|-------|-------|-------|-------|-------|-------|-------|--|--| | NVMADR<15:8> | | | | | | | | | | | bit 15 | | | | | | | | | | | R/W-x | | |-------------|-------|-------|-------|-------|-------|-------|-------|--|--| | NVMADR<7:0> | | | | | | | | | | | bit 7 | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **NVMADR<15:0>:** Nonvolatile Memory Write Address Low bits Selects the lower 16 bits of the location to program or erase in program Flash memory. This register may be read or written by the user application. #### REGISTER 5-4: NVMKEY: NONVOLATILE MEMORY KEY | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | W-0 | | |-------------|-----|-----|-----|-----|-----|-----|-----|--|--| | NVMKEY<7:0> | | | | | | | | | | | bit 7 | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-8 **Unimplemented:** Read as '0' bit 7-0 **NVMKEY<7:0>:** Key Register (write-only) bits #### REGISTER 15-2: OCxCON2: OUTPUT COMPARE x CONTROL REGISTER 2 (CONTINUED) ``` bit 4-0 SYNCSEL<4:0>: Trigger/Synchronization Source Selection bits 11111 = OCxRS compare event is used for synchronization 11110 = INT2 pin synchronizes or triggers OCx 11101 = INT1 pin synchronizes or triggers OCx 11100 = CTMU module synchronizes or triggers OCx 11011 = ADC1 module synchronizes or triggers OCx 11010 = CMP3 module synchronizes or triggers OCx 11001 = CMP2 module synchronizes or triggers OCx 11000 = CMP1 module synchronizes or triggers OCx 10111 = Reserved 10110 = Reserved 10101 = Reserved 10100 = Reserved 10011 = IC4 input capture event synchronizes or triggers OCx 10010 = IC3 input capture event synchronizes or triggers OCx 10001 = IC2 input capture event synchronizes or triggers OCx 10000 = IC1 input capture event synchronizes or triggers OCx 01111 = Timer5 synchronizes or triggers OCx 01110 = Timer4 synchronizes or triggers OCx 01101 = Timer3 synchronizes or triggers OCx 01100 = Timer2 synchronizes or triggers OCx (default) 01011 = Timer1 synchronizes or triggers OCx 01010 = PTGOx synchronizes or triggers OCx<sup>(3)</sup> 01001 = Reserved 01000 = Reserved 00111 = Reserved 00110 = Reserved 00101 = Reserved 00100 = OC4 module synchronizes or triggers OCx^{(1,2)} 00011 = OC3 module synchronizes or triggers OCx^{(1,2)} 00010 = OC2 module synchronizes or triggers OCx^{(1,2)} 00001 = OC1 module synchronizes or triggers OCx^{(1,2)} 00000 = No Sync or Trigger source for OCx ``` - **Note 1:** Do not use the OCx module as its own Synchronization or Trigger source. - 2: When the OCy module is turned OFF, it sends a trigger out signal. If the OCx module uses the OCy module as a Trigger source, the OCy module must be unselected as a Trigger source prior to disabling it. - 3: Each Output Compare x module (OCx) has one PTG Trigger/Synchronization source. See **Section 24.0** "Peripheral Trigger Generator (PTG) Module" for more information. PTG00 = OC1 PTG01 = OC2 PTG02 = OC3 PTG03 = OC4 #### REGISTER 16-8: PDCx: PWMx GENERATOR DUTY CYCLE REGISTER | R/W-0 | | | |--------|------------|-------|-------|-------|-------|-------|-------|--|--|--| | | PDCx<15:8> | | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | | R/W-0 | | |-----------|-------|-------|-------|-------|-------|-------|-------|--|--| | PDCx<7:0> | | | | | | | | | | | bit 7 | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 PDCx<15:0>: PWMx Generator # Duty Cycle Value bits #### REGISTER 16-9: PHASEx: PWMx PRIMARY PHASE-SHIFT REGISTER | R/W-0 | | |--------------|-------|-------|-------|-------|-------|-------|-------|--|--| | PHASEx<15:8> | | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | R/W-0 | | |-------------|-------|-------|-------|-------|-------|-------|-------|--|--| | PHASEx<7:0> | | | | | | | | | | | bit 7 bi | | | | | | | | | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 PHASEx<15:0>: PWMx Phase-Shift Value or Independent Time Base Period for the PWM Generator bits Note 1: If ITB (PWMCONx<9>) = 0, the following applies based on the mode of operation: Complementary, Redundant and Push-Pull Output mode (PMOD<1:0> (IOCON<11:10>) = 00, 01 or 10), PHASEx<15:0> = Phase-shift value for PWMxH and PWMxL outputs 2: If ITB (PWMCONx<9>) = 1, the following applies based on the mode of operation: Complementary, Redundant and Push-Pull Output mode (PMOD<1:0> (IOCONx<11:10>) = 00, 01 or 10), PHASEx<15:0> = Independent time base period value for PWMxH and PWMxL #### REGISTER 20-2: UxSTA: UARTx STATUS AND CONTROL REGISTER (CONTINUED) - bit 5 **ADDEN:** Address Character Detect bit (bit 8 of received data = 1) - 1 = Address Detect mode is enabled; if 9-bit mode is not selected, this does not take effect - 0 = Address Detect mode is disabled - bit 4 RIDLE: Receiver Idle bit (read-only) - 1 = Receiver is Idle - 0 = Receiver is active - bit 3 **PERR:** Parity Error Status bit (read-only) - 1 = Parity error has been detected for the current character (character at the top of the receive FIFO) - 0 = Parity error has not been detected - bit 2 **FERR:** Framing Error Status bit (read-only) - 1 = Framing error has been detected for the current character (character at the top of the receive FIFO) - 0 = Framing error has not been detected - bit 1 OERR: Receive Buffer Overrun Error Status bit (clear/read-only) - 1 = Receive buffer has overflowed - 0 = Receive buffer has not overflowed; clearing a previously set OERR bit (1 $\rightarrow$ 0 transition) resets the receiver buffer and the UxRSR to the empty state - bit 0 URXDA: UARTx Receive Buffer Data Available bit (read-only) - 1 = Receive buffer has data, at least one more character can be read - 0 = Receive buffer is empty - **Note 1:** Refer to the "**UART**" (DS70582) section in the "dsPIC33/PIC24 Family Reference Manual" for information on enabling the UARTx module for transmit operation. #### REGISTER 21-6: CXINTF: ECANX INTERRUPT FLAG REGISTER (CONTINUED) bit 1 RBIF: RX Buffer Interrupt Flag bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred bit 0 TBIF: TX Buffer Interrupt Flag bit 1 = Interrupt request has occurred0 = Interrupt request has not occurred #### REGISTER 21-10: CxCFG2: ECANx BAUD RATE CONFIGURATION REGISTER 2 | U-0 | R/W-x | U-0 | U-0 | U-0 | R/W-x | R/W-x | R/W-x | |--------|--------|-----|-----|-----|---------|---------|---------| | _ | WAKFIL | _ | _ | _ | SEG2PH2 | SEG2PH1 | SEG2PH0 | | bit 15 | | | | | | | bit 8 | | R/W-x |----------|-------|---------|---------|---------|--------|--------|--------| | SEG2PHTS | SAM | SEG1PH2 | SEG1PH1 | SEG1PH0 | PRSEG2 | PRSEG1 | PRSEG0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 Unimplemented: Read as '0' bit 14 WAKFIL: Select CAN Bus Line Filter for Wake-up bit 1 = Uses CAN bus line filter for wake-up 0 = CAN bus line filter is not used for wake-up bit 13-11 **Unimplemented:** Read as '0' bit 10-8 **SEG2PH<2:0>:** Phase Segment 2 bits 111 = Length is 8 x TQ • • 000 = Length is 1 x TQ bit 7 SEG2PHTS: Phase Segment 2 Time Select bit 1 = Freely programmable 0 = Maximum of SEG1PHx bits or Information Processing Time (IPT), whichever is greater bit 6 SAM: Sample of the CAN Bus Line bit 1 = Bus line is sampled three times at the sample point 0 = Bus line is sampled once at the sample point bit 5-3 **SEG1PH<2:0>:** Phase Segment 1 bits 111 = Length is 8 x TQ . 000 = Length is 1 x TQ bit 2-0 PRSEG<2:0>: Propagation Time Segment bits 111 = Length is 8 x TQ • • • 000 = Length is $1 \times TQ$ #### REGISTER 21-19: CxFMSKSEL2: ECANx FILTER 15-8 MASK SELECTION REGISTER 2 | R/W-0 |--------|--------|-------|--------|-------|---------|-------|---------| | F15MSI | K<1:0> | F14MS | K<1:0> | F13MS | SK<1:0> | F12MS | SK<1:0> | | bit 15 | | | | • | | • | bit 8 | | R/W-0 |-------|--------|-------|--------|-------|--------|-------|--------| | F11MS | K<1:0> | F10MS | K<1:0> | F9MS | K<1:0> | F8MSI | K<1:0> | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit | t, read as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | | bit 15-14 | F15MSK<1:0>: Mask Source for Filter 15 bits 11 = Reserved 10 = Acceptance Mask 2 registers contain mask 01 = Acceptance Mask 1 registers contain mask 00 = Acceptance Mask 0 registers contain mask | |-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | bit 13-12 | F14MSK<1:0>: Mask Source for Filter 14 bits (same values as bits<15:14>) | | bit 11-10 | F13MSK<1:0>: Mask Source for Filter 13 bits (same values as bits<15:14>) | | bit 9-8 | F12MSK<1:0>: Mask Source for Filter 12 bits (same values as bits<15:14>) | | bit 7-6 | F11MSK<1:0>: Mask Source for Filter 11 bits (same values as bits<15:14>) | | bit 5-4 | F10MSK<1:0>: Mask Source for Filter 10 bits (same values as bits<15:14>) | | bit 3-2 | F9MSK<1:0>: Mask Source for Filter 9 bits (same values as bits<15:14>) | | bit 1-0 | F8MSK<1:0>: Mask Source for Filter 8 bits (same values as bits<15:14>) | ## REGISTER 21-20: CxRXMnSID: ECANx ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER REGISTER (n = 0-2) | R/W-x |--------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 15 | | | | | | | bit 8 | | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | |-------|-------|-------|-----|-------|-----|-------|-------| | SID2 | SID1 | SID0 | _ | MIDE | _ | EID17 | EID16 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 SID<10:0>: Standard Identifier bits 1 = Includes bit, SIDx, in filter comparison0 = SIDx bit is a don't care in filter comparison bit 4 Unimplemented: Read as '0' bit 3 MIDE: Identifier Receive Mode bit 1 = Matches only message types (standard or extended address) that correspond to EXIDE bit in the filter 0 = Matches either standard or extended address message if filters match (i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID)) bit 2 Unimplemented: Read as '0' bit 1-0 EID<17:16>: Extended Identifier bits 1 = Includes bit, EIDx, in filter comparison 0 = EIDx bit is a don't care in filter comparison ## REGISTER 21-21: CxRXMnEID: ECANx ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER REGISTER (n = 0-2) | R/W-x |--------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 15 | | | | | | | bit 8 | | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 EID<15:0>: Extended Identifier bits 1 = Includes bit, EIDx, in filter comparison 0 = EIDx bit is a don't care in filter comparison #### REGISTER 22-3: CTMUICON: CTMU CURRENT CONTROL REGISTER | R/W-0 |--------|--------|--------|--------|--------|--------|-------|-------| | ITRIM5 | ITRIM4 | ITRIM3 | ITRIM2 | ITRIM1 | ITRIM0 | IRNG1 | IRNG0 | | bit 15 | | | | | | | bit 8 | | U-0 |-------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-10 ITRIM<5:0>: Current Source Trim bits 011111 = Maximum positive change from nominal current + 62% 011110 = Maximum positive change from nominal current + 60% • • • 000010 = Minimum positive change from nominal current + 4% 000001 = Minimum positive change from nominal current + 2% 000000 = Nominal current output specified by IRNG<1:0> 111111 = Minimum negative change from nominal current – 2% 111110 = Minimum negative change from nominal current – 4% • • • 100010 = Maximum negative change from nominal current – 60% 100001 = Maximum negative change from nominal current – 62% bit 9-8 IRNG<1:0>: Current Source Range Select bits 11 = 100 × Base Current(2) 10 = 10 × Base Current(2) 01 = Base Current Level(2) 00 = 1000 × Base Current(1,2) bit 7-0 **Unimplemented:** Read as '0' - Note 1: This current range is not available to be used with the internal temperature measurement diode. - 2: Refer to the CTMU Current Source Specifications (Table 30-56) in **Section 30.0 "Electrical Characteristics"** for the current range selection values. #### REGISTER 24-8: PTGC1LIM: PTG COUNTER 1 LIMIT REGISTER<sup>(1)</sup> | R/W-0 |--------|-------|-------|--------|----------|-------|-------|-------| | | | | PTGC1L | IM<15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|--------|----------|-------|-------|-------| | | | | PTGC1L | -IM<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 **PTGC1LIM<15:0>:** PTG Counter 1 Limit Register bits May be used to specify the loop count for the PTGJMPC1 Step command or as a limit register for the General Purpose Counter 1. **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1). #### REGISTER 24-9: PTGHOLD: PTG HOLD REGISTER(1) | R/W-0 |--------|-------|-------|--------|----------|-------|-------|-------| | | | | PTGHOL | _D<15:8> | | | | | bit 15 | | | | | | | bit 8 | | R/W-0 |-------|-------|-------|-------|---------|-------|-------|-------| | | | | PTGHO | LD<7:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 PTGHOLD<15:0>: PTG General Purpose Hold Register bits Holds user-supplied data to be copied to the PTGTxLIM, PTGCxLIM, PTGSDLIM or PTGL0 registers with the PTGCOPY command. **Note 1:** This register is read-only when the PTG module is executing Step commands (PTGEN = 1 and PTGSTRT = 1). ## REGISTER 25-4: CMxMSKSRC: COMPARATOR x MASK SOURCE SELECT CONTROL REGISTER | U-0 | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | RW-0 | |--------|-----|-----|-----|----------|----------|----------|----------| | _ | _ | _ | _ | SELSRCC3 | SELSRCC2 | SELSRCC1 | SELSRCC0 | | bit 15 | | | | | | | bit 8 | | R/W-0 |----------|----------|----------|----------|----------|----------|----------|----------| | SELSRCB3 | SELSRCB2 | SELSRCB1 | SELSRCB0 | SELSRCA3 | SELSRCA2 | SELSRCA1 | SELSRCA0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-12 **Unimplemented:** Read as '0' bit 11-8 SELSRCC<3:0>: Mask C Input Select bits 1111 = FLT4 1110 = FLT2 1101 = PTGO19 1100 = PTGO18 1011 = Reserved 1010 = Reserved 1001 = Reserved 1000 = Reserved 0111 = Reserved 0110 = Reserved 0101 = PWM3H 0100 = PWM3L OIOO - I VVIVIOL 0011 = PWM2H 0010 = PWM2L 0001 **= PWM1H** 0000 = PWM1L bit 7-4 SELSRCB<3:0>: Mask B Input Select bits 1111 = FLT4 1110 = FLT2 1101 = PTGO19 1100 = PTGO18 1011 = Reserved 1010 = Reserved 1001 = Reserved 1000 = Reserved 0111 = Reserved 0110 = Reserved 0110 - 1030170 0101 = PWM3H 0100 = PWM3L 0011 = PWM2H 0010 = PWM2L 0001 = PWM1H 0000 = PWM1L TABLE 30-60: ADC CONVERSION (12-BIT MODE) TIMING REQUIREMENTS | AC CHA | AC CHARACTERISTICS | | | d Operation otherwise g tempera | e <b>stated)</b><br>ature -4 | (1)<br>40°C ≤ Ta∶ | OV to 3.6V<br>≤ +85°C for Industrial<br>≤ +125°C for Extended | | |---------------------------|--------------------|-----------------------------------------------------------------------------------------------------------|-----------|---------------------------------|------------------------------|-------------------|---------------------------------------------------------------|--| | Param<br>No. | Symbol | Characteristic | Min. | Тур. | Max. | Units | Conditions | | | | | Clock | k Paramet | ters | | | | | | AD50 TAD ADC Clock Period | | 117.6 | _ | - | ns | | | | | AD51 | trc | ADC Internal RC Oscillator Period <sup>(2)</sup> | _ | 250 | _ | ns | | | | | Conversion Rate | | | | | | | | | AD55 | tconv | Conversion Time | _ | 14 TAD | | ns | | | | AD56 | FCNV | Throughput Rate | _ | _ | 500 | ksps | | | | AD57a | TSAMP | Sample Time when Sampling any ANx Input | 3 TAD | | 1 | _ | | | | AD57b | TSAMP | Sample Time when Sampling the Op<br>Amp Outputs (Configuration A and<br>Configuration B) <sup>(4,5)</sup> | 3 TAD | _ | _ | _ | | | | | | Timin | g Parame | ters | | | | | | AD60 | tPCS | Conversion Start from Sample Trigger <sup>(2,3)</sup> | 2 TAD | _ | 3 TAD | _ | Auto-convert trigger is not selected | | | AD61 | tPSS | Sample Start from Setting Sample (SAMP) bit (2,3) | 2 TAD | _ | 3 TAD | _ | | | | AD62 | tcss | Conversion Completion to Sample Start (ASAM = $1$ ) <sup>(2,3)</sup> | _ | 0.5 TAD | _ | _ | | | | AD63 | tDPU | Time to Stabilize Analog Stage from ADC Off to ADC On <sup>(2,3)</sup> | _ | _ | 20 | μS | (Note 6) | | - **Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values. - 2: Parameters are characterized but not tested in manufacturing. - **3:** Because the sample caps will eventually lose charge, clock rates below 10 kHz may affect linearity performance, especially at elevated temperatures. - **4:** See Figure 25-6 for configuration information. - **5:** See Figure 25-7 for configuration information. - **6:** The parameter, tDPU, is the time required for the ADC module to stabilize at the appropriate level when the module is turned on (ADON (AD1CON1<15>) = 1). During this time, the ADC result is indeterminate. #### 31.1 High-Temperature DC Characteristics TABLE 31-1: OPERATING MIPS VS. VOLTAGE | | | | Max MIPS | |----------------|----------------------------|------------------------------|-----------------------------------------------------------------------| | Characteristic | VDD Range<br>(in Volts) | Temperature Range<br>(in °C) | dsPIC33EPXXXGP50X,<br>dsPIC33EPXXXMC20X/50X and<br>PIC24EPXXXGP/MC20X | | HDC5 | 3.0 to 3.6V <sup>(1)</sup> | -40°C to +150°C | 40 | **Note 1:** Device is functional at VBORMIN < VDD < VDDMIN. Analog modules, such as the ADC, may have degraded performance. Device functionality is tested but not characterized. #### **TABLE 31-2: THERMAL OPERATING CONDITIONS** | Rating | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|-------------|------|------| | High-Temperature Devices | | | | | | | Operating Junction Temperature Range | TJ | -40 | _ | +155 | °C | | Operating Ambient Temperature Range | | -40 | _ | +150 | °C | | Power Dissipation: Internal Chip Power Dissipation: $PINT = VDD \ x \ (IDD - \Sigma \ IOH)$ I/O Pin Power Dissipation: $I/O = \Sigma \ (\{VDD - VOH\} \ x \ IOH) + \Sigma \ (VOL \ x \ IOL)$ | | I | PINT + PI/0 | ) | W | | Maximum Allowed Power Dissipation | | (TJ – TA)/θJA | | | W | #### TABLE 31-3: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS | IABLE | OT 0. DO TEMILERATORE AND VOLTAGE OF EGIT TOATIONS | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------|------------------------------|--|--|--|--|--|--| | DC CHARACTERISTICS Standard Operating Conditions: 3 (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA}$ | | | | | | | | | | | Parameter No. | Symbol | Characteristic | Min Typ Max Units Conditions | | | | | | | | Operating \ | /oltage | | | | | | | | | | HDC10 | Supply Vo | Supply Voltage | | | | | | | | | | VDD | — 3.0 3.3 3.6 V -40°C to +150°C | | | | | | | | #### 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | | |--------------------------|-------------|------|-------------|------|--|--| | Dimensi | on Limits | MIN | NOM | MAX | | | | Number of Pins | N | 28 | | | | | | Pitch | е | | 1.27 BSC | | | | | Overall Height | Α | - | - | 2.65 | | | | Molded Package Thickness | A2 | 2.05 | - | - | | | | Standoff § | A1 | 0.10 | - | 0.30 | | | | Overall Width | E 10.30 BSC | | | | | | | Molded Package Width | E1 | | 7.50 BSC | | | | | Overall Length | D | | 17.90 BSC | | | | | Chamfer (Optional) | h | 0.25 | - | 0.75 | | | | Foot Length | L | 0.40 | - | 1.27 | | | | Footprint | L1 | | 1.40 REF | | | | | Lead Angle | Θ | 0° | - | - | | | | Foot Angle | φ | 0° | - | 8° | | | | Lead Thickness | С | 0.18 | - | 0.33 | | | | Lead Width | b | 0.31 | - | 0.51 | | | | Mold Draft Angle Top | α | 5° | - | 15° | | | | Mold Draft Angle Bottom | β | 5° | _ | 15° | | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. - 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing C04-052C Sheet 2 of 2 ### **Revision H (August 2013)** This revision includes minor typographical and formatting changes throughout the text. Other major changes are referenced by their respective section in Table A-6. TABLE A-6: MAJOR SECTION UPDATES | Section Name | Update Description | |---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | Cover Section | Adds Peripheral Pin Select (PPS) to allow Digital Function Remapping and Change<br>Notification Interrupts to Input/Output section | | | Adds heading information to 64-Pin TQFP | | Section 4.0 "Memory | Corrects Reset values for ANSELE, TRISF, TRISC, ANSELC and TRISA | | Organization" | Corrects address range from 0x2FFF to 0x7FFF | | | Corrects DSRPAG and DSWPAG (now 3 hex digits) | | | Changes Call Stack Frame from <15:1> to PC<15:0> | | | Word length in Figure 4-20 is changed to 50 words for clarity | | Section 5.0 "Flash Program Memory" | Corrects descriptions of NVM registers | | Section 9.0 "Oscillator | Removes resistor from Figure 9-1 | | Configuration" | Adds Fast RC Oscillator with Divide-by-16 (FRCDIV16) row to Table 9-1 | | | Removes incorrect information from ROI bit in Register 9-2 | | Section 14.0 "Input Capture" | Changes 31 user-selectable Trigger/Sync interrupts to 19 user-selectable Trigger/<br>Sync interrupts | | | Corrects ICTSEL<12:10> bits (now ICTSEL<2:0>) | | Section 17.0 "Quadrature<br>Encoder Interface (QEI) | Corrects QCAPEN bit description | | Module<br>(dsPIC33EPXXXMC20X/50X<br>and PIC24EPXXXMC20X<br>Devices Only)" | | | Section 19.0 "Inter-<br>Integrated Circuit™ (I <sup>2</sup> C™)" | Adds note to clarify that 100kbit/sec operation of I <sup>2</sup> C is not possible at high processor speeds | | Section 22.0 "Charge Time Measurement Unit (CTMU)" | Clarifies Figure 22-1 to accurately reflect peripheral behavior | | Section 23.0 "10-Bit/12-Bit<br>Analog-to-Digital Converter<br>(ADC)" | Correct Figure 23-1 (changes CH123x to CH123Sx) | | Section 24.0 "Peripheral<br>Trigger Generator (PTG)<br>Module" | Adds footnote to Register 24-1 (In order to operate with CVRSS=1, at least one of the comparator modules must be enabled. | | Section 25.0 "Op Amp/<br>Comparator Module" | Adds note to Figure 25-3 (In order to operate with CVRSS=1, at least one of the comparator modules must be enabled) | | | Adds footnote to Register 25-2 (COE is not available when OPMODE (CMxCON<10>) = 1) | | Section 27.0 "Special<br>Features" | Corrects the bit description for FNOSC<2:0> | | Section 30.0 "Electrical | Corrects 512K part power-down currents based on test data | | Characteristics" | Corrects WDT timing limits based on LPRC oscillator tolerance | | Section 31.0 "High-<br>Temperature Electrical<br>Characteristics" | Adds Table 31-5 (DC Characteristics: Idle Current (IIDLE) | | Remappable Input for U1RX | 176 | Memory Map for PIC24EP256GP/MC20X/50X | | | |---------------------------------------------------|----------|----------------------------------------------|-------|-----| | Reset System | | Devices | | 60 | | Shared Port Structure | | Memory Map for PIC24EP32GP/MC20X/50X | | 00 | | Single-Phase Synchronous Buck Converter | | Devices | | 57 | | | | Memory Map for PIC24EP512GP/MC20X/50X | | 51 | | SPIx ModuleSuggested Oscillator Circuit Placement | | | | 61 | | Type B Timer (Timer2 and Timer4) | | Devices Memory Map for PIC24EP64GP/MC20X/50X | | 0 1 | | | | • | | E0 | | Type B/Type C Timer Pair (32-Bit Timer) | | Devices | | | | Type C Timer (Timer3 and Timer5) | | Near Data Space | | | | UARTx Module | | Organization, Alignment | | | | User-Programmable Blanking Function | | SFR Space | | | | Watchdog Timer (WDT) | | Width | ••••• | 51 | | Brown-out Reset (BOR) | 384 | Data Memory | | | | С | | Arbitration and Bus Master Priority | | 110 | | | | Data Space | | | | C Compilers | 000 | Extended X | | | | MPLAB XC Compilers | 398 | Paged Memory Scheme | | 105 | | Charge Time Measurement Unit. See CTMU. | | DC and AC Characteristics | | | | Code Examples | | Graphs | | 475 | | IC1 Connection to QEI1 Input on | | DC Characteristics | | | | Pin 43 of dsPIC33EPXXXMC206 | | BOR | | | | Port Write/Read | 174 | CTMU Current Source Requirements | | | | PWMx Write-Protected Register | | Doze Current (IDOZE) | 407, | 469 | | Unlock Sequence | | High Temperature | | 468 | | PWRSAV Instruction Syntax | | I/O Pin Input Specifications | | 408 | | Code Protection | 379, 386 | I/O Pin Output Specifications | 411, | 470 | | CodeGuard Security | 379, 386 | Idle Current (IIDLE) | 405, | 469 | | Configuration Bits | 379 | Op Amp/Comparator Requirements | | 455 | | Description | 381 | Op Amp/Comparator Voltage Reference | | | | Configuration Byte Register Map | 380 | Requirements | | 457 | | Configuring Analog and Digital Port Pins | 174 | Operating Current (IDD) | | | | CPU | | Operating MIPS vs. Voltage | | | | Addressing Modes | 35 | Power-Down Current (IPD) | | | | Clocking System Options | | Program Memory | | | | Fast RC (FRC) Oscillator | | Temperature and Voltage | | | | FRC Oscillator with PLL | | Temperature and Voltage Specifications | | | | FRC Oscillator with Postscaler | | Thermal Operating Conditions | | | | Low-Power RC (LPRC) Oscillator | | Watchdog Timer Delta Current | | | | Primary (XT, HS, EC) Oscillator | | Demo/Development Boards, Evaluation and | | 401 | | Primary Oscillator with PLL | | Starter Kits | | 400 | | Control Registers | | | | | | Data Space Addressing | | Development Support | | | | • | | Third-Party Tools | | 400 | | Instruction Set<br>Resources | | DMA Controller | | 440 | | | 39 | Channel to Peripheral Associations | | | | CTMU | 047 | Control Registers | | | | Control Registers | | DMAxCNT | | | | Resources | | DMAxCON | | | | Customer Change Notification Service | | DMAxPAD | | | | Customer Notification Service | | DMAxREQ | | | | Customer Support | 524 | DMAxSTA | | | | D | | DMAxSTB | | 141 | | | | Resources | | 141 | | Data Address Space | | Supported Peripherals | | 139 | | Memory Map for dsPIC33EP128MC20X/50X, | | Doze Mode | | 165 | | dsPIC33EP128GP50X Devices | | DSP Engine | | 44 | | Memory Map for dsPIC33EP256MC20X/50X, | | _ | | | | dsPIC33EP256GP50X Devices | 55 | E | | | | Memory Map for dsPIC33EP32MC20X/50X, | | ECAN Message Buffers | | | | dsPIC33EP32GP50X Devices | 52 | Word 0 | | 310 | | Memory Map for dsPIC33EP512MC20X/50X, | | Word 1 | | | | dsPIC33EP512GP50X Devices | | Word 2 | | | | Memory Map for dsPIC33EP64MC20X/50X, | | Word 3 | | | | dsPIC33EP64GP50X Devices | 53 | Word 4 | | | | Memory Map for PIC24EP128GP/MC20X/50X | | Word 5 | | | | Devices | | Word 6 | | | | DCV1003 | | Word 7 | | 313 | | | | | | | | P | | Q | | |--------------------------------------------|----------|-------------------------------------------|-----| | Packaging | 479 | QEI | | | Details | 505 | Control Registers | 252 | | Marking | 479, 481 | Resources | 251 | | Peripheral Module Disable (PMD) | 165 | Quadrature Encoder Interface (QEI) | 249 | | Peripheral Pin Select (PPS) | 175 | В | | | Available Peripherals | 175 | R | | | Available Pins | 175 | Register Maps | | | Control | 175 | ADC1 | 84 | | Control Registers | 183 | CPU Core (dsPIC33EPXXXMC20X/50X, | | | Input Mapping | 176 | dsPIC33EPXXXGP50X Devices) | | | Output Selection for Remappable Pins | 180 | CPU Core (PIC24EPXXXGP/MC20X Devices) | | | Pin Selection for Selectable Input Sources | | CRC | | | Selectable Input Sources | 177 | CTMU | | | Peripheral Trigger Generator (PTG) Module | 337 | DMAC | 98 | | PICkit 3 In-Circuit Debugger/Programmer | 399 | ECAN1 (When WIN (C1CTRL1) = 0 or 1) | | | Pinout I/O Descriptions (table) | 26 | for dsPIC33EPXXXMC/GP50X Devices | 85 | | Power-Saving Features | 163 | ECAN1 (When WIN (C1CTRL1) = 0) for | | | Clock Frequency | 163 | dsPIC33EPXXXMC/GP50X Devices | 85 | | Clock Switching | | ECAN1 (WIN (C1CTRL1) = 1) for | | | Instruction-Based Modes | 163 | dsPIC33EPXXXMC/GP50X Devices | | | ldle | 164 | I2C1 and I2C2 | | | Interrupts Coincident with Power | | Input Capture 1 through Input Capture 4 | 76 | | Save Instructions | 164 | Interrupt Controller | | | Sleep | 164 | (dsPIC33EPXXXGP50X Devices) | 69 | | Resources | | Interrupt Controller | | | Program Address Space | | (dsPIC33EPXXXMC20X Devices) | 71 | | Construction | 117 | Interrupt Controller | | | Data Access from Program Memory Using | | (dsPIC33EPXXXMC50X Devices) | 73 | | Table Instructions | 118 | Interrupt Controller | | | Memory Map (dsPIC33EP128GP50X, | | (PIC24EPXXXGP20X Devices) | 66 | | dsPIC33EP128MC20X/50X, | | Interrupt Controller | | | PIC24EP128GP/MC20X Devices) | 47 | (PIC24EPXXXMC20X Devices) | | | Memory Map (dsPIC33EP256GP50X, | | JTAG Interface | | | dsPIC33EP256MC20X/50X, | | NVM | | | PIC24EP256GP/MC20X Devices) | 48 | Op Amp/Comparator | | | Memory Map (dsPIC33EP32GP50X, | | Output Compare 1 through Output Compare 4 | / / | | dsPIC33EP32MC20X/50X, | | Peripheral Pin Select Input | 0.4 | | PIC24EP32GP/MC20X Devices) | 45 | (dsPIC33EPXXXGP50X Devices) | 91 | | Memory Map (dsPIC33EP512GP50X, | | Peripheral Pin Select Input | 00 | | dsPIC33EP512MC20X/50X, | | (dsPIC33EPXXXMC20X Devices) | 92 | | PIC24EP512GP/MC20X Devices) | 49 | Peripheral Pin Select Input | 04 | | Memory Map (dsPIC33EP64GP50X, | | (dsPIC33EPXXXMC50X Devices) | 91 | | dsPIC33EP64MC20X/50X, | 40 | Peripheral Pin Select Input | 00 | | PIC24EP64GP/MC20X Devices) | 46 | (PIC24EPXXXGP20X Devices) | 90 | | Table Read High Instructions | | Peripheral Pin Select Input | 00 | | TBLRDH | | (PIC24EPXXXMC20X Devices) | 90 | | Table Read Low Instructions (TBLRDL) | 118 | Peripheral Pin Select Output | | | Program Memory | | (dsPIC33EPXXXGP/MC202/502, | 0.0 | | Organization | | PIC24EPXXXGP/MC202 Devices) | 88 | | Reset Vector | | Peripheral Pin Select Output | | | Programmable CRC Generator | | (dsPIC33EPXXXGP/MC203/503, | 0.0 | | Control Registers | | PIC24EPXXXGP/MC203 Devices) | 00 | | Overview | | Peripheral Pin Select Output | | | Resources | | (dsPIC33EPXXXGP/MC204/504, | 0.0 | | Programmer's Model | | PIC24EPXXXGP/MC204 Devices) | 09 | | Register Descriptions | 37 | Peripheral Pin Select Output | | | PTG | 0.10 | (dsPIC33EPXXXGP/MC206/506, | 00 | | Control Registers | | PIC24EPXXGP/MC206 Devices) | | | Introduction | | PMD (dsPIC33EPXXXGP50X Devices) | | | Output Descriptions | | PMD (dsPIC33EPXXXMC20X Devices) | | | Resources | | PMD (dsPIC33EPXXXMC50X Devices) | | | Step Commands and Format | 350 | PMD (PIC24EPXXXGP20X Devices) | 94 |