



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Details                    |                                                                                 |
|----------------------------|---------------------------------------------------------------------------------|
| Product Status             | Obsolete                                                                        |
| Core Processor             | PIC                                                                             |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 60 MIPs                                                                         |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                                      |
| Number of I/O              | 35                                                                              |
| Program Memory Size        | 256КВ (85.5К х 24)                                                              |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | -                                                                               |
| RAM Size                   | 16K x 16                                                                        |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                       |
| Data Converters            | A/D 9x10b/12b                                                                   |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 44-VFTLA Exposed Pad                                                            |
| Supplier Device Package    | 44-VTLA (6x6)                                                                   |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep256gp204t-e-tl |
|                            |                                                                                 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### TABLE 4-7: INTERRUPT CONTROLLER REGISTER MAP FOR dsPIC33EPXXXMC50X DEVICES ONLY (CONTINUED)

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13     | Bit 12  | Bit 11  | Bit 10 | Bit 9      | Bit 8 | Bit 7    | Bit 6   | Bit 5       | Bit 4   | Bit 3   | Bit 2  | Bit 1       | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|------------|---------|---------|--------|------------|-------|----------|---------|-------------|---------|---------|--------|-------------|--------|---------------|
| IPC23        | 086E  |        | F      | PWM2IP<2:0 | )>      |         | Р      | WM1IP<2:   | 0>    |          |         | _           |         | —       | _      | -           |        | 4400          |
| IPC24        | 0870  |        | _      | _          | _       | -       | _      | _          | _     | _        | _       | _           | _       | _       | F      | WM3IP<2:0>  |        | 0004          |
| IPC35        | 0886  |        |        | JTAGIP<2:0 | >       | -       |        | ICDIP<2:0  | >     | _        | _       | _           | _       | _       | _      | _           | _      | 4400          |
| IPC36        | 0888  |        | I      | PTG0IP<2:0 | )>      | -       | PT     | GWDTIP<    | 2:0>  | _        | P       | GSTEPIP<2:  | :0>     | _       | _      | _           | _      | 4440          |
| IPC37        | 088A  | _      | _      |            | —       | _       | F      | PTG3IP<2:0 | )>    | _        |         | PTG2IP<2:0> | •       | —       | F      | PTG1IP<2:0> |        | 0444          |
| INTCON1      | 08C0  | NSTDIS | OVAERR | OVBERR     | COVAERR | COVBERR | OVATE  | OVBTE      | COVTE | SFTACERR | DIV0ERR | DMACERR     | MATHERR | ADDRERR | STKERR | OSCFAIL     |        | 0000          |
| INTCON2      | 08C2  | GIE    | DISI   | SWTRAP     | —       | _       | _      | _          |       |          |         | _           |         | _       | INT2EP | INT1EP      | INT0EP | 8000          |
| INTCON3      | 08C4  | _      | —      |            | —       | _       | _      | _          |       |          |         | DAE         | DOOVR   | _       | —      | _           |        | 0000          |
| INTCON4      | 08C6  | _      | _      |            | —       | _       | _      | _          | _     | _        |         | _           | _       | —       | —      | _           | SGHT   | 0000          |
| INTTREG      | 08C8  | _      | —      |            | —       |         | ILR<   | 3:0>       |       |          |         |             | VECNU   | JM<7:0> |        |             |        | 0000          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

### TABLE 4-41: PMD REGISTER MAP FOR dsPIC33EPXXXMC20X DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8  | Bit 7  | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0 | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|--------|-------|-------|--------|--------|--------|--------|-------|---------------|
| PMD1         | 0760  | T5MD   | T4MD   | T3MD   | T2MD   | T1MD   | QEI1MD | PWMMD  | —      | I2C1MD | U2MD  | U1MD  | SPI2MD | SPI1MD | _      | _      | AD1MD | 0000          |
| PMD2         | 0762  | _      | _      | _      | _      | IC4MD  | IC3MD  | IC2MD  | IC1MD  | _      | _     | _     | _      | OC4MD  | OC3MD  | OC2MD  | OC1MD | 0000          |
| PMD3         | 0764  | _      | _      | —      | —      | _      | CMPMD  | _      | _      | CRCMD  | _     | —     | _      | —      | —      | I2C2MD | _     | 0000          |
| PMD4         | 0766  | _      |        | _      | _      | _      | _      | _      | _      | _      | _     | _     | _      | REFOMD | CTMUMD | _      | _     | 0000          |
| PMD6         | 076A  | _      |        | _      | _      | _      | PWM3MD | PWM2MD | PWM1MD | _      | _     | _     | _      | _      | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA0MD |        |        |        |       |               |
| PMD7         | 076C  |        |        |        |        |        |        |        |        |        |       |       | DMA1MD | PTGMD  |        |        |       | 0000          |
| PIVID7       | 0760  | _      | _      | _      | _      | _      | _      | _      | _      | _      | _     | _     | DMA2MD | FIGMD  | _      | _      | _     | 0000          |
|              |       |        |        |        |        |        |        |        |        |        |       |       | DMA3MD |        |        |        |       |               |

**Legend:** — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-56: PORTA REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|--------|--------|--------|--------|--------|---------------|
| TRISA        | 0E00  | _      | _      | _      | _      |        | _      | _     | TRISA8 | _     | —     | —     | TRISA4 | TRISA3 | TRISA2 | TRISA1 | TRISA0 | 011F          |
| PORTA        | 0E02  | _      | _      | _      | _      | _      | _      | _     | RA8    | _     | _     | _     | RA4    | RA3    | RA2    | RA1    | RA0    | 0000          |
| LATA         | 0E04  | _      | _      | _      | _      | _      | _      | _     | LATA8  | _     | _     | _     | LATA4  | LATA3  | LATA2  | LA1TA1 | LA0TA0 | 0000          |
| ODCA         | 0E06  | _      | _      | _      | _      | _      | _      | _     | ODCA8  | _     | _     | _     | ODCA4  | ODCA3  | ODCA2  | ODCA1  | ODCA0  | 0000          |
| CNENA        | 0E08  | _      | _      | _      | _      | _      | _      | _     | CNIEA8 | _     | _     | _     | CNIEA4 | CNIEA3 | CNIEA2 | CNIEA1 | CNIEA0 | 0000          |
| CNPUA        | 0E0A  | _      | _      | _      | _      | _      | _      | _     | CNPUA8 | _     | _     | _     | CNPUA4 | CNPUA3 | CNPUA2 | CNPUA1 | CNPUA0 | 0000          |
| CNPDA        | 0E0C  | _      | _      | _      | _      | _      | _      | _     | CNPDA8 | _     | _     | _     | CNPDA4 | CNPDA3 | CNPDA2 | CNPDA1 | CNPDA0 | 0000          |
| ANSELA       | 0E0E  | —      | —      | _      | —      | _      | —      | _     | —      | _     | —     | —     | ANSA4  | —      | —      | ANSA1  | ANSA0  | 0013          |

Legend: — = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-57: PORTB REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15  | Bit 14  | Bit 13  | Bit 12  | Bit 11  | Bit 10  | Bit 9  | Bit 8  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|---------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|---------------|
| TRISB        | 0E10  | TRISB15 | TRISB14 | TRISB13 | TRISB12 | TRISB11 | TRISB10 | TRISB9 | TRISB8 | TRISB7 | TRISB6 | TRISB5 | TRISB4 | TRISB3 | TRISB2 | TRISB1 | TRISB0 | FFFF          |
| PORTB        | 0E12  | RB15    | RB14    | RB13    | RB12    | RB11    | RB10    | RB9    | RB8    | RB7    | RB6    | RB5    | RB4    | RB3    | RB2    | RB1    | RB0    | xxxx          |
| LATB         | 0E14  | LATB15  | LATB14  | LATB13  | LATB12  | LATB11  | LATB10  | LATB9  | LATB8  | LATB7  | LATB6  | LATB5  | LATB4  | LATB3  | LATB2  | LATB1  | LATB0  | xxxx          |
| ODCB         | 0E16  | ODCB15  | ODCB14  | ODCB13  | ODCB12  | ODCB11  | ODCB10  | ODCB9  | ODCB8  | ODCB7  | ODCB6  | ODCB5  | ODCB4  | ODCB3  | ODCB2  | ODCB1  | ODCB0  | 0000          |
| CNENB        | 0E18  | CNIEB15 | CNIEB14 | CNIEB13 | CNIEB12 | CNIEB11 | CNIEB10 | CNIEB9 | CNIEB8 | CNIEB7 | CNIEB6 | CNIEB5 | CNIEB4 | CNIEB3 | CNIEB2 | CNIEB1 | CNIEB0 | 0000          |
| CNPUB        | 0E1A  | CNPUB15 | CNPUB14 | CNPUB13 | CNPUB12 | CNPUB11 | CNPUB10 | CNPUB9 | CNPUB8 | CNPUB7 | CNPUB6 | CNPUB5 | CNPUB4 | CNPUB3 | CNPUB2 | CNPUB1 | CNPUB0 | 0000          |
| CNPDB        | 0E1C  | CNPDB15 | CNPDB14 | CNPDB13 | CNPDB12 | CNPDB11 | CNPDB10 | CNPDB9 | CNPDB8 | CNPDB7 | CNPDB6 | CNPDB5 | CNPDB4 | CNPDB3 | CNPDB2 | CNPDB1 | CNPDB0 | 0000          |
| ANSELB       | 0E1E  | _       | _       | -       | _       | -       | —       | -      | ANSB8  | _      | _      | _      | _      | ANSB3  | ANSB2  | ANSB1  | ANSB0  | 010F          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

#### TABLE 4-58: PORTC REGISTER MAP FOR PIC24EPXXXGP/MC203 AND dsPIC33EPXXXGP/MC203/503 DEVICES ONLY

| File<br>Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8  | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  | All<br>Resets |
|--------------|-------|--------|--------|--------|--------|--------|--------|-------|--------|-------|-------|-------|-------|-------|-------|--------|--------|---------------|
| TRISC        | 0E20  | _      | _      | _      | _      | _      | —      | —     | TRISC8 | _     | _     |       | _     |       | -     | TRISC1 | TRISC0 | 0103          |
| PORTC        | 0E22  |        |        | -      | -      | -      | —      | _     | RC8    | —     | -     |       | _     |       |       | RC1    | RC0    | xxxx          |
| LATC         | 0E24  |        |        | _      | _      | _      | _      | _     | LATC8  | _     | _     | _     | _     | _     | _     | LATC1  | LATC0  | xxxx          |
| ODCC         | 0E26  |        |        | _      | _      | _      | _      | _     | ODCC8  | _     | _     | _     | _     | _     | _     | ODCC1  | ODCC0  | 0000          |
| CNENC        | 0E28  | —      | _      | -      | _      |        | _      | _     | CNIEC8 | —     |       |       | _     |       |       | CNIEC1 | CNIEC0 | 0000          |
| CNPUC        | 0E2A  |        |        | _      | _      | _      | _      | _     | CNPUC8 | _     | _     | _     | _     | _     | _     | CNPUC1 | CNPUC0 | 0000          |
| CNPDC        | 0E2C  |        |        | _      | _      | _      | _      | _     | CNPDC8 | _     | _     | _     | _     | _     | _     | CNPDC1 | CNPDC0 | 0000          |
| ANSELC       | 0E2E  | -      | _      | _      | _      | _      | —      | —     | —      | —     |       | _     | _     | _     |       | ANSC1  | ANSC0  | 0003          |

Legend: x = unknown value on Reset, - = unimplemented, read as '0'. Reset values are shown in hexadecimal.

# 7.0 INTERRUPT CONTROLLER

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXGP/MC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Interrupts" (DS70600) in the "dsPIC33/PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to **Section 4.0 "Memory Organization"** in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X interrupt controller reduces the numerous peripheral interrupt request signals to a single interrupt request signal to the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X CPU.

The interrupt controller has the following features:

- Up to eight processor exceptions and software traps
- Eight user-selectable priority levels
- Interrupt Vector Table (IVT) with a unique vector for each interrupt or exception source
- Fixed priority within a specified user priority level
- Fixed interrupt entry and return latencies

### 7.1 Interrupt Vector Table

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X Interrupt Vector Table (IVT), shown in Figure 7-1, resides in program memory starting at location, 000004h. The IVT contains seven non-maskable trap vectors and up to 246 sources of interrupt. In general, each interrupt source has its own vector. Each interrupt vector contains a 24-bit-wide address. The value programmed into each interrupt vector location is the starting address of the associated Interrupt Service Routine (ISR).

Interrupt vectors are prioritized in terms of their natural priority. This priority is linked to their position in the vector table. Lower addresses generally have a higher natural priority. For example, the interrupt associated with Vector 0 takes priority over interrupts at any other vector address.

## 7.2 Reset Sequence

A device Reset is not a true exception because the interrupt controller is not involved in the Reset process. The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices clear their registers in response to a Reset, which forces the PC to zero. The device then begins program execution at location, 0x000000. A GOTO instruction at the Reset address can redirect program execution to the appropriate start-up routine.

**Note:** Any unimplemented or unused vector locations in the IVT should be programmed with the address of a default interrupt handler routine that contains a RESET instruction.

### 10.2.1 SLEEP MODE

The following occurs in Sleep mode:

- The system clock source is shut down. If an on-chip oscillator is used, it is turned off.
- The device current consumption is reduced to a minimum, provided that no I/O pin is sourcing current.
- The Fail-Safe Clock Monitor does not operate, since the system clock source is disabled.
- The LPRC clock continues to run in Sleep mode if the WDT is enabled.
- The WDT, if enabled, is automatically cleared prior to entering Sleep mode.
- Some device features or peripherals can continue to operate. This includes items such as the Input Change Notification (ICN) on the I/O ports or peripherals that use an external clock input.
- Any peripheral that requires the system clock source for its operation is disabled.

The device wakes up from Sleep mode on any of these events:

- Any interrupt source that is individually enabled
- · Any form of device Reset
- A WDT time-out

On wake-up from Sleep mode, the processor restarts with the same clock source that was active when Sleep mode was entered.

For optimal power savings, the internal regulator and the Flash regulator can be configured to go into Standby when Sleep mode is entered by clearing the VREGS (RCON<8>) and VREGSF (RCON<11>) bits (default configuration).

If the application requires a faster wake-up time, and can accept higher current requirements, the VREGS (RCON<8>) and VREGSF (RCON<11>) bits can be set to keep the internal regulator and the Flash regulator active during Sleep mode.

### 10.2.2 IDLE MODE

The following occurs in Idle mode:

- The CPU stops executing instructions.
- · The WDT is automatically cleared.
- The system clock source remains active. By default, all peripheral modules continue to operate normally from the system clock source, but can also be selectively disabled (see Section 10.4 "Peripheral Module Disable").
- If the WDT or FSCM is enabled, the LPRC also remains active.

The device wakes from Idle mode on any of these events:

- · Any interrupt that is individually enabled
- Any device Reset
- · A WDT time-out

On wake-up from Idle mode, the clock is reapplied to the CPU and instruction execution will begin (2-4 clock cycles later), starting with the instruction following the PWRSAV instruction or the first instruction in the Interrupt Service Routine (ISR).

All peripherals also have the option to discontinue operation when Idle mode is entered to allow for increased power savings. This option is selectable in the control register of each peripheral; for example, the TSIDL bit in the Timer1 Control register (T1CON<13>).

### 10.2.3 INTERRUPTS COINCIDENT WITH POWER SAVE INSTRUCTIONS

Any interrupt that coincides with the execution of a PWRSAV instruction is held off until entry into Sleep or Idle mode has completed. The device then wakes up from Sleep or Idle mode.

- g) The TRISx registers control only the digital I/O output buffer. Any other dedicated or remappable active "output" will automatically override the TRIS setting. The TRISx register does not control the digital logic "input" buffer. Remappable digital "inputs" do not automatically override TRIS settings, which means that the TRISx bit must be set to input for pins with only remappable input function(s) assigned
- h) All analog pins are enabled by default after any Reset and the corresponding digital input buffer on the pin has been disabled. Only the Analog Pin Select registers control the digital input buffer, *not* the TRISx register. The user must disable the analog function on a pin using the Analog Pin Select registers in order to use any "digital input(s)" on a corresponding pin, no exceptions.

### 11.6 I/O Ports Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter this URL in your browser: |
|-------|----------------------------------------------------------------------------------------------------------------|
|       | http://www.microchip.com/wwwproducts/<br>Devices.aspx?dDocName=en555464                                        |

#### 11.6.1 KEY RESOURCES

- "I/O Ports" (DS70598) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

### 15.1 Output Compare Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter this URL in your browser: |
|-------|----------------------------------------------------------------------------------------------------------------|
|       | http://www.microchip.com/wwwproducts/<br>Devices.aspx?dDocName=en555464                                        |

#### 15.1.1 KEY RESOURCES

- "Output Compare" (DS70358) in the "dsPIC33/ PIC24 Family Reference Manual"
- · Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

### REGISTER 16-7: PWMCONx: PWMx CONTROL REGISTER (CONTINUED)

| bit 7- | 6  | DTC<1:0>: Dead-Time Control bits                                                                                                    |
|--------|----|-------------------------------------------------------------------------------------------------------------------------------------|
|        |    | 11 = Dead-Time Compensation mode                                                                                                    |
|        |    | 10 = Dead-time function is disabled                                                                                                 |
|        |    | 01 = Negative dead time is actively applied for Complementary Output mode                                                           |
|        |    | 00 = Positive dead time is actively applied for all output modes                                                                    |
| bit 5  |    | <b>DTCP:</b> Dead-Time Compensation Polarity bit <sup>(3)</sup>                                                                     |
|        |    | When Set to '1':                                                                                                                    |
|        |    | If DTCMPx = 0, PWMxL is shortened and PWMxH is lengthened.                                                                          |
|        |    | If DTCMPx = 1, PWMxH is shortened and PWMxL is lengthened.                                                                          |
|        |    | <u>When Set to '0':</u><br>If DTCMPx = 0, PWMxH is shortened and PWMxL is lengthened.                                               |
|        |    | If DTCMPx = 1, PWMxL is shortened and PWMxH is lengthened.                                                                          |
| bit 4  |    | Unimplemented: Read as '0'                                                                                                          |
| bit 3  |    | MTBS: Master Time Base Select bit                                                                                                   |
|        |    | 1 = PWM generator uses the secondary master time base for synchronization and as the clock source                                   |
|        |    | for the PWM generation logic (if secondary time base is available)                                                                  |
|        |    | 0 = PWM generator uses the primary master time base for synchronization and as the clock source                                     |
|        |    | for the PWM generation logic                                                                                                        |
| bit 2  |    | CAM: Center-Aligned Mode Enable bit <sup>(2,4)</sup>                                                                                |
|        |    | 1 = Center-Aligned mode is enabled                                                                                                  |
|        |    | 0 = Edge-Aligned mode is enabled                                                                                                    |
| bit 1  |    | <b>XPRES:</b> External PWMx Reset Control bit <sup>(5)</sup>                                                                        |
|        |    | <ul> <li>1 = Current-limit source resets the time base for this PWM generator if it is in Independent Time Base<br/>mode</li> </ul> |
|        |    | 0 = External pins do not affect PWMx time base                                                                                      |
| bit 0  |    | IUE: Immediate Update Enable bit <sup>(2)</sup>                                                                                     |
|        |    | 1 = Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are immediate                                                      |
|        |    | <ul> <li>Updates to the active MDC/PDCx/DTRx/ALTDTRx/PHASEx registers are synchronized to the<br/>PWMx period boundary</li> </ul>   |
| Note   | 1: | Software must clear the interrupt status here and in the corresponding IFSx bit in the interrupt controller.                        |
|        | 2: | These bits should not be changed after the PWMx is enabled (PTEN = 1).                                                              |
|        | 3: | DTC<1:0> = 11 for DTCP to be effective; otherwise, DTCP is ignored.                                                                 |
|        | 4: | The Independent Time Base (ITB = 1) mode must be enabled to use Center-Aligned mode. If ITB = 0, the CAM bit is ignored.            |

**5:** To operate in External Period Reset mode, the ITB bit must be '1' and the CLMOD bit in the FCLCONx register must be '0'.

## 17.1 QEI Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the product page using the link above, enter this UDL increases |
|-------|---------------------------------------------------------------------------------------------------------|
|       | this URL in your browser:                                                                               |
|       | http://www.microchip.com/wwwproducts/                                                                   |
|       | Devices.aspx?dDocName=en555464                                                                          |

### 17.1.1 KEY RESOURCES

- "Quadrature Encoder Interface" (DS70601) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- · Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

### REGISTER 17-1: QEI1CON: QEI1 CONTROL REGISTER (CONTINUED)

| bit 6-4 | <b>INTDIV&lt;2:0&gt;:</b> Timer Input Clock Prescale Select bits (interval timer, main timer (position counter), velocity counter and index counter internal clock divider select) <sup>(3)</sup>                                                                                                                            |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | <pre>111 = 1:128 prescale value<br/>110 = 1:64 prescale value<br/>101 = 1:32 prescale value<br/>100 = 1:16 prescale value<br/>011 = 1:8 prescale value<br/>010 = 1:4 prescale value<br/>001 = 1:2 prescale value<br/>000 = 1:1 prescale value</pre>                                                                          |
| bit 3   | <b>CNTPOL:</b> Position and Index Counter/Timer Direction Select bit<br>1 = Counter direction is negative unless modified by external up/down signal                                                                                                                                                                         |
|         | <ul> <li>0 = Counter direction is positive unless modified by external up/down signal</li> </ul>                                                                                                                                                                                                                             |
| bit 2   | GATEN: External Count Gate Enable bit                                                                                                                                                                                                                                                                                        |
|         | <ul> <li>1 = External gate signal controls position counter operation</li> <li>0 = External gate signal does not affect position counter/timer operation</li> </ul>                                                                                                                                                          |
| bit 1-0 | CCM<1:0>: Counter Control Mode Selection bits                                                                                                                                                                                                                                                                                |
|         | <ul> <li>11 = Internal Timer mode with optional external count is selected</li> <li>10 = External clock count with optional external count is selected</li> <li>01 = External clock count with external up/down direction is selected</li> <li>00 = Quadrature Encoder Interface (x4 mode) Count mode is selected</li> </ul> |
| Note 1: | When CCM<1:0> = 10 or 11, all of the QEI counters operate as timers and the PIMOD<2:0> bits are ignored.                                                                                                                                                                                                                     |

- 2: When CCM<1:0> = 00, and QEA and QEB values match the Index Match Value (IMV), the POSCNTH and POSCNTL registers are reset. QEA/QEB signals used for the index match have swap and polarity values applied, as determined by the SWPAB and QEAPOL/QEBPOL bits.
- 3: The selected clock rate should be at least twice the expected maximum quadrature count rate.

## REGISTER 17-3: QEI1STAT: QEI1 STATUS REGISTER (CONTINUED)

| bit 2 | <b>HOMIEN:</b> Home Input Event Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled            |
|-------|--------------------------------------------------------------------------------------------------------------------------|
| bit 1 | <b>IDXIRQ:</b> Status Flag for Index Event Status bit<br>1 = Index event has occurred<br>0 = No Index event has occurred |
| bit 0 | <b>IDXIEN:</b> Index Input Event Interrupt Enable bit<br>1 = Interrupt is enabled<br>0 = Interrupt is disabled           |

Note 1: This status bit is only applicable to PIMOD<2:0> modes, '011' and '100'.

| U-0                     | U-0                                  | U-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |  |  |  |
|-------------------------|--------------------------------------|------------------------------------|---------|------------------|-----------------|-----------------|---------|--|--|--|
| _                       | _                                    |                                    | FILHIT4 | FILHIT3          | FILHIT2         | FILHIT1         | FILHIT0 |  |  |  |
| bit 15                  | <b>I</b>                             | •                                  |         |                  |                 |                 | bit 8   |  |  |  |
|                         |                                      |                                    |         |                  |                 |                 |         |  |  |  |
| U-0                     | R-1                                  | R-0                                | R-0     | R-0              | R-0             | R-0             | R-0     |  |  |  |
| _                       | ICODE6                               | ICODE5                             | ICODE4  | ICODE3           | ICODE2          | ICODE1          | ICODE0  |  |  |  |
| bit 7                   |                                      |                                    |         |                  |                 |                 | bit     |  |  |  |
| Logondi                 |                                      |                                    |         |                  |                 |                 |         |  |  |  |
| Legend:<br>R = Readable | - hit                                |                                    | hit.    |                  | nonted hit rea  | d aa 'O'        |         |  |  |  |
| -n = Value at           |                                      | W = Writable                       |         | '0' = Bit is cle | mented bit, rea |                 |         |  |  |  |
| -n = value at           | POR                                  | '1' = Bit is set                   |         | 0 = Bit is cie   | ared            | x = Bit is unkr | IOWN    |  |  |  |
| bit 15-13               | Unimplemen                           | ted: Read as '                     | 0'      |                  |                 |                 |         |  |  |  |
| bit 12-8                | =                                    | Filter Hit Num                     |         |                  |                 |                 |         |  |  |  |
|                         |                                      | 1 = Reserved                       |         |                  |                 |                 |         |  |  |  |
|                         | 01111 <b>= Filte</b>                 | r 15                               |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •<br>00001 = Filter 1                |                                    |         |                  |                 |                 |         |  |  |  |
|                         | 00001 = Filte                        |                                    |         |                  |                 |                 |         |  |  |  |
| bit 7                   |                                      | ted: Read as '                     | 0'      |                  |                 |                 |         |  |  |  |
| bit 6-0                 | ICODE<6:0>: Interrupt Flag Code bits |                                    |         |                  |                 |                 |         |  |  |  |
|                         | 1000101-1111111 = Reserved           |                                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | IFO almost full                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | eceiver overflo                    |         |                  |                 |                 |         |  |  |  |
|                         | 1000010 = K<br>1000001 = E           | /ake-up interru<br>rror interrupt  | μ       |                  |                 |                 |         |  |  |  |
|                         | 1000000 = N                          |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | 11111 = Rese<br>B15 buffer inte    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      |                                    |         |                  |                 |                 |         |  |  |  |
|                         | •                                    |                                    |         |                  |                 |                 |         |  |  |  |
|                         | 0001001 <b>= R</b>                   | B9 buffer inter                    | rupt    |                  |                 |                 |         |  |  |  |
|                         |                                      | B8 buffer inter                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | RB7 buffer inte<br>RB6 buffer inte |         |                  |                 |                 |         |  |  |  |
|                         |                                      | RB5 buffer inte                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | RB4 buffer inte                    |         |                  |                 |                 |         |  |  |  |
|                         | 0000011 <b>= T</b>                   | RB3 buffer inte                    | errupt  |                  |                 |                 |         |  |  |  |
|                         |                                      |                                    |         |                  |                 |                 |         |  |  |  |
|                         |                                      | RB2 buffer inte<br>RB1 buffer inte |         |                  |                 |                 |         |  |  |  |

### REGISTER 21-3: CxVEC: ECANx INTERRUPT CODE REGISTER

| R/W-0       R/W-0       R/W-0       U-0       U-0       U-0       U-0         DMABS2       DMABS1       DMABS0       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       —       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       …       … |                                             |  |  |  |  |  |  |  |  |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|--|--|--|--|--|--|--|
| bit 15<br>U-0 U-0 U-0 R/W-0 R/W-0 R/W-0 R/W-0<br>FSA4 FSA3 FSA2 FSA1<br>bit 7<br>Legend:<br>R = Readable bit W = Writable bit U = Unimplemented bit, read as '0'<br>-n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknov<br>bit 15-13 DMABS<2:0>: DMA Buffer Size bits<br>111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | U-0                                         |  |  |  |  |  |  |  |  |  |  |
| U-0       U-0       U-0       R/W-0       R/W-0       R/W-0       R/W-0         —       —       —       FSA4       FSA3       FSA2       FSA1         bit 7         Legend:       R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-13       DMABS<2:0>: DMA Buffer Size bits       111 = Reserved         110 = 32 buffers in RAM       101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | —                                           |  |  |  |  |  |  |  |  |  |  |
| FSA4     FSA3     FSA2     FSA1       bit 7       Legend:       R = Readable bit     W = Writable bit     U = Unimplemented bit, read as '0'       -n = Value at POR     '1' = Bit is set     '0' = Bit is cleared     x = Bit is unknown       bit 15-13     DMABS<2:0>: DMA Buffer Size bits       111 = Reserved       110 = 32 buffers in RAM       101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | bit 8                                       |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |  |  |  |  |  |  |
| bit 7  Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknow bit 15-13 DMABS<2:0>: DMA Buffer Size bits 111 = Reserved 110 = 32 buffers in RAM 101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W-0                                       |  |  |  |  |  |  |  |  |  |  |
| Legend:         R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknown         bit 15-13       DMABS<2:0>: DMA Buffer Size bits         111 = Reserved       110 = 32 buffers in RAM         101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FSA0                                        |  |  |  |  |  |  |  |  |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknow         bit 15-13       DMABS<2:0>: DMA Buffer Size bits       111 = Reserved         110 = 32 buffers in RAM       101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | bit C                                       |  |  |  |  |  |  |  |  |  |  |
| R = Readable bit       W = Writable bit       U = Unimplemented bit, read as '0'         -n = Value at POR       '1' = Bit is set       '0' = Bit is cleared       x = Bit is unknow         bit 15-13       DMABS<2:0>: DMA Buffer Size bits       111 = Reserved         110 = 32 buffers in RAM       101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                             |  |  |  |  |  |  |  |  |  |  |
| -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknow<br>bit 15-13 DMABS<2:0>: DMA Buffer Size bits<br>111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |  |  |  |  |  |  |
| bit 15-13 DMABS<2:0>: DMA Buffer Size bits<br>111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             |  |  |  |  |  |  |  |  |  |  |
| 111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | wn                                          |  |  |  |  |  |  |  |  |  |  |
| 111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                             |  |  |  |  |  |  |  |  |  |  |
| 111 = Reserved<br>110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DMABS<2:0>: DMA Buffer Size bits            |  |  |  |  |  |  |  |  |  |  |
| 110 = 32 buffers in RAM<br>101 = 24 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                             |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |  |  |  |  |  |  |
| 100 - 16 huffers in DAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                             |  |  |  |  |  |  |  |  |  |  |
| 100 = 16 builds in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 100 = 16 buffers in RAM                     |  |  |  |  |  |  |  |  |  |  |
| 011 = 12 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                             |  |  |  |  |  |  |  |  |  |  |
| 010 = 8 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                             |  |  |  |  |  |  |  |  |  |  |
| 001 = 6 buffers in RAM<br>000 = 4 buffers in RAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                             |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |  |  |  |  |  |  |
| bit 12-5 Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                             |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | FSA<4:0>: FIFO Area Starts with Buffer bits |  |  |  |  |  |  |  |  |  |  |
| 11111 = Read Buffer RB31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                             |  |  |  |  |  |  |  |  |  |  |
| 11110 = Read Buffer RB30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11110 = Read Buffer RB30                    |  |  |  |  |  |  |  |  |  |  |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                             |  |  |  |  |  |  |  |  |  |  |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                             |  |  |  |  |  |  |  |  |  |  |
| •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                             |  |  |  |  |  |  |  |  |  |  |
| 00001 = TX/RX Buffer TRB1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                             |  |  |  |  |  |  |  |  |  |  |
| 00000 = TX/RX Buffer TRB0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                             |  |  |  |  |  |  |  |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                             |  |  |  |  |  |  |  |  |  |  |

### REGISTER 21-4: CxFCTRL: ECANx FIFO CONTROL REGISTER

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| REGISTER 21-20: | CxRXMnSID: ECANx ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER |
|-----------------|---------------------------------------------------------------|
|                 | REGISTER (n = 0-2)                                            |

|                                   |               | -                                        | -             |                                                 |       |       |       |  |  |
|-----------------------------------|---------------|------------------------------------------|---------------|-------------------------------------------------|-------|-------|-------|--|--|
| R/W-x                             | R/W-x         | R/W-x                                    | R/W-x         | R/W-x                                           | R/W-x | R/W-x | R/W-x |  |  |
| SID10                             | SID9          | SID8                                     | SID7          | SID6                                            | SID5  | SID4  | SID3  |  |  |
| bit 15                            |               |                                          |               |                                                 |       |       | bit 8 |  |  |
| R/W-x                             | R/W-x         | R/W-x                                    | U-0           | R/W-x                                           | U-0   | R/W-x | R/W-x |  |  |
| SID2                              | SID1          | SID0                                     | -             | MIDE                                            | _     | EID17 | EID16 |  |  |
| bit 7                             |               |                                          |               |                                                 |       |       | bit C |  |  |
| <u> </u>                          |               |                                          |               |                                                 |       |       |       |  |  |
| Legend:                           |               |                                          |               |                                                 |       |       |       |  |  |
| R = Readable bit W = Writable bit |               |                                          | bit           | U = Unimplemented bit, read as '0'              |       |       |       |  |  |
| -n = Value a                      | at POR        | '1' = Bit is set                         | :             | '0' = Bit is cleared x = Bit is unknown         |       |       |       |  |  |
| bit 15-5                          | SID<10:0>: S  | Standard Identi                          | fier bits     |                                                 |       |       |       |  |  |
|                                   |               | bit, SIDx, in filte<br>is a don't care i |               |                                                 |       |       |       |  |  |
| bit 4                             | Unimplemer    | nted: Read as '                          | 0'            |                                                 |       |       |       |  |  |
| bit 3                             | MIDE: Identif | fier Receive Mo                          | de bit        |                                                 |       |       |       |  |  |
|                                   | 0 = Matches   |                                          | or extended a | d or extended ac<br>address messag<br>SID/EID)) |       | •     |       |  |  |
| bit 2                             | Unimplemer    | nted: Read as '                          | 0'            |                                                 |       |       |       |  |  |
| bit 1-0                           | EID<17:16>:   | Extended Iden                            | tifier bits   |                                                 |       |       |       |  |  |
|                                   |               | bit, EIDx, in fill<br>is a don't care    |               |                                                 |       |       |       |  |  |
|                                   |               |                                          |               |                                                 |       |       |       |  |  |

#### REGISTER 21-21: CxRXMnEID: ECANx ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER REGISTER (n = 0-2)

| R/W-x                             | R/W-x | R/W-x | R/W-x        | R/W-x            | R/W-x  | R/W-x | R/W-x |
|-----------------------------------|-------|-------|--------------|------------------|--------|-------|-------|
| EID15                             | EID14 | EID13 | EID12        | EID11            | EID10  | EID9  | EID8  |
| bit 15                            |       |       |              | ·                |        |       | bit 8 |
|                                   |       |       |              |                  |        |       |       |
| R/W-x                             | R/W-x | R/W-x | R/W-x        | R/W-x            | R/W-x  | R/W-x | R/W-x |
| EID7                              | EID6  | EID5  | EID4         | EID3             | EID2   | EID1  | EID0  |
| bit 7                             | bit 7 |       |              |                  |        | •     | bit 0 |
|                                   |       |       |              |                  |        |       |       |
| Legend:                           |       |       |              |                  |        |       |       |
| R = Readable bit W = Writable bit |       | bit   | U = Unimpler | mented bit, read | as '0' |       |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit | , read as '0'      |
|-------------------|------------------|-----------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown |

bit 15-0 EID<15:0>: Extended Identifier bits

1 = Includes bit, EIDx, in filter comparison

0 = EIDx bit is a don't care in filter comparison

### BUFFER 21-7: ECAN™ MESSAGE BUFFER WORD 6

| R/W-x                              | R/W-x | R/W-x | R/W-x                                  | R/W-x | R/W-x | R/W-x | R/W-x |
|------------------------------------|-------|-------|----------------------------------------|-------|-------|-------|-------|
|                                    |       |       | Ву                                     | rte 7 |       |       |       |
| bit 15                             |       |       |                                        |       |       |       | bit 8 |
| R/W-x                              | R/W-x | R/W-x | R/W-x                                  | R/W-x | R/W-x | R/W-x | R/W-x |
|                                    |       |       | Ву                                     | rte 6 |       |       |       |
| bit 7                              |       |       |                                        |       |       |       | bit 0 |
| Legend:                            |       |       |                                        |       |       |       |       |
| R = Readable bit W = Writable bit  |       | bit   | U = Unimplemented bit, read as '0'     |       |       |       |       |
| -n = Value at POR '1' = Bit is set |       |       | '0' = Bit is cleared x = Bit is unknow |       |       | nown  |       |

bit 15-8 Byte 7<15:8>: ECAN Message Byte 7 bits

bit 7-0 Byte 6<7:0>: ECAN Message Byte 6 bits

### BUFFER 21-8: ECAN<sup>™</sup> MESSAGE BUFFER WORD 7

| U-0     | U-0 | U-0 | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x                  | R/W-x                  |
|---------|-----|-----|------------------------|------------------------|------------------------|------------------------|------------------------|
| —       | —   | —   | FILHIT4 <sup>(1)</sup> | FILHIT3 <sup>(1)</sup> | FILHIT2 <sup>(1)</sup> | FILHIT1 <sup>(1)</sup> | FILHITO <sup>(1)</sup> |
| bit 15  |     |     |                        |                        |                        |                        | bit 8                  |
|         |     |     |                        |                        |                        |                        |                        |
| U-0     | U-0 | U-0 | U-0                    | U-0                    | U-0                    | U-0                    | U-0                    |
| _       | _   |     | —                      |                        |                        |                        | —                      |
| bit 7   |     |     |                        |                        |                        |                        | bit 0                  |
|         |     |     |                        |                        |                        |                        |                        |
| Legend: |     |     |                        |                        |                        |                        |                        |

| Legend:           |                  |                        |                    |
|-------------------|------------------|------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, | , read as '0'      |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared   | x = Bit is unknown |

| bit 15-13 | Unimplemented: Read as '0'                                     |
|-----------|----------------------------------------------------------------|
| bit 12-8  | FILHIT<4:0>: Filter Hit Code bits <sup>(1)</sup>               |
|           | Encodes number of filter that resulted in writing this buffer. |
| bit 7-0   | Unimplemented: Read as '0'                                     |

Note 1: Only written by module for receive buffers, unused for transmit buffers.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

### REGISTER 23-5: AD1CHS123: ADC1 INPUT CHANNEL 1, 2, 3 SELECT REGISTER

| 11.0   | 11.0       | 11.0 | 11.0 | 11.0 |          |          |         |
|--------|------------|------|------|------|----------|----------|---------|
| U-0    | <u>U-0</u> | U-0  | U-0  | U-0  | R/W-0    | R/W-0    | R/W-0   |
| —      | _          |      |      |      | CH123NB1 | CH123NB0 | CH123SB |
| bit 15 |            |      |      |      |          |          | bit 8   |
|        |            |      |      |      |          |          |         |
| U-0    | U-0        | U-0  | U-0  | U-0  | R/W-0    | R/W-0    | R/W-0   |

| 0-0   | 0-0 | 0-0 | 0-0 | U-0 | R/W-0    | R/W-0    | R/W-0   |
|-------|-----|-----|-----|-----|----------|----------|---------|
| —     | —   | —   | _   |     | CH123NA1 | CH123NA0 | CH123SA |
| bit 7 |     |     |     |     |          |          | bit 0   |

# Legend:

| Legenu.           |                  |                                    |                    |  |
|-------------------|------------------|------------------------------------|--------------------|--|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |  |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |  |

bit 15-11 Unimplemented: Read as '0'

bit 10-9

CH123NB<1:0>: Channel 1, 2, 3 Negative Input Select for Sample MUXB bits

In 12-bit mode (AD21B = 1), CH123NB is Unimplemented and is Read as '0':

| Value           | ADC Channel |       |       |  |  |
|-----------------|-------------|-------|-------|--|--|
| value           | CH1         | CH2   | CH3   |  |  |
| 11              | AN9         | AN10  | AN11  |  |  |
| 10 <b>(1,2)</b> | OA3/AN6     | AN7   | AN8   |  |  |
| 0x              | Vrefl       | Vrefl | VREFL |  |  |

bit 8 **CH123SB:** Channel 1, 2, 3 Positive Input Select for Sample MUXB bit In 12-bit mode (AD21B = 1), CH123SB is Unimplemented and is Read as '0':

| Value          | ADC Channel |         |         |  |  |
|----------------|-------------|---------|---------|--|--|
| value          | CH1         | CH2     | CH3     |  |  |
| 1 <b>(2)</b>   | OA1/AN3     | OA2/AN0 | OA3/AN6 |  |  |
| 0 <b>(1,2)</b> | OA2/AN0     | AN1     | AN2     |  |  |

bit 7-3 Unimplemented: Read as '0'

bit 2-1 **CH123NA<1:0>:** Channel 1, 2, 3 Negative Input Select for Sample MUXA bits In 12-bit mode (AD21B = 1), CH123NA is Unimplemented and is Read as '<u>0</u>':

| Value           | ADC Channel |       |       |  |  |
|-----------------|-------------|-------|-------|--|--|
| value           | CH1         | CH2   | CH3   |  |  |
| 11              | AN9         | AN10  | AN11  |  |  |
| 10 <b>(1,2)</b> | OA3/AN6     | AN7   | AN8   |  |  |
| 0x              | VREFL       | VREFL | VREFL |  |  |

- **Note 1:** AN0 through AN7 are repurposed when comparator and op amp functionality is enabled. See Figure 23-1 to determine how enabling a particular op amp or comparator affects selection choices for Channels 1, 2 and 3.
  - 2: The OAx input is used if the corresponding op amp is selected (OPMODE (CMxCON<10>) = 1); otherwise, the ANx input is used.

Most instructions are a single word. Certain double-word instructions are designed to provide all the required information in these 48 bits. In the second word, the 8 MSbs are '0's. If this second word is executed as an instruction (by itself), it executes as a NOP.

The double-word instructions execute in two instruction cycles.

Most single-word instructions are executed in a single instruction cycle, unless a conditional test is true, or the Program Counter is changed as a result of the instruction, or a PSV or Table Read is performed, or an SFR register is read. In these cases, the execution takes multiple instruction cycles with the additional instruction cycle(s) executed as a NOP. Certain instructions that involve skipping over the subsequent instruction require either two or three cycles if the skip is performed, depending on whether the instruction being skipped is a single-word or two-word instruction. Moreover, double-word moves require two cycles.

Note: For more details on the instruction set, refer to the *"16-bit MCU and DSC Programmer's Reference Manual"* (DS70157). For more information on instructions that take more than one instruction cycle to execute, refer to **"CPU"** (DS70359) in the *"dsPIC33/PIC24 Family Reference Manual"*, particularly the **"Instruction Flow Types"** section.

| Field                                                                                                   | Description                                                                   |  |  |  |  |
|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|
| #text                                                                                                   | Means literal defined by "text"                                               |  |  |  |  |
| (text)                                                                                                  | Means "content of text"                                                       |  |  |  |  |
| [text]                                                                                                  | Means "the location addressed by text"                                        |  |  |  |  |
| {}                                                                                                      | Optional field or operation                                                   |  |  |  |  |
| $a \in \{b, c, d\}$                                                                                     | a is selected from the set of values b, c, d                                  |  |  |  |  |
| <n:m></n:m>                                                                                             | Register bit field                                                            |  |  |  |  |
| .b                                                                                                      | Byte mode selection                                                           |  |  |  |  |
| .d                                                                                                      | Double-Word mode selection                                                    |  |  |  |  |
| .S                                                                                                      | Shadow register select                                                        |  |  |  |  |
| .w                                                                                                      | Word mode selection (default)                                                 |  |  |  |  |
| Acc                                                                                                     | One of two accumulators {A, B}                                                |  |  |  |  |
| AWB                                                                                                     | Accumulator write back destination address register ∈ {W13, [W13]+ = 2}       |  |  |  |  |
| bit4                                                                                                    | 4-bit bit selection field (used in word addressed instructions) $\in \{015\}$ |  |  |  |  |
| C, DC, N, OV, Z                                                                                         | MCU Status bits: Carry, Digit Carry, Negative, Overflow, Sticky Zero          |  |  |  |  |
| Expr Absolute address, label or expression (resolved by the linker)                                     |                                                                               |  |  |  |  |
| f         File register address ∈ {0x00000x1FFF}                                                        |                                                                               |  |  |  |  |
| lit1 1-bit unsigned literal ∈ {0,1}                                                                     |                                                                               |  |  |  |  |
| lit4                                                                                                    | 4-bit unsigned literal ∈ {015}                                                |  |  |  |  |
| lit5                                                                                                    | 5-bit unsigned literal ∈ {031}                                                |  |  |  |  |
| lit8                                                                                                    | 8-bit unsigned literal ∈ {0255}                                               |  |  |  |  |
| lit10                                                                                                   | 10-bit unsigned literal ∈ {0255} for Byte mode, {0:1023} for Word mode        |  |  |  |  |
| lit14                                                                                                   | 14-bit unsigned literal ∈ {016384}                                            |  |  |  |  |
| lit16                                                                                                   | 16-bit unsigned literal ∈ {065535}                                            |  |  |  |  |
| lit23                                                                                                   | 23-bit unsigned literal ∈ {08388608}; LSb must be '0'                         |  |  |  |  |
| None                                                                                                    | Field does not require an entry, can be blank                                 |  |  |  |  |
| OA, OB, SA, SB                                                                                          | DSP Status bits: ACCA Overflow, ACCB Overflow, ACCA Saturate, ACCB Saturate   |  |  |  |  |
| PC                                                                                                      | Program Counter                                                               |  |  |  |  |
| Slit10                                                                                                  | 10-bit signed literal ∈ {-512511}                                             |  |  |  |  |
| Slit16                                                                                                  | 16-bit signed literal ∈ {-3276832767}                                         |  |  |  |  |
| Slit6                                                                                                   | 6-bit signed literal ∈ {-1616}                                                |  |  |  |  |
| Wb                                                                                                      | Base W register ∈ {W0W15}                                                     |  |  |  |  |
| Wd                                                                                                      | Destination W register ∈ { Wd, [Wd], [Wd++], [Wd], [++Wd], [Wd] }             |  |  |  |  |
| Wdo         Destination W register ∈           { Wnd, [Wnd], [Wnd++], [Wnd], [++Wnd], [Wnd], [Wnd+Wb] } |                                                                               |  |  |  |  |

#### TABLE 28-1: SYMBOLS USED IN OPCODE DESCRIPTIONS



FIGURE 30-26: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 0, SMP = 0) TIMING CHARACTERISTICS



### FIGURE 30-27: SPI1 SLAVE MODE (FULL-DUPLEX, CKE = 1, CKP = 1, SMP = 0) TIMING CHARACTERISTICS

| AC CHARACTERISTICS |        | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                     |           |         |       |       |                                         |
|--------------------|--------|-----------------------------------------------------------------------------------------------------------|-----------|---------|-------|-------|-----------------------------------------|
| Param<br>No.       | Symbol | Characteristic                                                                                            | Min.      | Тур.    | Max.  | Units | Conditions                              |
|                    | -      | Cloci                                                                                                     | k Paramet | ters    |       |       |                                         |
| AD50               | TAD    | ADC Clock Period                                                                                          | 117.6     | _       | _     | ns    |                                         |
| AD51               | tRC    | ADC Internal RC Oscillator Period <sup>(2)</sup>                                                          |           | 250     | _     | ns    |                                         |
|                    |        | Conv                                                                                                      | version R | ate     |       |       |                                         |
| AD55               | tCONV  | Conversion Time                                                                                           | _         | 14 Tad  |       | ns    |                                         |
| AD56               | FCNV   | Throughput Rate                                                                                           | _         | _       | 500   | ksps  |                                         |
| AD57a              | TSAMP  | Sample Time when Sampling any ANx Input                                                                   | 3 Tad     | —       | _     |       |                                         |
| AD57b              | TSAMP  | Sample Time when Sampling the Op<br>Amp Outputs (Configuration A and<br>Configuration B) <sup>(4,5)</sup> | 3 Tad     | —       | -     |       |                                         |
|                    |        | Timin                                                                                                     | g Parame  | ters    |       |       |                                         |
| AD60               | tPCS   | Conversion Start from Sample<br>Trigger <sup>(2,3)</sup>                                                  | 2 Tad     | -       | 3 Tad | —     | Auto-convert trigger is<br>not selected |
| AD61               | tPSS   | Sample Start from Setting<br>Sample (SAMP) bit <sup>(2,3)</sup>                                           | 2 Tad     | —       | 3 Tad |       |                                         |
| AD62               | tcss   | Conversion Completion to<br>Sample Start (ASAM = 1) <sup>(2,3)</sup>                                      |           | 0.5 Tad | —     |       |                                         |
| AD63               | tdpu   | Time to Stabilize Analog Stage<br>from ADC Off to ADC On <sup>(2,3)</sup>                                 | —         | —       | 20    | μS    | (Note 6)                                |

### TABLE 30-60: ADC CONVERSION (12-BIT MODE) TIMING REQUIREMENTS

**Note 1:** Device is functional at VBORMIN < VDD < VDDMIN, but will have degraded performance. Device functionality is tested, but not characterized. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values.

- 2: Parameters are characterized but not tested in manufacturing.
- **3:** Because the sample caps will eventually lose charge, clock rates below 10 kHz may affect linearity performance, especially at elevated temperatures.
- 4: See Figure 25-6 for configuration information.
- 5: See Figure 25-7 for configuration information.
- **6:** The parameter, tDPU, is the time required for the ADC module to stabilize at the appropriate level when the module is turned on (ADON (AD1CON1<15>) = 1). During this time, the ADC result is indeterminate.