

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                       |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | PIC                                                                            |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 60 MIPs                                                                        |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART                           |
| Peripherals                | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT                  |
| Number of I/O              | 21                                                                             |
| Program Memory Size        | 256КВ (85.5К х 24)                                                             |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | -                                                                              |
| RAM Size                   | 16K × 16                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3V ~ 3.6V                                                                      |
| Data Converters            | A/D 6x10b/12b                                                                  |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 150°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 28-SSOP (0.209", 5.30mm Width)                                                 |
| Supplier Device Package    | 28-SSOP                                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep256mc202-h-ss |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 2.5 ICSP Pins

The PGECx and PGEDx pins are used for ICSP and debugging purposes. It is recommended to keep the trace length between the ICSP connector and the ICSP pins on the device as short as possible. If the ICSP connector is expected to experience an ESD event, a series resistor is recommended, with the value in the range of a few tens of Ohms, not to exceed 100 Ohms.

Pull-up resistors, series diodes, and capacitors on the PGECx and PGEDx pins are not recommended as they will interfere with the programmer/debugger communications to the device. If such discrete components are an application requirement, they should be removed from the circuit during programming and debugging. Alternatively, refer to the AC/DC characteristics and timing requirements information in the respective device Flash programming specification for information on capacitive loading limits and pin Voltage Input High (VIH) and Voltage Input Low (VIL) requirements.

Ensure that the "Communication Channel Select" (i.e., PGECx/PGEDx pins) programmed into the device matches the physical connections for the ICSP to MPLAB<sup>®</sup> PICkit<sup>™</sup> 3, MPLAB ICD 3, or MPLAB REAL ICE<sup>™</sup>.

For more information on MPLAB ICD 2, ICD 3 and REAL ICE connection requirements, refer to the following documents that are available on the Microchip web site.

- "Using MPLAB<sup>®</sup> ICD 3" (poster) DS51765
- "MPLAB<sup>®</sup> ICD 3 Design Advisory" DS51764
- "MPLAB<sup>®</sup> REAL ICE<sup>™</sup> In-Circuit Emulator User's Guide" DS51616
- "Using MPLAB<sup>®</sup> REAL ICE™ In-Circuit Emulator" (poster) DS51749

#### 2.6 External Oscillator Pins

Many DSCs have options for at least two oscillators: a high-frequency Primary Oscillator and a low-frequency Secondary Oscillator. For details, see **Section 9.0 "Oscillator Configuration"** for details.

The oscillator circuit should be placed on the same side of the board as the device. Also, place the oscillator circuit close to the respective oscillator pins, not exceeding one-half inch (12 mm) distance between them. The load capacitors should be placed next to the oscillator itself, on the same side of the board. Use a grounded copper pour around the oscillator circuit to isolate them from surrounding circuits. The grounded copper pour should be routed directly to the MCU ground. Do not run any signal traces or power traces inside the ground pour. Also, if using a two-sided board, avoid any traces on the other side of the board where the crystal is placed. A suggested layout is shown in Figure 2-3.



#### SUGGESTED PLACEMENT OF THE OSCILLATOR CIRCUIT



# 3.0 CPU

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X. dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "CPU" (DS70359) in the "dsPIC33/PIC24 Family Reference Manual', which is available from the Microchip web site (www.microchip.com).
  - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X CPU has a 16-bit (data) modified Harvard architecture with an enhanced instruction set, including significant support for digital signal processing. The CPU has a 24-bit instruction word with a variable length opcode field. The Program Counter (PC) is 23 bits wide and addresses up to 4M x 24 bits of user program memory space.

An instruction prefetch mechanism helps maintain throughput and provides predictable execution. Most instructions execute in a single-cycle effective execution rate, with the exception of instructions that change the program flow, the double-word move (MOV.D) instruction, PSV accesses and the table instructions. Overhead-free program loop constructs are supported using the DO and REPEAT instructions, both of which are interruptible at any point.

## 3.1 Registers

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have sixteen, 16-bit working registers in the programmer's model. Each of the working registers can act as a data, address or address offset register. The 16th working register (W15) operates as a Software Stack Pointer for interrupts and calls.

## 3.2 Instruction Set

The instruction set for dsPIC33EPXXXGP50X and dsPIC33EPXXXMC20X/50X devices has two classes of instructions: the MCU class of instructions and the DSP class of instructions. The instruction set for PIC24EPXXXGP/MC20X devices has the MCU class of instructions only and does not support DSP instructions. These two instruction classes are seamlessly integrated into the architecture and execute from a single execution unit. The instruction set includes many addressing modes and was designed for optimum C compiler efficiency.

#### 3.3 Data Space Addressing

The base Data Space can be addressed as 64 Kbytes (32K words).

The Data Space includes two ranges of memory, referred to as X and Y data memory. Each memory range is accessible through its own independent Address Generation Unit (AGU). The MCU class of instructions operates solely through the X memory AGU, which accesses the entire memory map as one linear Data Space. On dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, certain DSP instructions operate through the X and Y AGUs to support dual operand reads, which splits the data address space into two parts. The X and Y Data Spaces have memory locations that are device-specific, and are described further in the data memory maps in **Section 4.2 "Data Address Space"**.

The upper 32 Kbytes of the Data Space memory map can optionally be mapped into Program Space (PS) at any 32-Kbyte aligned program word boundary. The Program-to-Data Space mapping feature, known as Program Space Visibility (PSV), lets any instruction access Program Space as if it were Data Space. Moreover, the Base Data Space address is used in conjunction with a Read or Write Page register (DSRPAG or DSWPAG) to form an Extended Data Space (EDS) address. The EDS can be addressed as 8M words or 16 Mbytes. Refer to the "**Data Memory**" (DS70595) and "**Program Memory**" (DS70613) sections in the "*dsPIC33/PIC24 Family Reference Manual*" for more details on EDS, PSV and table accesses.

On the dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices, overhead-free circular buffers (Modulo Addressing) are supported in both X and Y address spaces. The Modulo Addressing removes the software boundary checking overhead for DSP algorithms. The X AGU Circular Addressing can be used with any of the MCU class of instructions. The X AGU also supports Bit-Reversed Addressing to greatly simplify input or output data re-ordering for radix-2 FFT algorithms. PIC24EPXXXGP/MC20X devices do not support Modulo and Bit-Reversed Addressing.

## 3.4 Addressing Modes

The CPU supports these addressing modes:

- Inherent (no operand)
- Relative
- Literal
- · Memory Direct
- Register Direct
- Register Indirect

Each instruction is associated with a predefined addressing mode group, depending upon its functional requirements. As many as six addressing modes are supported for each instruction.



#### FIGURE 4-5: PROGRAM MEMORY MAP FOR dsPIC33EP512GP50X, dsPIC33EP512MC20X/50X AND PIC24EP512GP/MC20X DEVICES



#### EXAMPLE 4-2: EXTENDED DATA SPACE (EDS) WRITE ADDRESS GENERATION

The paged memory scheme provides access to multiple 32-Kbyte windows in the EDS and PSV memory. The Data Space Page registers, DSxPAG, in combination with the upper half of the Data Space address, can provide up to 16 Mbytes of additional address space in the EDS and 8 Mbytes (DSRPAG only) of PSV address space. The paged data memory space is shown in Example 4-3.

The Program Space (PS) can be accessed with a DSRPAG of 0x200 or greater. Only reads from PS are supported using the DSRPAG. Writes to PS are not supported, so DSWPAG is dedicated to DS, including EDS only. The Data Space and EDS can be read from, and written to, using DSRPAG and DSWPAG, respectively.

## 4.6 Modulo Addressing (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X Devices Only)

Modulo Addressing mode is a method of providing an automated means to support circular data buffers using hardware. The objective is to remove the need for software to perform data address boundary checks when executing tightly looped code, as is typical in many DSP algorithms.

Modulo Addressing can operate in either Data or Program Space (since the Data Pointer mechanism is essentially the same for both). One circular buffer can be supported in each of the X (which also provides the pointers into Program Space) and Y Data Spaces. Modulo Addressing can operate on any W Register Pointer. However, it is not advisable to use W14 or W15 for Modulo Addressing since these two registers are used as the Stack Frame Pointer and Stack Pointer, respectively.

In general, any particular circular buffer can be configured to operate in only one direction, as there are certain restrictions on the buffer start address (for incrementing buffers) or end address (for decrementing buffers), based upon the direction of the buffer.

The only exception to the usage restrictions is for buffers that have a power-of-two length. As these buffers satisfy the start and end address criteria, they can operate in a bidirectional mode (that is, address boundary checks are performed on both the lower and upper address boundaries).

#### 4.6.1 START AND END ADDRESS

The Modulo Addressing scheme requires that a starting and ending address be specified, and loaded into the 16-bit Modulo Buffer Address registers: XMODSRT, XMODEND, YMODSRT and YMODEND (see Table 4-1).

| Note: | Y space Modulo Addressing EA calcula- |
|-------|---------------------------------------|
|       | tions assume word-sized data (LSb of  |
|       | every EA is always clear).            |

The length of a circular buffer is not directly specified. It is determined by the difference between the corresponding start and end addresses. The maximum possible length of the circular buffer is 32K words (64 Kbytes).

#### 4.6.2 W ADDRESS REGISTER SELECTION

The Modulo and Bit-Reversed Addressing Control register, MODCON<15:0>, contains enable flags as well as a W register field to specify the W Address registers. The XWM and YWM fields select the registers that operate with Modulo Addressing:

- If XWM = 1111, X RAGU and X WAGU Modulo Addressing is disabled
- If YWM = 1111, Y AGU Modulo Addressing is disabled

The X Address Space Pointer W register (XWM), to which Modulo Addressing is to be applied, is stored in MODCON<3:0> (see Table 4-1). Modulo Addressing is enabled for X Data Space when XWM is set to any value other than '1111' and the XMODEN bit is set (MODCON<15>).

The Y Address Space Pointer W register (YWM), to which Modulo Addressing is to be applied, is stored in MODCON<7:4>. Modulo Addressing is enabled for Y Data Space when YWM is set to any value other than '1111' and the YMODEN bit is set at MODCON<14>.



#### FIGURE 4-20: MODULO ADDRESSING OPERATION EXAMPLE

# REGISTER 7-3: INTCON1: INTERRUPT CONTROL REGISTER 1 (CONTINUED)

| bit 4 | MATHERR: Math Error Status bit                                                                        |
|-------|-------------------------------------------------------------------------------------------------------|
|       | 1 = Math error trap has occurred                                                                      |
|       | 0 = Math error trap has not occurred                                                                  |
| bit 3 | ADDRERR: Address Error Trap Status bit                                                                |
|       | <ul><li>1 = Address error trap has occurred</li><li>0 = Address error trap has not occurred</li></ul> |
| bit 2 | STKERR: Stack Error Trap Status bit                                                                   |
|       | 1 = Stack error trap has occurred                                                                     |
|       | 0 = Stack error trap has not occurred                                                                 |
| bit 1 | <b>OSCFAIL:</b> Oscillator Failure Trap Status bit                                                    |
|       | 1 = Oscillator failure trap has occurred                                                              |
|       | 0 = Oscillator failure trap has not occurred                                                          |
| bit 0 | Unimplemented: Read as '0'                                                                            |

Note 1: These bits are available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only.

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

#### REGISTER 8-9: DSADRH: DMA MOST RECENT RAM HIGH ADDRESS REGISTER

| U-0            | U-0 | U-0             | U-0   | U-0          | U-0              | U-0    | U-0   |
|----------------|-----|-----------------|-------|--------------|------------------|--------|-------|
| —              | _   | —               | —     | _            | —                | —      | —     |
| bit 15         |     |                 |       |              |                  |        | bit 8 |
|                |     |                 |       |              |                  |        |       |
| R-0            | R-0 | R-0             | R-0   | R-0          | R-0              | R-0    | R-0   |
|                |     |                 | DSADR | <23:16>      |                  |        |       |
| bit 7          |     |                 |       |              |                  |        | bit 0 |
|                |     |                 |       |              |                  |        |       |
| Legend:        |     |                 |       |              |                  |        |       |
| R = Readable I | bit | W = Writable bi | t     | U = Unimpler | mented bit, read | as '0' |       |

| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
|-------------------|------------------|-----------------------------|--------------------|
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

#### bit 15-8 Unimplemented: Read as '0'

bit 7-0 DSADR<23:16>: Most Recent DMA Address Accessed by DMA bits

#### REGISTER 8-10: DSADRL: DMA MOST RECENT RAM LOW ADDRESS REGISTER

| R-0             | R-0 | R-0              | R-0  | R-0                 | R-0          | R-0                | R-0   |
|-----------------|-----|------------------|------|---------------------|--------------|--------------------|-------|
|                 |     |                  | DSAI | DR<15:8>            |              |                    |       |
| bit 15          |     |                  |      |                     |              |                    | bit 8 |
|                 |     |                  |      |                     |              |                    |       |
| R-0             | R-0 | R-0              | R-0  | R-0                 | R-0          | R-0                | R-0   |
|                 |     |                  | DSA  | DR<7:0>             |              |                    |       |
| bit 7           |     |                  |      |                     |              |                    | bit 0 |
|                 |     |                  |      |                     |              |                    |       |
| Legend:         |     |                  |      |                     |              |                    |       |
| R = Readable    | bit | W = Writable bit |      | U = Unimplemer      | nted bit, re | ad as '0'          |       |
| -n = Value at P | OR  | '1' = Bit is set |      | '0' = Bit is cleare | d            | x = Bit is unknown |       |

bit 15-0 DSADR<15:0>: Most Recent DMA Address Accessed by DMA bits

# **REGISTER 9-1:** OSCCON: OSCILLATOR CONTROL REGISTER<sup>(1)</sup> (CONTINUED)

- bit 4 Unimplemented: Read as '0'
- bit 3 **CF:** Clock Fail Detect bit<sup>(3)</sup>
  - 1 = FSCM has detected clock failure
    - 0 = FSCM has not detected clock failure
- bit 2-1 Unimplemented: Read as '0'
- bit 0 OSWEN: Oscillator Switch Enable bit
  - 1 = Requests oscillator switch to selection specified by the NOSC<2:0> bits
  - 0 = Oscillator switch is complete
- **Note 1:** Writes to this register require an unlock sequence. Refer to **"Oscillator"** (DS70580) in the *"dsPIC33/ PIC24 Family Reference Manual"* (available from the Microchip web site) for details.
  - 2: Direct clock switches between any primary oscillator mode with PLL and FRCPLL mode are not permitted. This applies to clock switches in either direction. In these instances, the application must switch to FRC mode as a transitional clock source between the two PLL modes.
  - **3:** This bit should only be cleared in software. Setting the bit in software (= 1) will have the same effect as an actual oscillator failure and trigger an oscillator failure trap.

| R/W-0           | U-0                                      | R/W-0                                  | R/W-0                | R/W-0                 | R/W-0                 | R/W-0                 | R/W-0                 |
|-----------------|------------------------------------------|----------------------------------------|----------------------|-----------------------|-----------------------|-----------------------|-----------------------|
| ROON            |                                          | ROSSLP                                 | ROSEL                | RODIV3 <sup>(1)</sup> | RODIV2 <sup>(1)</sup> | RODIV1 <sup>(1)</sup> | RODIV0 <sup>(1)</sup> |
| bit 15          |                                          |                                        |                      | •                     |                       | •                     | bit 8                 |
|                 |                                          |                                        |                      |                       |                       |                       |                       |
| U-0             | U-0                                      | U-0                                    | U-0                  | U-0                   | U-0                   | U-0                   | U-0                   |
|                 |                                          | <u> </u>                               |                      |                       |                       | <u> </u>              |                       |
| bit 7           |                                          |                                        |                      |                       |                       |                       | bit 0                 |
|                 |                                          |                                        |                      |                       |                       |                       |                       |
| Legend:         |                                          |                                        |                      |                       |                       |                       |                       |
| R = Readable    | bit                                      | W = Writable                           | bit                  | U = Unimpler          | mented bit, read      | l as '0'              |                       |
| -n = Value at F | POR                                      | '1' = Bit is set                       |                      | '0' = Bit is cle      | ared                  | x = Bit is unkr       | nown                  |
| bit 15          | ROON: Refer                              | ence Oscillato                         | Output Enab          | ole bit               |                       |                       |                       |
|                 | 1 = Reference<br>0 = Reference           | e oscillator outr<br>e oscillator outr | but is enabled       | on the REFCL          | .K pin <sup>(2)</sup> |                       |                       |
| bit 14          | Unimplemen                               | ted: Read as '                         | o'                   |                       |                       |                       |                       |
| bit 13          | ROSSLP: Re                               | ference Oscilla                        | tor Run in Sle       | ep bit                |                       |                       |                       |
|                 | 1 = Reference                            | e oscillator outp                      | out continues        | to run in Sleep       |                       |                       |                       |
|                 | 0 = Reference                            | e oscillator outp                      | out is disabled      | l in Sleep            |                       |                       |                       |
| bit 12          | ROSEL: Refe                              | erence Oscillato                       | or Source Sel        | ect bit               |                       |                       |                       |
|                 | 1 = Oscillator                           | crystal is used                        | as the refere        | nce clock             |                       |                       |                       |
| hit 11_8        |                                          | Peference Os                           | cillator Divide      | r hite(1)             |                       |                       |                       |
| Dit 11-0        | 1111 = Refer                             | ence clock divi                        | ded by 32 76         | R                     |                       |                       |                       |
|                 | 1110 = Reference clock divided by 16.384 |                                        |                      |                       |                       |                       |                       |
|                 | 1101 <b>= Refer</b>                      | ence clock divi                        | ded by 8,192         |                       |                       |                       |                       |
|                 | 1100 = Reference clock divided by 4,096  |                                        |                      |                       |                       |                       |                       |
|                 | 1011 = Reference clock divided by 2,048  |                                        |                      |                       |                       |                       |                       |
|                 | 1010 = Reference clock divided by 1,024  |                                        |                      |                       |                       |                       |                       |
|                 | 1000 = Refer                             | ence clock divi                        | ded by 256           |                       |                       |                       |                       |
|                 | 0111 = Reference clock divided by 128    |                                        |                      |                       |                       |                       |                       |
|                 | 0110 = Reference clock divided by 64     |                                        |                      |                       |                       |                       |                       |
|                 | 0101 = Reference clock divided by 32     |                                        |                      |                       |                       |                       |                       |
|                 | 0100 = Reterence clock divided by 16     |                                        |                      |                       |                       |                       |                       |
|                 | 0011 = Refer                             | ence clock divi                        | ded by 6<br>ded by 4 |                       |                       |                       |                       |
|                 | 0001 = Refer                             | ence clock divi                        | ded by 2             |                       |                       |                       |                       |
|                 | 0000 <b>= Refer</b>                      | ence clock                             | -                    |                       |                       |                       |                       |
| bit 7-0         | Unimplemen                               | ted: Read as '                         | כי                   |                       |                       |                       |                       |

#### REGISTER 9-5: REFOCON: REFERENCE OSCILLATOR CONTROL REGISTER

- **Note 1:** The reference oscillator output must be disabled (ROON = 0) before writing to these bits.
  - 2: This pin is remappable. See Section 11.4 "Peripheral Pin Select (PPS)" for more information.

# **10.0 POWER-SAVING FEATURES**

- Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X families of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Watchdog Timer and Power-Saving Modes" (DS70615) in the "dsPIC33/ PIC24 Family Reference Manual", which is available from the Microchip web site (www.microchip.com).
  - Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information.

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices provide the ability to manage power consumption by selectively managing clocking to the CPU and the peripherals. In general, a lower clock frequency and a reduction in the number of peripherals being clocked constitutes lower consumed power.

dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices can manage power consumption in four ways:

- Clock Frequency
- Instruction-Based Sleep and Idle modes
- Software-Controlled Doze mode
- · Selective Peripheral Control in Software

Combinations of these methods can be used to selectively tailor an application's power consumption while still maintaining critical application features, such as timing-sensitive communications.

#### EXAMPLE 10-1: PWRSAV INSTRUCTION SYNTAX

| PWRSAV | #SLEEP_MODE | ; | Put | the | device | into | Sleep mode |
|--------|-------------|---|-----|-----|--------|------|------------|
| PWRSAV | #IDLE_MODE  | ; | Put | the | device | into | Idle mode  |

#### 10.1 Clock Frequency and Clock Switching

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices allow a wide range of clock frequencies to be selected under application control. If the system clock configuration is not locked, users can choose low-power or highprecision oscillators by simply changing the NOSCx bits (OSCCON<10:8>). The process of changing a system clock during operation, as well as limitations to the process, are discussed in more detail in **Section 9.0 "Oscillator Configuration"**.

#### 10.2 Instruction-Based Power-Saving Modes

The dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ 50X and PIC24EPXXXGP/MC20X devices have two special power-saving modes that are entered through the execution of a special PWRSAV instruction. Sleep mode stops clock operation and halts all code execution. Idle mode halts the CPU and code execution, but allows peripheral modules to continue operation. The assembler syntax of the PWRSAV instruction is shown in Example 10-1.

**Note:** SLEEP\_MODE and IDLE\_MODE are constants defined in the assembler include file for the selected device.

Sleep and Idle modes can be exited as a result of an enabled interrupt, WDT time-out or a device Reset. When the device exits these modes, it is said to "wake-up".

- g) The TRISx registers control only the digital I/O output buffer. Any other dedicated or remappable active "output" will automatically override the TRIS setting. The TRISx register does not control the digital logic "input" buffer. Remappable digital "inputs" do not automatically override TRIS settings, which means that the TRISx bit must be set to input for pins with only remappable input function(s) assigned
- h) All analog pins are enabled by default after any Reset and the corresponding digital input buffer on the pin has been disabled. Only the Analog Pin Select registers control the digital input buffer, *not* the TRISx register. The user must disable the analog function on a pin using the Analog Pin Select registers in order to use any "digital input(s)" on a corresponding pin, no exceptions.

#### 11.6 I/O Ports Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 11.6.1 KEY RESOURCES

- "I/O Ports" (DS70598) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| U-0     | U-0      | U-0   | U-0   | U-0       | U-0   | U-0   | U-0   |
|---------|----------|-------|-------|-----------|-------|-------|-------|
| —       | —        | —     | _     | —         | —     | —     | —     |
| bit 15  |          |       |       | ·         | -     |       | bit 8 |
|         |          |       |       |           |       |       |       |
| U-0     | R/W-0    | R/W-0 | R/W-0 | R/W-0     | R/W-0 | R/W-0 | R/W-0 |
|         |          |       |       | SS2R<6:0> |       |       |       |
| bit 7   | <u>.</u> |       |       |           |       |       | bit 0 |
|         |          |       |       |           |       |       |       |
| Logondi |          |       |       |           |       |       |       |

#### REGISTER 11-13: RPINR23: PERIPHERAL PIN SELECT INPUT REGISTER 23

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | l as '0'           |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                                |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>SS2R&lt;6:0&gt;:</b> Assign SPI2 Slave Select (SS2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                            |
|          | •                                                                                                                                         |
|          |                                                                                                                                           |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                               |
|          |                                                                                                                                           |

#### REGISTER 11-14: RPINR26: PERIPHERAL PIN SELECT INPUT REGISTER 26 (dsPIC33EPXXXGP/MC50X DEVICES ONLY)

| U-0    | U-0   | U-0        | U-0   | U-0   | U-0   | U-0   | U-0   |  |
|--------|-------|------------|-------|-------|-------|-------|-------|--|
| —      | —     | —          | _     | —     | —     | —     | —     |  |
| bit 15 |       |            |       |       |       |       | bit 8 |  |
|        |       |            |       |       |       |       |       |  |
| U-0    | R/W-0 | R/W-0      | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |
| —      |       | C1RXR<6:0> |       |       |       |       |       |  |
| bit 7  |       |            |       |       |       |       | bit 0 |  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 15-7 | Unimplemented: Read as '0'                                                                                                              |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------|
| bit 6-0  | <b>C1RXR&lt;6:0&gt;:</b> Assign CAN1 RX Input (CRX1) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) |
|          | 1111001 = Input tied to RPI121                                                                                                          |
|          | •                                                                                                                                       |
|          |                                                                                                                                         |
|          | 0000001 = Input tied to CMP1<br>0000000 = Input tied to Vss                                                                             |

| U-0                   | U-0               | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
|-----------------------|-------------------|--------------------|------------------------|------------------|-----------------|-----------------------|----------|
|                       | —                 | PCHEQIRQ           | PCHEQIEN               | PCLEQIRQ         | PCLEQIEN        | POSOVIRQ              | POSOVIEN |
| bit 15                |                   |                    |                        |                  |                 |                       | bit 8    |
|                       |                   |                    |                        |                  |                 |                       |          |
| HS, R/C-0             | R/W-0             | HS, R/C-0          | R/W-0                  | HS, R/C-0        | R/W-0           | HS, R/C-0             | R/W-0    |
| PCIIRQ <sup>(1)</sup> | PCIIEN            | VELOVIRQ           | VELOVIEN               | HOMIRQ           | HOMIEN          | IDXIRQ                | IDXIEN   |
| bit 7                 |                   |                    |                        |                  |                 |                       | bit 0    |
|                       |                   |                    |                        |                  |                 |                       |          |
| Legend:               |                   | HS = Hardware      | e Settable bit         | C = Clearable    | e bit           |                       |          |
| R = Readable          | bit               | W = Writable b     | bit                    | U = Unimpler     | nented bit, rea | d as '0'              |          |
| -n = Value at P       | POR               | '1' = Bit is set   |                        | '0' = Bit is cle | ared            | x = Bit is unkn       | IOWN     |
|                       |                   |                    |                        |                  |                 |                       |          |
| bit 15-14             | Unimplemen        | ted: Read as '0    |                        |                  | 01.1            | .,                    |          |
| DIT 13                |                   |                    | er Greater Tha         | n or Equal Con   | npare Status b  | It                    |          |
|                       | 0 = POS1CN        | T < QEI1GEC        |                        |                  |                 |                       |          |
| bit 12                | PCHEQIEN:         | Position Counte    | r Greater Tha          | n or Equal Con   | npare Interrupt | Enable bit            |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 11                | PCLEQIRQ:         | Position Counte    | r Less Than o          | r Equal Compa    | are Status bit  |                       |          |
|                       | $1 = POS1CN^{-1}$ | $T \leq QEI1LEC$   |                        |                  |                 |                       |          |
| bit 10                |                   | Position Counte    | r Less Than or         | r Equal Compa    | re Interrupt En | able bit              |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 9                 | POSOVIRQ:         | Position Counte    | er Overflow Sta        | atus bit         |                 |                       |          |
|                       | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
| <b>h</b> it 0         |                   | ow has occurred    | )<br>n Overflevv linte | ann at Eachlach  | .:.             |                       |          |
| DIL 8                 | 1 = Interrupt i   | Position Counte    | r Overnow Inte         | errupt Enable b  | nt              |                       |          |
|                       | 0 = Interrupt i   | s disabled         |                        |                  |                 |                       |          |
| bit 7                 | PCIIRQ: Posi      | ition Counter (H   | oming) Initializ       | ation Process    | Complete Stat   | us bit <sup>(1)</sup> |          |
|                       | 1 = POS1CN        | T was reinitialize | ed                     |                  |                 |                       |          |
|                       | $0 = POS1CN^{-1}$ | T was not reiniti  | alized                 |                  |                 |                       |          |
| bit 6                 | PCIIEN: Posit     | tion Counter (He   | oming) Initializ       | ation Process    | Complete inter  | rupt Enable bit       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
| bit 5                 |                   | Velocity Counte    | r Overflow Sta         | tus bit          |                 |                       |          |
| Sit O                 | 1 = Overflow      | has occurred       |                        |                  |                 |                       |          |
|                       | 0 = No overflo    | ow has not occu    | irred                  |                  |                 |                       |          |
| bit 4                 | VELOVIEN: \       | /elocity Counter   | Overflow Inte          | rrupt Enable bi  | it              |                       |          |
|                       | 1 = Interrupt i   | s enabled          |                        |                  |                 |                       |          |
|                       |                   | s disabled         |                        | ua hit           |                 |                       |          |
| DIL 3                 |                   | at has occurred    | me ⊨vent Stati         | us dil           |                 |                       |          |
|                       | 0 = No Home       | event has occure   | irred                  |                  |                 |                       |          |
|                       |                   |                    |                        |                  |                 |                       |          |

#### REGISTER 17-3: QEI1STAT: QEI1 STATUS REGISTER

**Note 1:** This status bit is only applicable to PIMOD<2:0> modes, '011' and '100'.





#### 23.2 ADC Helpful Tips

- 1. The SMPIx control bits in the AD1CON2 register:
  - a) Determine when the ADC interrupt flag is set and an interrupt is generated, if enabled.
  - b) When the CSCNA bit in the AD1CON2 registers is set to '1', this determines when the ADC analog scan channel list, defined in the AD1CSSL/AD1CSSH registers, starts over from the beginning.
  - c) When the DMA peripheral is not used (ADDMAEN = 0), this determines when the ADC Result Buffer Pointer to ADC1BUF0-ADC1BUFF gets reset back to the beginning at ADC1BUF0.
  - d) When the DMA peripheral is used (ADDMAEN = 1), this determines when the DMA Address Pointer is incremented after a sample/conversion operation. ADC1BUF0 is the only ADC buffer used in this mode. The ADC Result Buffer Pointer to ADC1BUF0-ADC1BUFF gets reset back to the beginning at ADC1BUF0. The DMA address is incremented after completion of every 32nd sample/conversion operation. Conversion results are stored in the ADC1BUF0 register for transfer to RAM using DMA.
- 2. When the DMA module is disabled (ADDMAEN = 0), the ADC has 16 result buffers. ADC conversion results are stored sequentially in ADC1BUF0-ADC1BUFF, regardless of which analog inputs are being used subject to the SMPIx bits and the condition described in 1c) above. There is no relationship between the ANx input being measured and which ADC buffer (ADC1BUF0-ADC1BUFF) that the conversion results will be placed in.
- 3. When the DMA module is enabled (ADDMAEN = 1), the ADC module has only 1 ADC result buffer (i.e., ADC1BUF0) per ADC peripheral and the ADC conversion result must be read, either by the CPU or DMA Controller, before the next ADC conversion is complete to avoid overwriting the previous value.
- 4. The DONE bit (AD1CON1<0>) is only cleared at the start of each conversion and is set at the completion of the conversion, but remains set indefinitely, even through the next sample phase until the next conversion begins. If application code is monitoring the DONE bit in any kind of software loop, the user must consider this behavior because the CPU code execution is faster than the ADC. As a result, in Manual Sample mode, particularly where the user's code is setting the SAMP bit (AD1CON1<1>), the DONE bit should also be cleared by the user application just before setting the SAMP bit.

5. Enabling op amps, comparator inputs and external voltage references can limit the availability of analog inputs (ANx pins). For example, when Op Amp 2 is enabled, the pins for ANO, AN1 and AN2 are used by the op amp's inputs and output. This negates the usefulness of Alternate Input mode since the MUXA selections use ANO-AN2. Carefully study the ADC block diagram to determine the configuration that will best suit your application. Configuration examples are available in the "Analog-to-Digital Converter (ADC)" (DS70621) section in the "dsPIC33/ PIC24 Family Reference Manual".

#### 23.3 ADC Resources

Many useful resources are provided on the main product page of the Microchip web site for the devices listed in this data sheet. This product page, which can be accessed using this link, contains the latest updates and additional information.

| Note: | In the event you are not able to access the |
|-------|---------------------------------------------|
|       | product page using the link above, enter    |
|       | this URL in your browser:                   |
|       | http://www.microchip.com/wwwproducts/       |
|       | Devices.aspx?dDocName=en555464              |

#### 23.3.1 KEY RESOURCES

- "Analog-to-Digital Converter (ADC)" (DS70621) in the "dsPIC33/PIC24 Family Reference Manual"
- Code Samples
- Application Notes
- Software Libraries
- Webinars
- All Related "dsPIC33/PIC24 Family Reference Manual" Sections
- Development Tools

| Base<br>Instr<br># | Assembly<br>Mnemonic |         | Assembly Syntax                           | Description                                                | # of<br>Words | # of<br>Cycles <sup>(2)</sup> | Status Flags<br>Affected |
|--------------------|----------------------|---------|-------------------------------------------|------------------------------------------------------------|---------------|-------------------------------|--------------------------|
| 9                  | BTG                  | BTG     | f,#bit4                                   | Bit Toggle f                                               | 1             | 1                             | None                     |
|                    |                      | BTG     | Ws,#bit4                                  | Bit Toggle Ws                                              | 1             | 1                             | None                     |
| 10                 | BTSC                 | BTSC    | f,#bit4                                   | Bit Test f, Skip if Clear                                  | 1             | 1<br>(2 or 3)                 | None                     |
|                    |                      | BTSC    | Ws,#bit4                                  | Bit Test Ws, Skip if Clear                                 | 1             | 1<br>(2 or 3)                 | None                     |
| 11                 | BTSS                 | BTSS    | f,#bit4                                   | Bit Test f, Skip if Set                                    | 1             | 1<br>(2 or 3)                 | None                     |
|                    |                      | BTSS    | Ws,#bit4                                  | Bit Test Ws, Skip if Set                                   | 1             | 1<br>(2 or 3)                 | None                     |
| 12                 | BTST                 | BTST    | f,#bit4                                   | Bit Test f                                                 | 1             | 1                             | Z                        |
|                    |                      | BTST.C  | Ws,#bit4                                  | Bit Test Ws to C                                           | 1             | 1                             | С                        |
|                    |                      | BTST.Z  | Ws,#bit4                                  | Bit Test Ws to Z                                           | 1             | 1                             | Z                        |
|                    |                      | BTST.C  | Ws,Wb                                     | Bit Test Ws <wb> to C</wb>                                 | 1             | 1                             | С                        |
|                    |                      | BTST.Z  | Ws,Wb                                     | Bit Test Ws <wb> to Z</wb>                                 | 1             | 1                             | Z                        |
| 13                 | BTSTS                | BTSTS   | f,#bit4                                   | Bit Test then Set f                                        | 1             | 1                             | Z                        |
|                    |                      | BTSTS.C | Ws,#bit4                                  | Bit Test Ws to C, then Set                                 | 1             | 1                             | С                        |
|                    |                      | BTSTS.Z | Ws,#bit4                                  | Bit Test Ws to Z, then Set                                 | 1             | 1                             | Z                        |
| 14                 | CALL                 | CALL    | lit23                                     | Call subroutine                                            | 2             | 4                             | SFA                      |
|                    |                      | CALL    | Wn                                        | Call indirect subroutine                                   | 1             | 4                             | SFA                      |
|                    |                      | CALL.L  | Wn                                        | Call indirect subroutine (long address)                    | 1             | 4                             | SFA                      |
| 15                 | CLR                  | CLR     | f                                         | f = 0x0000                                                 | 1             | 1                             | None                     |
|                    |                      | CLR     | WREG                                      | WREG = 0x0000                                              | 1             | 1                             | None                     |
|                    |                      | CLR     | Ws                                        | Ws = 0x0000                                                | 1             | 1                             | None                     |
|                    |                      | CLR     | Acc, Wx, Wxd, Wy, Wyd, AWB <sup>(1)</sup> | Clear Accumulator                                          | 1             | 1                             | OA,OB,SA,SB              |
| 16                 | CLRWDT               | CLRWDT  |                                           | Clear Watchdog Timer                                       | 1             | 1                             | WDTO,Sleep               |
| 17                 | COM                  | COM     | f                                         | f = Ī                                                      | 1             | 1                             | N,Z                      |
|                    |                      | COM     | f,WREG                                    | WREG = $\overline{f}$                                      | 1             | 1                             | N,Z                      |
|                    |                      | COM     | Ws,Wd                                     | $Wd = \overline{Ws}$                                       | 1             | 1                             | N,Z                      |
| 18                 | CP                   | CP      | f                                         | Compare f with WREG                                        | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | CP      | Wb,#lit8                                  | Compare Wb with lit8                                       | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | CP      | Wb,Ws                                     | Compare Wb with Ws (Wb – Ws)                               | 1             | 1                             | C,DC,N,OV,Z              |
| 19                 | CPO                  | CP0     | f                                         | Compare f with 0x0000                                      | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | CP0     | Ws                                        | Compare Ws with 0x0000                                     | 1             | 1                             | C,DC,N,OV,Z              |
| 20                 | CPB                  | CPB     | f                                         | Compare f with WREG, with Borrow                           | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | CPB     | Wb,#lit8                                  | Compare Wb with lit8, with Borrow                          | 1             | 1                             | C,DC,N,OV,Z              |
|                    |                      | CPB     | Wb,Ws                                     | Compare Wb with Ws, with Borrow $(Wb - Ws - \overline{C})$ | 1             | 1                             | C,DC,N,OV,Z              |
| 21                 | CPSEQ                | CPSEQ   | Wb,Wn                                     | Compare Wb with Wn, skip if =                              | 1             | 1<br>(2 or 3)                 | None                     |
|                    | CPBEQ                | CPBEQ   | Wb,Wn,Expr                                | Compare Wb with Wn, branch if =                            | 1             | 1 (5)                         | None                     |
| 22                 | CPSGT                | CPSGT   | Wb,Wn                                     | Compare Wb with Wn, skip if >                              | 1             | 1<br>(2 or 3)                 | None                     |
| L                  | CPBGT                | CPBGT   | Wb,Wn,Expr                                | Compare Wb with Wn, branch if >                            | 1             | 1 (5)                         | None                     |
| 23                 | CPSLT                | CPSLT   | Wb,Wn                                     | Compare Wb with Wn, skip if <                              | 1             | 1<br>(2 or 3)                 | None                     |
|                    | CPBLT                | CPBLT   | Wb,Wn,Expr                                | Compare Wb with Wn, branch if <                            | 1             | 1 (5)                         | None                     |
| 24                 | CPSNE                | CPSNE   | Wb,Wn                                     | Compare Wb with Wn, skip if ≠                              | 1             | 1<br>(2 or 3)                 | None                     |
|                    | CPBNE                | CPBNE   | Wb,Wn,Expr                                | Compare Wb with Wn, branch if $\neq$                       | 1             | 1 (5)                         | None                     |

| TABLE 28-2: | INSTRUCTION SET OVERVIEW | (CONTINUED) |
|-------------|--------------------------|-------------|
|             |                          |             |

Note 1: These instructions are available in dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X devices only.

2: Read and Read-Modify-Write (e.g., bit operations and logical operations) on non-CPU SFRs incur an additional instruction cycle.



#### **FIGURE 30-3: I/O TIMING CHARACTERISTICS**

#### TABLE 30-21: I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                   |      | d Operat<br>otherwis<br>g tempera | ing Cond<br>e stated<br>ature -40°<br>-40° | ditions: 3<br>)<br>C ≤ Ta ≤<br>°C ≤ Ta ≤ | 3.0V to 3.6V<br>+85°C for Industrial<br>+125°C for Extended |
|--------------------|--------|-----------------------------------|------|-----------------------------------|--------------------------------------------|------------------------------------------|-------------------------------------------------------------|
| Param<br>No.       | Symbol | Characteristic                    | Min. | Тур. <sup>(1)</sup>               | Max.                                       | Units                                    | Conditions                                                  |
| DO31               | TIOR   | Port Output Rise Time             | _    | 5                                 | 10                                         | ns                                       |                                                             |
| DO32               | TIOF   | Port Output Fall Time             | —    | 5                                 | 10                                         | ns                                       |                                                             |
| DI35               | TINP   | INTx Pin High or Low Time (input) | 20   | _                                 |                                            | ns                                       |                                                             |
| DI40               | TRBP   | CNx High or Low Time (input)      | 2    |                                   | _                                          | TCY                                      |                                                             |

Note 1: Data in "Typical" column is at 3.3V, +25°C unless otherwise stated.

#### FIGURE 30-4: BOR AND MASTER CLEAR RESET TIMING CHARACTERISTICS



# dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X

| DC CHARACT       | ERISTICS      |      | Standard C<br>(unless off<br>Operating t | Dperating Co<br>nerwise state<br>emperature | onditions: 3<br>ed)<br>-40°C ≤ TA | <b>0V to 3.6V</b><br>≤ +150°C              |  |
|------------------|---------------|------|------------------------------------------|---------------------------------------------|-----------------------------------|--------------------------------------------|--|
| Parameter<br>No. | Typical       | Max  | Units                                    | Conditions                                  |                                   |                                            |  |
| Power-Down       | Current (IPD) |      |                                          |                                             |                                   |                                            |  |
| HDC60e           | 1400          | 2500 | μA                                       | +150°C                                      | 3.3V                              | Base Power-Down Current (Notes 1, 3)       |  |
| HDC61c           | 15            | —    | μA                                       | +150°C                                      | 3.3V                              | Watchdog Timer Current: ∆IWDT (Notes 2, 4) |  |

#### TABLE 31-4: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

**Note 1:** Base IPD is measured with all peripherals and clocks shut down. All I/Os are configured as inputs and pulled to Vss. WDT, etc., are all switched off and VREGS (RCON<8>) = 1.

2: The ∆ current is the additional current consumed when the module is enabled. This current should be added to the base IPD current.

3: These currents are measured on the device containing the most memory in this family.

4: These parameters are characterized, but are not tested in manufacturing.

#### TABLE 31-5: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

| DC CHARACTERISTICS |         |     | Standard Operating Conditions: 3.0V to 3.6V(unless otherwise stated)Operating temperature $-40^{\circ}C \le TA \le +150^{\circ}C$ |                     |  |  |  |
|--------------------|---------|-----|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|
| Parameter<br>No.   | Typical | Max | Units                                                                                                                             | Conditions          |  |  |  |
| HDC44e             | 12      | 30  | mA                                                                                                                                | +150°C 3.3V 40 MIPS |  |  |  |

#### TABLE 31-6: DC CHARACTERISTICS: OPERATING CURRENT (IDD)

| DC CHARACTERISTICS |         |     | Standard Op<br>(unless other<br>Operating ten | erating Condi<br>rwise stated)<br>nperature -40 | tions: 3.0V to $0^{\circ}$ C $\leq$ TA $\leq$ +15 | 9 <b>3.6V</b><br>0°C |
|--------------------|---------|-----|-----------------------------------------------|-------------------------------------------------|---------------------------------------------------|----------------------|
| Parameter<br>No.   | Typical | Мах | Units                                         | Conditions                                      |                                                   |                      |
| HDC20              | 9       | 15  | mA                                            | +150°C                                          | 3.3V                                              | 10 MIPS              |
| HDC22              | 16      | 25  | mA                                            | +150°C                                          | 3.3V                                              | 20 MIPS              |
| HDC23              | 30      | 50  | mA                                            | +150°C                                          | 3.3V                                              | 40 MIPS              |

#### TABLE 31-7: DC CHARACTERISTICS: DOZE CURRENT (IDOZE)

| DC CHARACTERISTICS    |         |     | Standard C<br>(unless oth<br>Operating te | <b>perating</b><br>erwise s<br>emperatu | re -40°C ≤ | : <b>3.0V to 3.6</b><br>TA ≤ +150°C | SV<br>: |
|-----------------------|---------|-----|-------------------------------------------|-----------------------------------------|------------|-------------------------------------|---------|
| Parameter<br>No.      | Typical | Мах | Doze<br>Ratio                             | Units                                   | Conditions |                                     |         |
| HDC72a                | 24      | 35  | 1:2                                       | mA                                      |            |                                     |         |
| HDC72f <sup>(1)</sup> | 14      | —   | 1:64                                      | mA                                      | +150°C     | 3.3V                                | 40 MIPS |
| HDC72g <sup>(1)</sup> | 12      | _   | 1:128                                     | mA                                      |            |                                     |         |

Note 1: Parameters with Doze ratios of 1:64 and 1:128 are characterized, but are not tested in manufacturing.

# 32.0 DC AND AC DEVICE CHARACTERISTICS GRAPHS

**Note:** The graphs provided following this note are a statistical summary based on a limited number of samples and are provided for design guidance purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore, outside the warranted range.

**FIGURE 32-1: VOH – 4x DRIVER PINS** VOH (V) -0.050 -0.045 3.6V -0.040 3.3V -0.035 3V -0.030 IOH(A) -0.025 -0.020 Absolute Maximum -0.015 -0.010 -0.005 0.000 0.50 1.00 2.00 2.50 3.00 3.50 0.00 1.50 4.00

#### FIGURE 32-2: VOH – 8x DRIVER PINS





## FIGURE 32-4: Vol – 8x DRIVER PINS



# 36-Terminal Very Thin Thermal Leadless Array Package (TL) – 5x5x0.9 mm Body with Exposed Pad [VTLA]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging





DETAIL A

|                         | Units  | N        | MILLIMETERS |       |
|-------------------------|--------|----------|-------------|-------|
| Dimension               | Limits | MIN      | NOM         | MAX   |
| Number of Pins          | Ν      | 36       |             |       |
| Number of Pins per Side | ND     | 10       |             |       |
| Number of Pins per Side | NE     | 8        |             |       |
| Pitch                   | е      | 0.50 BSC |             |       |
| Overall Height          | А      | 0.80     | 0.90        | 1.00  |
| Standoff                | A1     | 0.025    | -           | 0.075 |
| Overall Width           | E      | 5.00 BSC |             |       |
| Exposed Pad Width       | E2     | 3.60     | 3.75        | 3.90  |
| Overall Length          | D      | 5.00 BSC |             |       |
| Exposed Pad Length      | D2     | 3.60     | 3.75        | 3.90  |
| Contact Width           | b      | 0.20     | 0.25        | 0.30  |
| Contact Length          | L      | 0.20     | 0.25        | 0.30  |
| Contact-to-Exposed Pad  | K      | 0.20     | -           | -     |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Package is saw singulated.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-187C Sheet 2 of 2