Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 16-Bit | | Speed | 70 MIPs | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, QEI, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, DMA, Motor Control PWM, POR, PWM, WDT | | Number of I/O | 53 | | Program Memory Size | 256KB (85.5K x 24) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 16K x 16 | | /oltage - Supply (Vcc/Vdd) | 3V ~ 3.6V | | Data Converters | A/D 16x10b/12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TQFP | | Supplier Device Package | 64-TQFP (10x10) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic24ep256mc206t-i-pt | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 2.7 **Oscillator Value Conditions on Device Start-up** If the PLL of the target device is enabled and configured for the device start-up oscillator, the maximum oscillator source frequency must be limited to 3 MHz < Fin < 5.5 MHz to comply with device PLL start-up conditions. This means that if the external oscillator frequency is outside this range, the application must start-up in the FRC mode first. The default PLL settings after a POR with an oscillator frequency outside this range will violate the device operating speed. Once the device powers up, the application firmware can initialize the PLL SFRs, CLKDIV and PLLFBD, to a suitable value, and then perform a clock switch to the Oscillator + PLL clock source. Note that clock switching must be enabled in the device Configuration Word. #### 2.8 Unused I/Os FIGURE 2-4: Unused I/O pins should be configured as outputs and driven to a logic low state. Alternatively, connect a 1k to 10k resistor between Vss and unused pins, and drive the output to logic low. #### 2.9 **Application Examples** - · Induction heating - Uninterruptable Power Supplies (UPS) - · DC/AC inverters - · Compressor motor control - · Washing machine 3-phase motor control - BLDC motor control - Automotive HVAC, cooling fans, fuel pumps - · Stepper motor control - · Audio and fluid sensor monitoring - · Camera lens focus and stability control - · Speech (playback, hands-free kits, answering machines, VoIP) - · Consumer audio - · Industrial and building control (security systems and access control) - · Barcode reading - Networking: LAN switches, gateways - · Data storage device management - · Smart cards and smart card readers Examples of typical application connections are shown in Figure 2-4 through Figure 2-8. **IPFC** VINPUT **BOOST CONVERTER IMPLEMENTATION** # 3.5 Programmer's Model The programmer's model for the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X is shown in Figure 3-2. All registers in the programmer's model are memory mapped and can be manipulated directly by instructions. Table 3-1 lists a description of each register. In addition to the registers contained in the programmer's model, the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/ MC20X devices contain control registers for Modulo Addressing (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only), Bit-Reversed Addressing (dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only) and interrupts. These registers are described in subsequent sections of this document. All registers associated with the programmer's model are memory mapped, as shown in Table 4-1. TABLE 3-1: PROGRAMMER'S MODEL REGISTER DESCRIPTIONS | Register(s) Name | Description | |-------------------------------------------------------|-----------------------------------------------------------| | W0 through W15 | Working Register Array | | ACCA, ACCB | 40-Bit DSP Accumulators | | PC | 23-Bit Program Counter | | SR | ALU and DSP Engine STATUS Register | | SPLIM | Stack Pointer Limit Value Register | | TBLPAG | Table Memory Page Address Register | | DSRPAG | Extended Data Space (EDS) Read Page Register | | DSWPAG | Extended Data Space (EDS) Write Page Register | | RCOUNT | REPEAT Loop Count Register | | DCOUNT <sup>(1)</sup> | DO Loop Count Register | | DOSTARTH <sup>(1,2)</sup> , DOSTARTL <sup>(1,2)</sup> | DO Loop Start Address Register (High and Low) | | DOENDH <sup>(1)</sup> , DOENDL <sup>(1)</sup> | DO Loop End Address Register (High and Low) | | CORCON | Contains DSP Engine, DO Loop Control and Trap Status bits | Note 1: This register is available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only. **<sup>2:</sup>** The DOSTARTH and DOSTARTL registers are read-only. ## REGISTER 3-2: CORCON: CORE CONTROL REGISTER (CONTINUED) bit 2 SFA: Stack Frame Active Status bit 1 = Stack frame is active; W14 and W15 address 0x0000 to 0xFFFF, regardless of DSRPAG and DSWPAG values 0 = Stack frame is not active; W14 and W15 address of EDS or Base Data Space bit 1 RND: Rounding Mode Select bit<sup>(1)</sup> 1 = Biased (conventional) rounding is enabled0 = Unbiased (convergent) rounding is enabled bit 0 **IF:** Integer or Fractional Multiplier Mode Select bit<sup>(1)</sup> 1 = Integer mode is enabled for DSP multiply0 = Fractional mode is enabled for DSP multiply Note 1: This bit is available on dsPIC33EPXXXMC20X/50X and dsPIC33EPXXXGP50X devices only. 2: This bit is always read as '0'. 3: The IPL3 bit is concatenated with the IPL<2:0> bits (SR<7:5>) to form the CPU Interrupt Priority Level. DS70000657H-page 77 # TABLE 4-10: OUTPUT COMPARE 1 THROUGH OUTPUT COMPARE 4 REGISTER MAP | File Name | Addr. | Bit 15 | Bit 14 | Bit 13 | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8 | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | All<br>Resets | |-----------|-------|-------------------------------------|--------|----------|--------|-----------|--------------|-------|-------------|-------------|--------------|--------|--------|--------------|-----------|----------|-------|---------------| | OC1CON1 | 0900 | _ | _ | OCSIDL | 0 | CTSEL<2:0 | <b> &gt;</b> | _ | ENFLTB | ENFLTA | _ | OCFLTB | OCFLTA | TRIGMODE | | OCM<2:0> | | 0000 | | OC1CON2 | 0902 | FLTMD | FLTOUT | FLTTRIEN | OCINV | _ | _ | _ | OC32 | OCTRIG | TRIGSTAT | OCTRIS | | SYNCSEL<4:0> | | | | 000C | | OC1RS | 0904 | | | | | | | Outp | out Compare | e 1 Seconda | ary Register | | | | | | | xxxx | | OC1R | 0906 | | | | | | | | Output Co | mpare 1 Re | gister | | | | | | | xxxx | | OC1TMR | 0908 | | | | | | | | Timer V | alue 1 Regi | ster | | | | | | | xxxx | | OC2CON1 | 090A | _ | _ | OCSIDL | 0 | CTSEL<2:0 | )> | 1 | ENFLTB | ENFLTA | _ | OCFLTB | OCFLTA | TRIGMODE | | OCM<2:0> | | 0000 | | OC2CON2 | 090C | FLTMD | FLTOUT | FLTTRIEN | OCINV | _ | _ | 1 | OC32 | OCTRIG | TRIGSTAT | OCTRIS | | SYI | NCSEL<4:0 | > | | 000C | | OC2RS | 090E | Output Compare 2 Secondary Register | | | | | | | | | | xxxx | | | | | | | | OC2R | 0910 | Output Compare 2 Register | | | | | | | | | | xxxx | | | | | | | | OC2TMR | 0912 | | | | | | | | Timer V | alue 2 Regi | ster | | | | | | | xxxx | | OC3CON1 | 0914 | _ | _ | OCSIDL | 0 | CTSEL<2:0 | )> | 1 | ENFLTB | ENFLTA | _ | OCFLTB | OCFLTA | TRIGMODE | | OCM<2:0> | | 0000 | | OC3CON2 | 0916 | FLTMD | FLTOUT | FLTTRIEN | OCINV | _ | _ | 1 | OC32 | OCTRIG | TRIGSTAT | OCTRIS | | SYI | NCSEL<4:0 | > | | 000C | | OC3RS | 0918 | | | | | | | Outp | out Compare | e 3 Seconda | ary Register | | | | | | | xxxx | | OC3R | 091A | | | | | | | | Output Co | mpare 3 Re | gister | | | | | | | xxxx | | OC3TMR | 091C | | | | | | | | Timer V | alue 3 Regi | ster | | | | | | | xxxx | | OC4CON1 | 091E | _ | _ | OCSIDL | 0 | CTSEL<2:0 | )> | _ | ENFLTB | ENFLTA | _ | OCFLTB | OCFLTA | TRIGMODE | | OCM<2:0> | | 0000 | | OC4CON2 | 0920 | FLTMD | FLTOUT | FLTTRIEN | OCINV | _ | _ | _ | OC32 | OCTRIG | TRIGSTAT | OCTRIS | | SYI | NCSEL<4:0 | > | | 000C | | OC4RS | 0922 | • | • | | • | | | Outp | out Compare | e 4 Seconda | ary Register | • | • | | | | • | xxxx | | OC4R | 0924 | | | | | | | | Output Co | mpare 4 Re | gister | | | | | | | xxxx | | OC4TMR | 0926 | | | | | | | | Timer V | alue 4 Regi | ster | | | | | | | xxxx | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X AND PIC24EPXXXGP/MC20X **Legend:** x = unknown value on Reset, — = unimplemented, read as '0'. Reset values are shown in hexadecimal. ## REGISTER 10-6: PMD7: PERIPHERAL MODULE DISABLE CONTROL REGISTER 7 | U-0 |--------|-----|-----|-----|-----|-----|-----|-------| | _ | _ | _ | _ | _ | _ | _ | _ | | bit 15 | | | | | | | bit 8 | | U-0 | U-0 | U-0 | R/W-0 | R/W-0 | U-0 | U-0 | U-0 | | |-------|-----|-----|-----------------------|-----------------------|-----|-----|-------|--| | | | | DMA0MD <sup>(1)</sup> | DMA1MD <sup>(1)</sup> | | | | | | | | | DMA1MD <sup>(1)</sup> | | | | | | | _ | _ | _ | DMA2MD <sup>(1)</sup> | | _ | _ | _ | | | | | | DMA3MD <sup>(1)</sup> | | | | | | | bit 7 | | | | | | | bit 0 | | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 Unimplemented: Read as '0' bit 4 **DMA0MD:** DMA0 Module Disable bit<sup>(1)</sup> 1 = DMA0 module is disabled 0 = DMA0 module is enabled DMA1MD: DMA1 Module Disable bit(1) 1 = DMA1 module is disabled0 = DMA1 module is enabled DMA2MD: DMA2 Module Disable bit(1) 1 = DMA2 module is disabled0 = DMA2 module is enabled **DMA3MD:** DMA3 Module Disable bit<sup>(1)</sup> 1 = DMA3 module is disabled 0 = DMA3 module is enabled bit 3 PTGMD: PTG Module Disable bit 1 = PTG module is disabled0 = PTG module is enabled bit 2-0 **Unimplemented:** Read as '0' Note 1: This single bit enables and disables all four DMA channels. # REGISTER 11-7: RPINR12: PERIPHERAL PIN SELECT INPUT REGISTER 12 (dsPIC33EPXXXMC20X/50X and PIC24EPXXXMC20X DEVICES ONLY) | U-0 | R/W-0 |--------|-------|-------|-------|------------|-------|-------|-------| | _ | | | | FLT2R<6:0> | • | | | | bit 15 | | | | | | | bit 8 | | U-0 | R/W-0 |-------|-------|-------|-------|------------|-------|-------|-------| | _ | | | | FLT1R<6:0> | | | | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-8 FLT2R<6:0>: Assign PWM Fault 2 (FLT2) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 • 0000001 = Input tied to CMP1 0000000 = Input tied to Vss bit 7 **Unimplemented:** Read as '0' bit 6-0 FLT1R<6:0>: Assign PWM Fault 1 (FLT1) to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss # REGISTER 11-17: RPINR39: PERIPHERAL PIN SELECT INPUT REGISTER 39 (dsPIC33EPXXXMC20X/50X AND PIC24EPXXXMC20X DEVICES ONLY) | U-0 | R/W-0 | | | |--------|-------|--------------|-------|-------|-------|-------|-------|--|--|--| | _ | | DTCMP3R<6:0> | | | | | | | | | | bit 15 | | | | | | | bit 8 | | | | | U-0 | R/W-0 | | | |-------|-------|--------------|-------|-------|-------|-------|-------|--|--|--| | _ | | DTCMP2R<6:0> | | | | | | | | | | bit 7 | | | | | | | bit 0 | | | | | Legend | : | |--------|---| |--------|---| R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15 **Unimplemented:** Read as '0' bit 14-8 **DTCMP3R<6:0>:** Assign PWM Dead-Time Compensation Input 3 to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss bit 7 **Unimplemented:** Read as '0' bit 6-0 DTCMP2R<6:0>: Assign PWM Dead-Time Compensation Input 2 to the Corresponding RPn Pin bits (see Table 11-2 for input pin selection numbers) 1111001 = Input tied to RPI121 . 0000001 = Input tied to CMP1 0000000 = Input tied to Vss ## 16.3 PWMx Control Registers ### REGISTER 16-1: PTCON: PWMx TIME BASE CONTROL REGISTER | R/W-0 | U-0 | R/W-0 | HS/HC-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |--------|-----|--------|---------|-------|---------------------|------------------------|------------------------| | PTEN | _ | PTSIDL | SESTAT | SEIEN | EIPU <sup>(1)</sup> | SYNCPOL <sup>(1)</sup> | SYNCOEN <sup>(1)</sup> | | bit 15 | | | | | | | bit 8 | | R/W-0 |-----------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------------------------| | SYNCEN <sup>(1)</sup> | SYNCSRC2 <sup>(1)</sup> | SYNCSRC1 <sup>(1)</sup> | SYNCSRC0 <sup>(1)</sup> | SEVTPS3 <sup>(1)</sup> | SEVTPS2 <sup>(1)</sup> | SEVTPS1 <sup>(1)</sup> | SEVTPS0 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | | Legend: | HC = Hardware Clearable bit | HS = Hardware Settable bit | | |-------------------|-----------------------------|-------------------------------------------|--| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read as '0' | | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared $x = Bit$ is unknown | | bit 15 PTEN: PWMx Module Enable bit 1 = PWMx module is enabled 0 = PWMx module is disabled bit 14 Unimplemented: Read as '0' bit 13 PTSIDL: PWMx Time Base Stop in Idle Mode bit 1 = PWMx time base halts in CPU Idle mode 0 = PWMx time base runs in CPU Idle mode bit 12 **SESTAT:** Special Event Interrupt Status bit 1 = Special event interrupt is pending 0 = Special event interrupt is not pending bit 11 SEIEN: Special Event Interrupt Enable bit 1 = Special event interrupt is enabled 0 = Special event interrupt is disabled EIPU: Enable Immediate Period Updates bit(1) bit 10 1 = Active Period register is updated immediately 0 = Active Period register updates occur on PWMx cycle boundaries bit 9 **SYNCPOL:** Synchronize Input and Output Polarity bit<sup>(1)</sup> 1 = SYNCI1/SYNCO1 polarity is inverted (active-low) 0 = SYNCI1/SYNCO1 is active-high **SYNCOEN:** Primary Time Base Sync Enable bit<sup>(1)</sup> bit 8 1 = SYNCO1 output is enabled 0 = SYNCO1 output is disabled **SYNCEN:** External Time Base Synchronization Enable bit<sup>(1)</sup> bit 7 1 = External synchronization of primary time base is enabled 0 = External synchronization of primary time base is disabled - **Note 1:** These bits should be changed only when PTEN = 0. In addition, when using the SYNCI1 feature, the user application must program the period register with a value that is slightly larger than the expected period of the external synchronization input signal. - 2: See Section 24.0 "Peripheral Trigger Generator (PTG) Module" for information on this selection. # REGISTER 21-20: CxRXMnSID: ECANx ACCEPTANCE FILTER MASK n STANDARD IDENTIFIER REGISTER (n = 0-2) | R/W-x |--------|-------|-------|-------|-------|-------|-------|-------| | SID10 | SID9 | SID8 | SID7 | SID6 | SID5 | SID4 | SID3 | | bit 15 | | | | | | | bit 8 | | R/W-x | R/W-x | R/W-x | U-0 | R/W-x | U-0 | R/W-x | R/W-x | |-------|-------|-------|-----|-------|-----|-------|-------| | SID2 | SID1 | SID0 | _ | MIDE | _ | EID17 | EID16 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-5 SID<10:0>: Standard Identifier bits 1 = Includes bit, SIDx, in filter comparison0 = SIDx bit is a don't care in filter comparison bit 4 Unimplemented: Read as '0' bit 3 MIDE: Identifier Receive Mode bit 1 = Matches only message types (standard or extended address) that correspond to EXIDE bit in the filter 0 = Matches either standard or extended address message if filters match (i.e., if (Filter SID) = (Message SID) or if (Filter SID/EID) = (Message SID/EID)) bit 2 Unimplemented: Read as '0' bit 1-0 EID<17:16>: Extended Identifier bits 1 = Includes bit, EIDx, in filter comparison 0 = EIDx bit is a don't care in filter comparison # REGISTER 21-21: CxRXMnEID: ECANx ACCEPTANCE FILTER MASK n EXTENDED IDENTIFIER REGISTER (n = 0-2) | R/W-x |--------|-------|-------|-------|-------|-------|-------|-------| | EID15 | EID14 | EID13 | EID12 | EID11 | EID10 | EID9 | EID8 | | bit 15 | | | | | | | bit 8 | | R/W-x |-------|-------|-------|-------|-------|-------|-------|-------| | EID7 | EID6 | EID5 | EID4 | EID3 | EID2 | EID1 | EID0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 15-0 EID<15:0>: Extended Identifier bits 1 = Includes bit, EIDx, in filter comparison 0 = EIDx bit is a don't care in filter comparison # 22.0 CHARGE TIME MEASUREMENT UNIT (CTMU) - Note 1: This data sheet summarizes the features of the dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X family of devices. It is not intended to be a comprehensive reference source. To complement the information in this data sheet, refer to "Charge Time Measurement Unit (CTMU)" (DS70661) in the "dsPIC33/PIC24 Family Reference Manual", which is available on the Microchip web site (www.microchip.com). - 2: Some registers and associated bits described in this section may not be available on all devices. Refer to Section 4.0 "Memory Organization" in this data sheet for device-specific register and bit information. The Charge Time Measurement Unit is a flexible analog module that provides accurate differential time measurement between pulse sources, as well as asynchronous pulse generation. Its key features include: - · Four Edge Input Trigger Sources - · Polarity Control for Each Edge Source - · Control of Edge Sequence - · Control of Response to Edges - · Precise Time Measurement Resolution of 1 ns - Accurate Current Source Suitable for Capacitive Measurement - On-Chip Temperature Measurement using a Built-in Diode Together with other on-chip analog modules, the CTMU can be used to precisely measure time, measure capacitance, measure relative changes in capacitance or generate output pulses that are independent of the system clock. The CTMU module is ideal for interfacing with capacitive-based sensors. The CTMU is controlled through three registers: CTMUCON1, CTMUCON2 and CTMUICON. CTMUCON1 and CTMUICON2 enable the module and control edge source selection, edge source polarity selection and edge sequencing. The CTMUICON register controls the selection and trim of the current source. ## 27.5 Watchdog Timer (WDT) For dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/50X and PIC24EPXXXGP/MC20X devices, the WDT is driven by the LPRC oscillator. When the WDT is enabled, the clock source is also enabled. #### 27.5.1 PRESCALER/POSTSCALER The nominal WDT clock source from LPRC is 32 kHz. This feeds a prescaler that can be configured for either 5-bit (divide-by-32) or 7-bit (divide-by-128) operation. The prescaler is set by the WDTPRE Configuration bit. With a 32 kHz input, the prescaler yields a WDT Timeout period (TWDT), as shown in Parameter SY12 in Table 30-22. A variable postscaler divides down the WDT prescaler output and allows for a wide range of time-out periods. The postscaler is controlled by the WDTPOST<3:0> Configuration bits (FWDT<3:0>), which allow the selection of 16 settings, from 1:1 to 1:32,768. Using the prescaler and postscaler, time-out periods ranging from 1 ms to 131 seconds can be achieved. The WDT, prescaler and postscaler are reset: - · On any device Reset - On the completion of a clock switch, whether invoked by software (i.e., setting the OSWEN bit after changing the NOSCx bits) or by hardware (i.e., Fail-Safe Clock Monitor) - When a PWRSAV instruction is executed (i.e., Sleep or Idle mode is entered) - When the device exits Sleep or Idle mode to resume normal operation - By a CLRWDT instruction during normal execution Note: The CLRWDT and PWRSAV instructions clear the prescaler and postscaler counts when executed. #### 27.5.2 SLEEP AND IDLE MODES If the WDT is enabled, it continues to run during Sleep or Idle modes. When the WDT time-out occurs, the device wakes the device and code execution continues from where the PWRSAV instruction was executed. The corresponding SLEEP or IDLE bit (RCON<3,2>) needs to be cleared in software after the device wakes up. #### 27.5.3 ENABLING WDT The WDT is enabled or disabled by the FWDTEN Configuration bit in the FWDT Configuration register. When the FWDTEN Configuration bit is set, the WDT is always enabled. The WDT can be optionally controlled in software when the FWDTEN Configuration bit has been programmed to '0'. The WDT is enabled in software by setting the SWDTEN control bit (RCON<5>). The SWDTEN control bit is cleared on any device Reset. The software WDT option allows the user application to enable the WDT for critical code segments and disable the WDT during non-critical segments for maximum power savings. The WDT flag bit, WDTO (RCON<4>), is not automatically cleared following a WDT time-out. To detect subsequent WDT events, the flag must be cleared in software. #### 27.5.4 WDT WINDOW The Watchdog Timer has an optional Windowed mode, enabled by programming the WINDIS bit in the WDT Configuration register (FWDT<6>). In the Windowed mode (WINDIS = 0), the WDT should be cleared based on the settings in the programmable Watchdog Timer Window select bits (WDTWIN<1:0>). ## FIGURE 27-2: WDT BLOCK DIAGRAM ## 29.0 DEVELOPMENT SUPPORT The PIC<sup>®</sup> microcontrollers (MCU) and dsPIC<sup>®</sup> digital signal controllers (DSC) are supported with a full range of software and hardware development tools: - · Integrated Development Environment - MPLAB® X IDE Software - Compilers/Assemblers/Linkers - MPLAB XC Compiler - MPASM<sup>TM</sup> Assembler - MPLINK<sup>TM</sup> Object Linker/ MPLIB<sup>TM</sup> Object Librarian - MPLAB Assembler/Linker/Librarian for Various Device Families - Simulators - MPLAB X SIM Software Simulator - Emulators - MPLAB REAL ICE™ In-Circuit Emulator - In-Circuit Debuggers/Programmers - MPLAB ICD 3 - PICkit™ 3 - · Device Programmers - MPLAB PM3 Device Programmer - Low-Cost Demonstration/Development Boards, Evaluation Kits and Starter Kits - · Third-party development tools # 29.1 MPLAB X Integrated Development Environment Software The MPLAB X IDE is a single, unified graphical user interface for Microchip and third-party software, and hardware development tool that runs on Windows®, Linux and Mac OS® X. Based on the NetBeans IDE, MPLAB X IDE is an entirely new IDE with a host of free software components and plug-ins for high-performance application development and debugging. Moving between tools and upgrading from software simulators to hardware debugging and programming tools is simple with the seamless user interface. With complete project management, visual call graphs, a configurable watch window and a feature-rich editor that includes code completion and context menus, MPLAB X IDE is flexible and friendly enough for new users. With the ability to support multiple tools on multiple projects with simultaneous debugging, MPLAB X IDE is also suitable for the needs of experienced users. #### Feature-Rich Editor: - Color syntax highlighting - Smart code completion makes suggestions and provides hints as you type - Automatic code formatting based on user-defined rules - · Live parsing User-Friendly, Customizable Interface: - Fully customizable interface: toolbars, toolbar buttons, windows, window placement, etc. - · Call graph window Project-Based Workspaces: - · Multiple projects - Multiple tools - · Multiple configurations - · Simultaneous debugging sessions File History and Bug Tracking: - · Local file history feature - · Built-in support for Bugzilla issue tracker # TABLE 30-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS | DC CHARACTERISTICS | | | Standard Operating Conditions (see Note 1): 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended | | | | | |--------------------|-----------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|------|-----------------| | Param<br>No. | Symbol | Characteristic | Min. Typ. Max. Units Conditions | | | | | | Operati | ng Voltag | e | | | | | | | DC10 | VDD | Supply Voltage | 3.0 | _ | 3.6 | V | | | DC16 | VPOR | VDD Start Voltage<br>to Ensure Internal<br>Power-on Reset Signal | _ | _ | Vss | V | | | DC17 | SVDD | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal | 0.03 | _ | _ | V/ms | 0V-1V in 100 ms | Note 1: Device is functional at VBORMIN < VDD < VDDMIN. Analog modules (ADC, op amp/comparator and comparator voltage reference) may have degraded performance. Device functionality is tested but not characterized. Refer to Parameter BO10 in Table 30-13 for the minimum and maximum BOR values. # TABLE 30-5: FILTER CAPACITOR (CEFC) SPECIFICATIONS | Standard Operating Conditions (unless otherwise stated): Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------|------|------|------|-------|-------------------------------------------------------| | Param<br>No. | Symbol | Characteristics | Min. | Тур. | Max. | Units | Comments | | | CEFC | External Filter Capacitor Value <sup>(1)</sup> | 4.7 | 10 | | μF | Capacitor must have a low series resistance (< 1 Ohm) | **Note 1:** Typical VCAP voltage = 1.8 volts when VDD ≥ VDDMIN. TABLE 30-41: SPI1 MAXIMUM DATA/CLOCK RATE SUMMARY | AC CHARACTERISTICS | | | Standard Operating Conditions: 3.0V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industriance $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extension (unless otherwise stated) | | | | | |----------------------|------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|--| | Maximum<br>Data Rate | Master<br>Transmit Only<br>(Half-Duplex) | Master<br>Transmit/Receive<br>(Full-Duplex) | Slave<br>Transmit/Receive<br>(Full-Duplex) | CKE | СКР | SMP | | | 15 MHz | Table 30-42 | _ | _ | 0,1 | 0,1 | 0,1 | | | 10 MHz | _ | Table 30-43 | _ | 1 | 0,1 | 1 | | | 10 MHz | <u> </u> | Table 30-44 | _ | 0 | 0,1 | 1 | | | 15 MHz | _ | | Table 30-45 | 1 | 0 | 0 | | | 11 MHz | <u> </u> | | Table 30-46 | 1 | 1 | 0 | | | 15 MHz | <u> </u> | _ | Table 30-47 | 0 | 1 | 0 | | | 11 MHz | <del></del> | _ | Table 30-48 | 0 | 0 | 0 | | FIGURE 30-22: SPI1 MASTER MODE (HALF-DUPLEX, TRANSMIT ONLY, CKE = 0) TIMING CHARACTERISTICS FIGURE 30-32: I2Cx BUS START/STOP BITS TIMING CHARACTERISTICS (SLAVE MODE) # FIGURE 30-33: I2Cx BUS DATA TIMING CHARACTERISTICS (SLAVE MODE) # 28-Lead Plastic Small Outline (SO) - Wide, 7.50 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | S | | |--------------------------|-----------|-----------|-----------|------|--| | Dimensi | on Limits | MIN | NOM | MAX | | | Number of Pins | N | | 28 | • | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | - | - | 2.65 | | | Molded Package Thickness | A2 | 2.05 | - | - | | | Standoff § | A1 | 0.10 | = | 0.30 | | | Overall Width | E | | 10.30 BSC | | | | Molded Package Width | E1 | 7.50 BSC | | | | | Overall Length | D | 17.90 BSC | | | | | Chamfer (Optional) | h | 0.25 | - | 0.75 | | | Foot Length | L | 0.40 | - | 1.27 | | | Footprint | L1 | | 1.40 REF | | | | Lead Angle | Θ | 0° | - | - | | | Foot Angle | φ | 0° | - | 8° | | | Lead Thickness | С | 0.18 | - | 0.33 | | | Lead Width | b | 0.31 | - | 0.51 | | | Mold Draft Angle Top | α | 5° | - | 15° | | | Mold Draft Angle Bottom | β | 5° | _ | 15° | | #### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic - Dimension D does not include mold flash, protrusions or gate burrs, which shall not exceed 0.15 mm per end. Dimension E1 does not include interlead flash or protrusion, which shall not exceed 0.25 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. - 5. Datums A & B to be determined at Datum H. Microchip Technology Drawing C04-052C Sheet 2 of 2 # 48-Lead Plastic Ultra Thin Quad Flat, No Lead Package (MV) – 6x6x0.5 mm Body [UQFN] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging Microchip Technology Drawing C04-153A Sheet 1 of 2 # **INDEX** | A | Timer1 External Clock Requirements | | |------------------------------------------------------|--------------------------------------------|-----| | Absolute Maximum Ratings401 | Timer2/Timer4 External Clock Requirements | | | AC Characteristics | Timer3/Timer5 External Clock Requirements | 419 | | 10-Bit ADC Conversion Requirements | UARTx I/O Requirements | 454 | | 12-Bit ADC Conversion Requirements | ADC | | | ADC Module459 | Control Registers | 325 | | ADC Module (10-Bit Mode) | Helpful Tips | 324 | | ADC Module (10-bit Mode)461, 473 | Key Features | 321 | | , | Resources | 324 | | Capacitive Loading Requirements on | Arithmetic Logic Unit (ALU) | 44 | | Output Pins | Assembler | | | DMA Module Requirements | MPASM Assembler | 398 | | ECANx I/O Requirements | | | | External Clock 414 | В | | | High-Speed PWMx Requirements422 | Bit-Reversed Addressing | 115 | | I/O Timing Requirements416 | Example | | | I2Cx Bus Data Requirements (Master Mode)451 | Implementation | | | I2Cx Bus Data Requirements (Slave Mode)453 | Sequence Table (16-Entry) | | | Input Capture x Requirements420 | Block Diagrams | 110 | | Internal FRC Accuracy415 | Data Access from Program Space | | | Internal LPRC Accuracy415 | Address Generation | 117 | | Internal RC Accuracy472 | | | | Load Conditions413, 471 | 16-Bit Timer1 Module | | | OCx/PWMx Mode Requirements421 | ADC Conversion Clock Period | 323 | | Op Amp/Comparator Voltage Reference | ADC with Connection Options for ANx Pins | | | Settling Time Specifications457 | and Op Amps | | | Output Compare x Requirements421 | Arbiter Architecture | | | PLL Clock415, 471 | BEMF Voltage Measurement Using ADC | | | QEI External Clock Requirements423 | Boost Converter Implementation | | | QEI Index Pulse Requirements425 | CALL Stack Frame | 111 | | Quadrature Decoder Requirements | Comparator (Module 4) | 356 | | · | Connections for On-Chip Voltage Regulator | 384 | | Reset, Watchdog Timer, Oscillator Start-up Timer, | CPU Core | 36 | | Power-up Timer Requirements417 | CRC Module | 373 | | SPI1 Master Mode (Full-Duplex, CKE = 0, CKP = x, | CRC Shift Engine | 374 | | SMP = 1) Requirements | CTMU Module | 316 | | SPI1 Master Mode (Full-Duplex, CKE = 1, CKP = x, | Digital Filter Interconnect | 357 | | SMP = 1) Requirements | DMA Controller | 141 | | SPI1 Master Mode (Half-Duplex, Transmit Only) | DMA Controller Module | | | Requirements439 | dsPIC33EPXXXGP50X, dsPIC33EPXXXMC20X/ | | | SPI1 Maximum Data/Clock Rate Summary 438 | and PIC24EPXXXGP/MC20X | | | SPI1 Slave Mode (Full-Duplex, CKE = 0, | ECAN Module | | | CKP = 0, SMP = 0) Requirements449 | EDS Read Address Generation | | | SPI1 Slave Mode (Full-Duplex, CKE = 0, | EDS Write Address Generation | | | CKP = 1, SMP = 0) Requirements447 | Example of MCLR Pin Connections | | | SPI1 Slave Mode (Full-Duplex, CKE = 1, | High-Speed PWMx Architectural Overview | | | CKP = 0, SMP = 0) Requirements443 | High-Speed PWMx Register Interconnection | | | SPI1 Slave Mode (Full-Duplex, CKE = 1, | · · · · · · · · · · · · · · · · · · · | | | CKP = 1, SMP = 0) Requirements445 | I2Cx Module | | | SPI2 Master Mode (Full-Duplex, CKE = 0, CKP = x, SMP | Input Capture x | | | = 1) Requirements | Interleaved PFC | | | SPI2 Master Mode (Full-Duplex, CKE = 1, | Multiphase Synchronous Buck Converter | | | CKP = x, SMP = 1) Requirements 428 | Multiplexing Remappable Output for RPn | | | SPI2 Master Mode (Half-Duplex, Transmit Only) | Op Amp Configuration A | | | Requirements427 | Op Amp Configuration B | | | SPI2 Maximum Data/Clock Rate Summary426 | Op Amp/Comparator Voltage Reference Module | | | SPI2 Slave Mode (Full-Duplex, CKE = 0, | Op Amp/Comparator x (Modules 1, 2, 3) | | | CKP = 0, SMP = 0) Requirements | Oscillator System | 153 | | SPI2 Slave Mode (Full-Duplex, CKE = 0, CKP = 1, SMP | Output Compare x Module | 219 | | = 0) Requirements | PLL | | | , , | Programmer's Model | 38 | | SPI2 Slave Mode (Full-Duplex, CKE = 1, | PTG Module | 338 | | CKP = 0, SMP = 0) Requirements431 | Quadrature Encoder Interface | | | SPI2 Slave Mode (Full-Duplex, CKE = 1, | Recommended Minimum Connection | 30 | | CKP = 1, SMP = 0) Requirements433 | | | | P | | Q | | |--------------------------------------------|----------|-------------------------------------------|-----| | Packaging | 479 | QEI | | | Details | 505 | Control Registers | 252 | | Marking | 479, 481 | Resources | | | Peripheral Module Disable (PMD) | | Quadrature Encoder Interface (QEI) | | | Peripheral Pin Select (PPS) | | | | | Available Peripherals | | R | | | Available Pins | | Register Maps | | | Control | | ADC1 | 84 | | Control Registers | | CPU Core (dsPIC33EPXXXMC20X/50X, | | | Input Mapping | | dsPIC33EPXXXGP50X Devices) | 63 | | Output Selection for Remappable Pins | | CPU Core (PIC24EPXXXGP/MC20X Devices) | | | · | | CRC | | | Pin Selection for Selectable Input Sources | | CTMU | | | Selectable Input Sources | | DMAC | | | Peripheral Trigger Generator (PTG) Module | | | 90 | | PICkit 3 In-Circuit Debugger/Programmer | | ECAN1 (When WIN (C1CTRL1) = 0 or 1) | 0.5 | | Pinout I/O Descriptions (table) | | for dsPIC33EPXXXMC/GP50X Devices | 85 | | Power-Saving Features | | ECAN1 (When WIN (C1CTRL1) = 0) for | | | Clock Frequency | | dsPIC33EPXXXMC/GP50X Devices | 85 | | Clock Switching | | ECAN1 (WIN (C1CTRL1) = 1) for | | | Instruction-Based Modes | 163 | dsPIC33EPXXXMC/GP50X Devices | | | Idle | 164 | I2C1 and I2C2 | | | Interrupts Coincident with Power | | Input Capture 1 through Input Capture 4 | 76 | | Save Instructions | 164 | Interrupt Controller | | | Sleep | 164 | (dsPIC33EPXXXGP50X Devices) | 69 | | Resources | 165 | Interrupt Controller | | | Program Address Space | 45 | (dsPIC33EPXXXMC20X Devices) | 71 | | Construction | | Interrupt Controller | | | Data Access from Program Memory Using | | (dsPIC33EPXXXMC50X Devices) | 73 | | Table Instructions | 118 | Interrupt Controller | | | Memory Map (dsPIC33EP128GP50X, | | (PIC24EPXXXGP20X Devices) | 66 | | dsPIC33EP128MC20X/50X, | | Interrupt Controller | | | PIC24EP128GP/MC20X Devices) | 47 | (PIC24EPXXXMC20X Devices) | 67 | | Memory Map (dsPIC33EP256GP50X, | | JTAG Interface | | | • • • | | NVM | | | dsPIC33EP256MC20X/50X, | 40 | Op Amp/Comparator | | | PIC24EP256GP/MC20X Devices) | 40 | Output Compare 1 through Output Compare 4 | | | Memory Map (dsPIC33EP32GP50X, | | Peripheral Pin Select Input | 11 | | dsPIC33EP32MC20X/50X, | 45 | | 01 | | PIC24EP32GP/MC20X Devices) | 45 | (dsPIC33EPXXXGP50X Devices) | 91 | | Memory Map (dsPIC33EP512GP50X, | | Peripheral Pin Select Input | 00 | | dsPIC33EP512MC20X/50X, | | (dsPIC33EPXXXMC20X Devices) | 92 | | PIC24EP512GP/MC20X Devices) | 49 | Peripheral Pin Select Input | | | Memory Map (dsPIC33EP64GP50X, | | (dsPIC33EPXXXMC50X Devices) | 91 | | dsPIC33EP64MC20X/50X, | | Peripheral Pin Select Input | | | PIC24EP64GP/MC20X Devices) | 46 | (PIC24EPXXXGP20X Devices) | 90 | | Table Read High Instructions | | Peripheral Pin Select Input | | | TBLRDH | 118 | (PIC24EPXXXMC20X Devices) | 90 | | Table Read Low Instructions (TBLRDL) | 118 | Peripheral Pin Select Output | | | Program Memory | | (dsPIC33EPXXXGP/MC202/502, | | | Organization | 50 | PIC24EPXXXGP/MC202 Devices) | 88 | | Reset Vector | | Peripheral Pin Select Output | | | Programmable CRC Generator | | (dsPIC33EPXXXGP/MC203/503, | | | Control Registers | | PIC24EPXXXGP/MC203 Devices) | 88 | | Overview | | Peripheral Pin Select Output | | | Resources | | (dsPIC33EPXXXGP/MC204/504, | | | Programmer's Model | | PIC24EPXXXGP/MC204 Devices) | 89 | | • | | Peripheral Pin Select Output | | | Register Descriptions PTG | 31 | (dsPIC33EPXXXGP/MC206/506, | | | Control Registers | 240 | PIC24EPXXGP/MC206 Devices) | 20 | | | | PMD (dsPIC33EPXXXGP50X Devices) | | | Introduction | | | | | Output Descriptions | | PMD (dsPIC33EPXXXMC20X Devices) | 96 | | Resources | | PMD (dsPIC33EPXXXMC50X Devices) | | | Step Commands and Format | 350 | PMD (PIC24EPXXXGP20X Devices) | 94 | #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV == ISO/TS 16949 == #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. SQTP is a service mark of Microchip Technology Incorporated in the U.S.A. GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2011-2013, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. ISBN: 9781620773949 Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.